• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _LINUX_IRQ_H
3 #define _LINUX_IRQ_H
4 
5 /*
6  * Please do not include this file in generic code.  There is currently
7  * no requirement for any architecture to implement anything held
8  * within this file.
9  *
10  * Thanks. --rmk
11  */
12 
13 #include <linux/cache.h>
14 #include <linux/spinlock.h>
15 #include <linux/cpumask.h>
16 #include <linux/irqhandler.h>
17 #include <linux/irqreturn.h>
18 #include <linux/irqnr.h>
19 #include <linux/topology.h>
20 #include <linux/io.h>
21 #include <linux/slab.h>
22 
23 #include <asm/irq.h>
24 #include <asm/ptrace.h>
25 #include <asm/irq_regs.h>
26 
27 struct seq_file;
28 struct module;
29 struct msi_msg;
30 struct irq_affinity_desc;
31 enum irqchip_irq_state;
32 
33 /*
34  * IRQ line status.
35  *
36  * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
37  *
38  * IRQ_TYPE_NONE		- default, unspecified type
39  * IRQ_TYPE_EDGE_RISING		- rising edge triggered
40  * IRQ_TYPE_EDGE_FALLING	- falling edge triggered
41  * IRQ_TYPE_EDGE_BOTH		- rising and falling edge triggered
42  * IRQ_TYPE_LEVEL_HIGH		- high level triggered
43  * IRQ_TYPE_LEVEL_LOW		- low level triggered
44  * IRQ_TYPE_LEVEL_MASK		- Mask to filter out the level bits
45  * IRQ_TYPE_SENSE_MASK		- Mask for all the above bits
46  * IRQ_TYPE_DEFAULT		- For use by some PICs to ask irq_set_type
47  *				  to setup the HW to a sane default (used
48  *                                by irqdomain map() callbacks to synchronize
49  *                                the HW state and SW flags for a newly
50  *                                allocated descriptor).
51  *
52  * IRQ_TYPE_PROBE		- Special flag for probing in progress
53  *
54  * Bits which can be modified via irq_set/clear/modify_status_flags()
55  * IRQ_LEVEL			- Interrupt is level type. Will be also
56  *				  updated in the code when the above trigger
57  *				  bits are modified via irq_set_irq_type()
58  * IRQ_PER_CPU			- Mark an interrupt PER_CPU. Will protect
59  *				  it from affinity setting
60  * IRQ_NOPROBE			- Interrupt cannot be probed by autoprobing
61  * IRQ_NOREQUEST		- Interrupt cannot be requested via
62  *				  request_irq()
63  * IRQ_NOTHREAD			- Interrupt cannot be threaded
64  * IRQ_NOAUTOEN			- Interrupt is not automatically enabled in
65  *				  request/setup_irq()
66  * IRQ_NO_BALANCING		- Interrupt cannot be balanced (affinity set)
67  * IRQ_MOVE_PCNTXT		- Interrupt can be migrated from process context
68  * IRQ_NESTED_THREAD		- Interrupt nests into another thread
69  * IRQ_PER_CPU_DEVID		- Dev_id is a per-cpu variable
70  * IRQ_IS_POLLED		- Always polled by another interrupt. Exclude
71  *				  it from the spurious interrupt detection
72  *				  mechanism and from core side polling.
73  * IRQ_DISABLE_UNLAZY		- Disable lazy irq disable
74  * IRQ_HIDDEN			- Don't show up in /proc/interrupts
75  * IRQ_NO_DEBUG			- Exclude from note_interrupt() debugging
76  */
77 enum {
78 	IRQ_TYPE_NONE		= 0x00000000,
79 	IRQ_TYPE_EDGE_RISING	= 0x00000001,
80 	IRQ_TYPE_EDGE_FALLING	= 0x00000002,
81 	IRQ_TYPE_EDGE_BOTH	= (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 	IRQ_TYPE_LEVEL_HIGH	= 0x00000004,
83 	IRQ_TYPE_LEVEL_LOW	= 0x00000008,
84 	IRQ_TYPE_LEVEL_MASK	= (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 	IRQ_TYPE_SENSE_MASK	= 0x0000000f,
86 	IRQ_TYPE_DEFAULT	= IRQ_TYPE_SENSE_MASK,
87 
88 	IRQ_TYPE_PROBE		= 0x00000010,
89 
90 	IRQ_LEVEL		= (1 <<  8),
91 	IRQ_PER_CPU		= (1 <<  9),
92 	IRQ_NOPROBE		= (1 << 10),
93 	IRQ_NOREQUEST		= (1 << 11),
94 	IRQ_NOAUTOEN		= (1 << 12),
95 	IRQ_NO_BALANCING	= (1 << 13),
96 	IRQ_MOVE_PCNTXT		= (1 << 14),
97 	IRQ_NESTED_THREAD	= (1 << 15),
98 	IRQ_NOTHREAD		= (1 << 16),
99 	IRQ_PER_CPU_DEVID	= (1 << 17),
100 	IRQ_IS_POLLED		= (1 << 18),
101 	IRQ_DISABLE_UNLAZY	= (1 << 19),
102 	IRQ_HIDDEN		= (1 << 20),
103 	IRQ_NO_DEBUG		= (1 << 21),
104 };
105 
106 #define IRQF_MODIFY_MASK	\
107 	(IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
108 	 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
109 	 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
110 	 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY | IRQ_HIDDEN)
111 
112 #define IRQ_NO_BALANCING_MASK	(IRQ_PER_CPU | IRQ_NO_BALANCING)
113 
114 /*
115  * Return value for chip->irq_set_affinity()
116  *
117  * IRQ_SET_MASK_OK	- OK, core updates irq_common_data.affinity
118  * IRQ_SET_MASK_NOCPY	- OK, chip did update irq_common_data.affinity
119  * IRQ_SET_MASK_OK_DONE	- Same as IRQ_SET_MASK_OK for core. Special code to
120  *			  support stacked irqchips, which indicates skipping
121  *			  all descendant irqchips.
122  */
123 enum {
124 	IRQ_SET_MASK_OK = 0,
125 	IRQ_SET_MASK_OK_NOCOPY,
126 	IRQ_SET_MASK_OK_DONE,
127 };
128 
129 struct msi_desc;
130 struct irq_domain;
131 
132 /**
133  * struct irq_common_data - per irq data shared by all irqchips
134  * @state_use_accessors: status information for irq chip functions.
135  *			Use accessor functions to deal with it
136  * @node:		node index useful for balancing
137  * @handler_data:	per-IRQ data for the irq_chip methods
138  * @affinity:		IRQ affinity on SMP. If this is an IPI
139  *			related irq, then this is the mask of the
140  *			CPUs to which an IPI can be sent.
141  * @effective_affinity:	The effective IRQ affinity on SMP as some irq
142  *			chips do not allow multi CPU destinations.
143  *			A subset of @affinity.
144  * @msi_desc:		MSI descriptor
145  * @ipi_offset:		Offset of first IPI target cpu in @affinity. Optional.
146  */
147 struct irq_common_data {
148 	unsigned int		__private state_use_accessors;
149 #ifdef CONFIG_NUMA
150 	unsigned int		node;
151 #endif
152 	void			*handler_data;
153 	struct msi_desc		*msi_desc;
154 #ifdef CONFIG_SMP
155 	cpumask_var_t		affinity;
156 #endif
157 #ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
158 	cpumask_var_t		effective_affinity;
159 #endif
160 #ifdef CONFIG_GENERIC_IRQ_IPI
161 	unsigned int		ipi_offset;
162 #endif
163 };
164 
165 /**
166  * struct irq_data - per irq chip data passed down to chip functions
167  * @mask:		precomputed bitmask for accessing the chip registers
168  * @irq:		interrupt number
169  * @hwirq:		hardware interrupt number, local to the interrupt domain
170  * @common:		point to data shared by all irqchips
171  * @chip:		low level interrupt hardware access
172  * @domain:		Interrupt translation domain; responsible for mapping
173  *			between hwirq number and linux irq number.
174  * @parent_data:	pointer to parent struct irq_data to support hierarchy
175  *			irq_domain
176  * @chip_data:		platform-specific per-chip private data for the chip
177  *			methods, to allow shared chip implementations
178  */
179 struct irq_data {
180 	u32			mask;
181 	unsigned int		irq;
182 	unsigned long		hwirq;
183 	struct irq_common_data	*common;
184 	struct irq_chip		*chip;
185 	struct irq_domain	*domain;
186 #ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
187 	struct irq_data		*parent_data;
188 #endif
189 	void			*chip_data;
190 };
191 
192 /*
193  * Bit masks for irq_common_data.state_use_accessors
194  *
195  * IRQD_TRIGGER_MASK		- Mask for the trigger type bits
196  * IRQD_SETAFFINITY_PENDING	- Affinity setting is pending
197  * IRQD_ACTIVATED		- Interrupt has already been activated
198  * IRQD_NO_BALANCING		- Balancing disabled for this IRQ
199  * IRQD_PER_CPU			- Interrupt is per cpu
200  * IRQD_AFFINITY_SET		- Interrupt affinity was set
201  * IRQD_LEVEL			- Interrupt is level triggered
202  * IRQD_WAKEUP_STATE		- Interrupt is configured for wakeup
203  *				  from suspend
204  * IRQD_MOVE_PCNTXT		- Interrupt can be moved in process
205  *				  context
206  * IRQD_IRQ_DISABLED		- Disabled state of the interrupt
207  * IRQD_IRQ_MASKED		- Masked state of the interrupt
208  * IRQD_IRQ_INPROGRESS		- In progress state of the interrupt
209  * IRQD_WAKEUP_ARMED		- Wakeup mode armed
210  * IRQD_FORWARDED_TO_VCPU	- The interrupt is forwarded to a VCPU
211  * IRQD_AFFINITY_MANAGED	- Affinity is auto-managed by the kernel
212  * IRQD_IRQ_STARTED		- Startup state of the interrupt
213  * IRQD_MANAGED_SHUTDOWN	- Interrupt was shutdown due to empty affinity
214  *				  mask. Applies only to affinity managed irqs.
215  * IRQD_SINGLE_TARGET		- IRQ allows only a single affinity target
216  * IRQD_DEFAULT_TRIGGER_SET	- Expected trigger already been set
217  * IRQD_CAN_RESERVE		- Can use reservation mode
218  * IRQD_HANDLE_ENFORCE_IRQCTX	- Enforce that handle_irq_*() is only invoked
219  *				  from actual interrupt context.
220  * IRQD_AFFINITY_ON_ACTIVATE	- Affinity is set on activation. Don't call
221  *				  irq_chip::irq_set_affinity() when deactivated.
222  * IRQD_IRQ_ENABLED_ON_SUSPEND	- Interrupt is enabled on suspend by irq pm if
223  *				  irqchip have flag IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND set.
224  */
225 enum {
226 	IRQD_TRIGGER_MASK		= 0xf,
227 	IRQD_SETAFFINITY_PENDING	= (1 <<  8),
228 	IRQD_ACTIVATED			= (1 <<  9),
229 	IRQD_NO_BALANCING		= (1 << 10),
230 	IRQD_PER_CPU			= (1 << 11),
231 	IRQD_AFFINITY_SET		= (1 << 12),
232 	IRQD_LEVEL			= (1 << 13),
233 	IRQD_WAKEUP_STATE		= (1 << 14),
234 	IRQD_MOVE_PCNTXT		= (1 << 15),
235 	IRQD_IRQ_DISABLED		= (1 << 16),
236 	IRQD_IRQ_MASKED			= (1 << 17),
237 	IRQD_IRQ_INPROGRESS		= (1 << 18),
238 	IRQD_WAKEUP_ARMED		= (1 << 19),
239 	IRQD_FORWARDED_TO_VCPU		= (1 << 20),
240 	IRQD_AFFINITY_MANAGED		= (1 << 21),
241 	IRQD_IRQ_STARTED		= (1 << 22),
242 	IRQD_MANAGED_SHUTDOWN		= (1 << 23),
243 	IRQD_SINGLE_TARGET		= (1 << 24),
244 	IRQD_DEFAULT_TRIGGER_SET	= (1 << 25),
245 	IRQD_CAN_RESERVE		= (1 << 26),
246 	IRQD_HANDLE_ENFORCE_IRQCTX	= (1 << 27),
247 	IRQD_AFFINITY_ON_ACTIVATE	= (1 << 28),
248 	IRQD_IRQ_ENABLED_ON_SUSPEND	= (1 << 29),
249 };
250 
251 #define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
252 
irqd_is_setaffinity_pending(struct irq_data * d)253 static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
254 {
255 	return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
256 }
257 
irqd_is_per_cpu(struct irq_data * d)258 static inline bool irqd_is_per_cpu(struct irq_data *d)
259 {
260 	return __irqd_to_state(d) & IRQD_PER_CPU;
261 }
262 
irqd_can_balance(struct irq_data * d)263 static inline bool irqd_can_balance(struct irq_data *d)
264 {
265 	return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
266 }
267 
irqd_affinity_was_set(struct irq_data * d)268 static inline bool irqd_affinity_was_set(struct irq_data *d)
269 {
270 	return __irqd_to_state(d) & IRQD_AFFINITY_SET;
271 }
272 
irqd_mark_affinity_was_set(struct irq_data * d)273 static inline void irqd_mark_affinity_was_set(struct irq_data *d)
274 {
275 	__irqd_to_state(d) |= IRQD_AFFINITY_SET;
276 }
277 
irqd_trigger_type_was_set(struct irq_data * d)278 static inline bool irqd_trigger_type_was_set(struct irq_data *d)
279 {
280 	return __irqd_to_state(d) & IRQD_DEFAULT_TRIGGER_SET;
281 }
282 
irqd_get_trigger_type(struct irq_data * d)283 static inline u32 irqd_get_trigger_type(struct irq_data *d)
284 {
285 	return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
286 }
287 
288 /*
289  * Must only be called inside irq_chip.irq_set_type() functions or
290  * from the DT/ACPI setup code.
291  */
irqd_set_trigger_type(struct irq_data * d,u32 type)292 static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
293 {
294 	__irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
295 	__irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
296 	__irqd_to_state(d) |= IRQD_DEFAULT_TRIGGER_SET;
297 }
298 
irqd_is_level_type(struct irq_data * d)299 static inline bool irqd_is_level_type(struct irq_data *d)
300 {
301 	return __irqd_to_state(d) & IRQD_LEVEL;
302 }
303 
304 /*
305  * Must only be called of irqchip.irq_set_affinity() or low level
306  * hierarchy domain allocation functions.
307  */
irqd_set_single_target(struct irq_data * d)308 static inline void irqd_set_single_target(struct irq_data *d)
309 {
310 	__irqd_to_state(d) |= IRQD_SINGLE_TARGET;
311 }
312 
irqd_is_single_target(struct irq_data * d)313 static inline bool irqd_is_single_target(struct irq_data *d)
314 {
315 	return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
316 }
317 
irqd_set_handle_enforce_irqctx(struct irq_data * d)318 static inline void irqd_set_handle_enforce_irqctx(struct irq_data *d)
319 {
320 	__irqd_to_state(d) |= IRQD_HANDLE_ENFORCE_IRQCTX;
321 }
322 
irqd_is_handle_enforce_irqctx(struct irq_data * d)323 static inline bool irqd_is_handle_enforce_irqctx(struct irq_data *d)
324 {
325 	return __irqd_to_state(d) & IRQD_HANDLE_ENFORCE_IRQCTX;
326 }
327 
irqd_is_enabled_on_suspend(struct irq_data * d)328 static inline bool irqd_is_enabled_on_suspend(struct irq_data *d)
329 {
330 	return __irqd_to_state(d) & IRQD_IRQ_ENABLED_ON_SUSPEND;
331 }
332 
irqd_is_wakeup_set(struct irq_data * d)333 static inline bool irqd_is_wakeup_set(struct irq_data *d)
334 {
335 	return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
336 }
337 
irqd_can_move_in_process_context(struct irq_data * d)338 static inline bool irqd_can_move_in_process_context(struct irq_data *d)
339 {
340 	return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
341 }
342 
irqd_irq_disabled(struct irq_data * d)343 static inline bool irqd_irq_disabled(struct irq_data *d)
344 {
345 	return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
346 }
347 
irqd_irq_masked(struct irq_data * d)348 static inline bool irqd_irq_masked(struct irq_data *d)
349 {
350 	return __irqd_to_state(d) & IRQD_IRQ_MASKED;
351 }
352 
irqd_irq_inprogress(struct irq_data * d)353 static inline bool irqd_irq_inprogress(struct irq_data *d)
354 {
355 	return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
356 }
357 
irqd_is_wakeup_armed(struct irq_data * d)358 static inline bool irqd_is_wakeup_armed(struct irq_data *d)
359 {
360 	return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
361 }
362 
irqd_is_forwarded_to_vcpu(struct irq_data * d)363 static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
364 {
365 	return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
366 }
367 
irqd_set_forwarded_to_vcpu(struct irq_data * d)368 static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
369 {
370 	__irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
371 }
372 
irqd_clr_forwarded_to_vcpu(struct irq_data * d)373 static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
374 {
375 	__irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
376 }
377 
irqd_affinity_is_managed(struct irq_data * d)378 static inline bool irqd_affinity_is_managed(struct irq_data *d)
379 {
380 	return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
381 }
382 
irqd_is_activated(struct irq_data * d)383 static inline bool irqd_is_activated(struct irq_data *d)
384 {
385 	return __irqd_to_state(d) & IRQD_ACTIVATED;
386 }
387 
irqd_set_activated(struct irq_data * d)388 static inline void irqd_set_activated(struct irq_data *d)
389 {
390 	__irqd_to_state(d) |= IRQD_ACTIVATED;
391 }
392 
irqd_clr_activated(struct irq_data * d)393 static inline void irqd_clr_activated(struct irq_data *d)
394 {
395 	__irqd_to_state(d) &= ~IRQD_ACTIVATED;
396 }
397 
irqd_is_started(struct irq_data * d)398 static inline bool irqd_is_started(struct irq_data *d)
399 {
400 	return __irqd_to_state(d) & IRQD_IRQ_STARTED;
401 }
402 
irqd_is_managed_and_shutdown(struct irq_data * d)403 static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
404 {
405 	return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
406 }
407 
irqd_set_can_reserve(struct irq_data * d)408 static inline void irqd_set_can_reserve(struct irq_data *d)
409 {
410 	__irqd_to_state(d) |= IRQD_CAN_RESERVE;
411 }
412 
irqd_clr_can_reserve(struct irq_data * d)413 static inline void irqd_clr_can_reserve(struct irq_data *d)
414 {
415 	__irqd_to_state(d) &= ~IRQD_CAN_RESERVE;
416 }
417 
irqd_can_reserve(struct irq_data * d)418 static inline bool irqd_can_reserve(struct irq_data *d)
419 {
420 	return __irqd_to_state(d) & IRQD_CAN_RESERVE;
421 }
422 
irqd_set_affinity_on_activate(struct irq_data * d)423 static inline void irqd_set_affinity_on_activate(struct irq_data *d)
424 {
425 	__irqd_to_state(d) |= IRQD_AFFINITY_ON_ACTIVATE;
426 }
427 
irqd_affinity_on_activate(struct irq_data * d)428 static inline bool irqd_affinity_on_activate(struct irq_data *d)
429 {
430 	return __irqd_to_state(d) & IRQD_AFFINITY_ON_ACTIVATE;
431 }
432 
433 #undef __irqd_to_state
434 
irqd_to_hwirq(struct irq_data * d)435 static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
436 {
437 	return d->hwirq;
438 }
439 
440 /**
441  * struct irq_chip - hardware interrupt chip descriptor
442  *
443  * @name:		name for /proc/interrupts
444  * @irq_startup:	start up the interrupt (defaults to ->enable if NULL)
445  * @irq_shutdown:	shut down the interrupt (defaults to ->disable if NULL)
446  * @irq_enable:		enable the interrupt (defaults to chip->unmask if NULL)
447  * @irq_disable:	disable the interrupt
448  * @irq_ack:		start of a new interrupt
449  * @irq_mask:		mask an interrupt source
450  * @irq_mask_ack:	ack and mask an interrupt source
451  * @irq_unmask:		unmask an interrupt source
452  * @irq_eoi:		end of interrupt
453  * @irq_set_affinity:	Set the CPU affinity on SMP machines. If the force
454  *			argument is true, it tells the driver to
455  *			unconditionally apply the affinity setting. Sanity
456  *			checks against the supplied affinity mask are not
457  *			required. This is used for CPU hotplug where the
458  *			target CPU is not yet set in the cpu_online_mask.
459  * @irq_retrigger:	resend an IRQ to the CPU
460  * @irq_set_type:	set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
461  * @irq_set_wake:	enable/disable power-management wake-on of an IRQ
462  * @irq_bus_lock:	function to lock access to slow bus (i2c) chips
463  * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
464  * @irq_cpu_online:	configure an interrupt source for a secondary CPU
465  * @irq_cpu_offline:	un-configure an interrupt source for a secondary CPU
466  * @irq_suspend:	function called from core code on suspend once per
467  *			chip, when one or more interrupts are installed
468  * @irq_resume:		function called from core code on resume once per chip,
469  *			when one ore more interrupts are installed
470  * @irq_pm_shutdown:	function called from core code on shutdown once per chip
471  * @irq_calc_mask:	Optional function to set irq_data.mask for special cases
472  * @irq_print_chip:	optional to print special chip info in show_interrupts
473  * @irq_request_resources:	optional to request resources before calling
474  *				any other callback related to this irq
475  * @irq_release_resources:	optional to release resources acquired with
476  *				irq_request_resources
477  * @irq_compose_msi_msg:	optional to compose message content for MSI
478  * @irq_write_msi_msg:	optional to write message content for MSI
479  * @irq_get_irqchip_state:	return the internal state of an interrupt
480  * @irq_set_irqchip_state:	set the internal state of a interrupt
481  * @irq_set_vcpu_affinity:	optional to target a vCPU in a virtual machine
482  * @ipi_send_single:	send a single IPI to destination cpus
483  * @ipi_send_mask:	send an IPI to destination cpus in cpumask
484  * @irq_nmi_setup:	function called from core code before enabling an NMI
485  * @irq_nmi_teardown:	function called from core code after disabling an NMI
486  * @flags:		chip specific flags
487  */
488 struct irq_chip {
489 	const char	*name;
490 	unsigned int	(*irq_startup)(struct irq_data *data);
491 	void		(*irq_shutdown)(struct irq_data *data);
492 	void		(*irq_enable)(struct irq_data *data);
493 	void		(*irq_disable)(struct irq_data *data);
494 
495 	void		(*irq_ack)(struct irq_data *data);
496 	void		(*irq_mask)(struct irq_data *data);
497 	void		(*irq_mask_ack)(struct irq_data *data);
498 	void		(*irq_unmask)(struct irq_data *data);
499 	void		(*irq_eoi)(struct irq_data *data);
500 
501 	int		(*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
502 	int		(*irq_retrigger)(struct irq_data *data);
503 	int		(*irq_set_type)(struct irq_data *data, unsigned int flow_type);
504 	int		(*irq_set_wake)(struct irq_data *data, unsigned int on);
505 
506 	void		(*irq_bus_lock)(struct irq_data *data);
507 	void		(*irq_bus_sync_unlock)(struct irq_data *data);
508 
509 #ifdef CONFIG_DEPRECATED_IRQ_CPU_ONOFFLINE
510 	void		(*irq_cpu_online)(struct irq_data *data);
511 	void		(*irq_cpu_offline)(struct irq_data *data);
512 #endif
513 	void		(*irq_suspend)(struct irq_data *data);
514 	void		(*irq_resume)(struct irq_data *data);
515 	void		(*irq_pm_shutdown)(struct irq_data *data);
516 
517 	void		(*irq_calc_mask)(struct irq_data *data);
518 
519 	void		(*irq_print_chip)(struct irq_data *data, struct seq_file *p);
520 	int		(*irq_request_resources)(struct irq_data *data);
521 	void		(*irq_release_resources)(struct irq_data *data);
522 
523 	void		(*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
524 	void		(*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
525 
526 	int		(*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
527 	int		(*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
528 
529 	int		(*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
530 
531 	void		(*ipi_send_single)(struct irq_data *data, unsigned int cpu);
532 	void		(*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
533 
534 	int		(*irq_nmi_setup)(struct irq_data *data);
535 	void		(*irq_nmi_teardown)(struct irq_data *data);
536 
537 	unsigned long	flags;
538 };
539 
540 /*
541  * irq_chip specific flags
542  *
543  * IRQCHIP_SET_TYPE_MASKED:           Mask before calling chip.irq_set_type()
544  * IRQCHIP_EOI_IF_HANDLED:            Only issue irq_eoi() when irq was handled
545  * IRQCHIP_MASK_ON_SUSPEND:           Mask non wake irqs in the suspend path
546  * IRQCHIP_ONOFFLINE_ENABLED:         Only call irq_on/off_line callbacks
547  *                                    when irq enabled
548  * IRQCHIP_SKIP_SET_WAKE:             Skip chip.irq_set_wake(), for this irq chip
549  * IRQCHIP_ONESHOT_SAFE:              One shot does not require mask/unmask
550  * IRQCHIP_EOI_THREADED:              Chip requires eoi() on unmask in threaded mode
551  * IRQCHIP_SUPPORTS_LEVEL_MSI:        Chip can provide two doorbells for Level MSIs
552  * IRQCHIP_SUPPORTS_NMI:              Chip can deliver NMIs, only for root irqchips
553  * IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND:  Invokes __enable_irq()/__disable_irq() for wake irqs
554  *                                    in the suspend path if they are in disabled state
555  * IRQCHIP_AFFINITY_PRE_STARTUP:      Default affinity update before startup
556  * IRQCHIP_IMMUTABLE:		      Don't ever change anything in this chip
557  */
558 enum {
559 	IRQCHIP_SET_TYPE_MASKED			= (1 <<  0),
560 	IRQCHIP_EOI_IF_HANDLED			= (1 <<  1),
561 	IRQCHIP_MASK_ON_SUSPEND			= (1 <<  2),
562 	IRQCHIP_ONOFFLINE_ENABLED		= (1 <<  3),
563 	IRQCHIP_SKIP_SET_WAKE			= (1 <<  4),
564 	IRQCHIP_ONESHOT_SAFE			= (1 <<  5),
565 	IRQCHIP_EOI_THREADED			= (1 <<  6),
566 	IRQCHIP_SUPPORTS_LEVEL_MSI		= (1 <<  7),
567 	IRQCHIP_SUPPORTS_NMI			= (1 <<  8),
568 	IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND	= (1 <<  9),
569 	IRQCHIP_AFFINITY_PRE_STARTUP		= (1 << 10),
570 	IRQCHIP_IMMUTABLE			= (1 << 11),
571 };
572 
573 #include <linux/irqdesc.h>
574 
575 /*
576  * Pick up the arch-dependent methods:
577  */
578 #include <asm/hw_irq.h>
579 
580 #ifndef NR_IRQS_LEGACY
581 # define NR_IRQS_LEGACY 0
582 #endif
583 
584 #ifndef ARCH_IRQ_INIT_FLAGS
585 # define ARCH_IRQ_INIT_FLAGS	0
586 #endif
587 
588 #define IRQ_DEFAULT_INIT_FLAGS	ARCH_IRQ_INIT_FLAGS
589 
590 struct irqaction;
591 extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
592 extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
593 
594 #ifdef CONFIG_DEPRECATED_IRQ_CPU_ONOFFLINE
595 extern void irq_cpu_online(void);
596 extern void irq_cpu_offline(void);
597 #endif
598 extern int irq_set_affinity_locked(struct irq_data *data,
599 				   const struct cpumask *cpumask, bool force);
600 extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
601 
602 #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
603 extern void irq_migrate_all_off_this_cpu(void);
604 extern int irq_affinity_online_cpu(unsigned int cpu);
605 #else
606 # define irq_affinity_online_cpu	NULL
607 #endif
608 
609 #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
610 void __irq_move_irq(struct irq_data *data);
irq_move_irq(struct irq_data * data)611 static inline void irq_move_irq(struct irq_data *data)
612 {
613 	if (unlikely(irqd_is_setaffinity_pending(data)))
614 		__irq_move_irq(data);
615 }
616 void irq_move_masked_irq(struct irq_data *data);
617 void irq_force_complete_move(struct irq_desc *desc);
618 #else
irq_move_irq(struct irq_data * data)619 static inline void irq_move_irq(struct irq_data *data) { }
irq_move_masked_irq(struct irq_data * data)620 static inline void irq_move_masked_irq(struct irq_data *data) { }
irq_force_complete_move(struct irq_desc * desc)621 static inline void irq_force_complete_move(struct irq_desc *desc) { }
622 #endif
623 
624 extern int no_irq_affinity;
625 
626 #ifdef CONFIG_HARDIRQS_SW_RESEND
627 int irq_set_parent(int irq, int parent_irq);
628 #else
irq_set_parent(int irq,int parent_irq)629 static inline int irq_set_parent(int irq, int parent_irq)
630 {
631 	return 0;
632 }
633 #endif
634 
635 /*
636  * Built-in IRQ handlers for various IRQ types,
637  * callable via desc->handle_irq()
638  */
639 extern void handle_level_irq(struct irq_desc *desc);
640 extern void handle_fasteoi_irq(struct irq_desc *desc);
641 extern void handle_edge_irq(struct irq_desc *desc);
642 extern void handle_edge_eoi_irq(struct irq_desc *desc);
643 extern void handle_simple_irq(struct irq_desc *desc);
644 extern void handle_untracked_irq(struct irq_desc *desc);
645 extern void handle_percpu_irq(struct irq_desc *desc);
646 extern void handle_percpu_devid_irq(struct irq_desc *desc);
647 extern void handle_bad_irq(struct irq_desc *desc);
648 extern void handle_nested_irq(unsigned int irq);
649 
650 extern void handle_fasteoi_nmi(struct irq_desc *desc);
651 extern void handle_percpu_devid_fasteoi_nmi(struct irq_desc *desc);
652 
653 extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
654 extern int irq_chip_pm_get(struct irq_data *data);
655 extern int irq_chip_pm_put(struct irq_data *data);
656 #ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
657 extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
658 extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
659 extern int irq_chip_set_parent_state(struct irq_data *data,
660 				     enum irqchip_irq_state which,
661 				     bool val);
662 extern int irq_chip_get_parent_state(struct irq_data *data,
663 				     enum irqchip_irq_state which,
664 				     bool *state);
665 extern void irq_chip_enable_parent(struct irq_data *data);
666 extern void irq_chip_disable_parent(struct irq_data *data);
667 extern void irq_chip_ack_parent(struct irq_data *data);
668 extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
669 extern void irq_chip_mask_parent(struct irq_data *data);
670 extern void irq_chip_mask_ack_parent(struct irq_data *data);
671 extern void irq_chip_unmask_parent(struct irq_data *data);
672 extern void irq_chip_eoi_parent(struct irq_data *data);
673 extern int irq_chip_set_affinity_parent(struct irq_data *data,
674 					const struct cpumask *dest,
675 					bool force);
676 extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
677 extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
678 					     void *vcpu_info);
679 extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
680 extern int irq_chip_request_resources_parent(struct irq_data *data);
681 extern void irq_chip_release_resources_parent(struct irq_data *data);
682 #endif
683 
684 /* Handling of unhandled and spurious interrupts: */
685 extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
686 
687 
688 /* Enable/disable irq debugging output: */
689 extern int noirqdebug_setup(char *str);
690 
691 /* Checks whether the interrupt can be requested by request_irq(): */
692 extern int can_request_irq(unsigned int irq, unsigned long irqflags);
693 
694 /* Dummy irq-chip implementations: */
695 extern struct irq_chip no_irq_chip;
696 extern struct irq_chip dummy_irq_chip;
697 
698 extern void
699 irq_set_chip_and_handler_name(unsigned int irq, const struct irq_chip *chip,
700 			      irq_flow_handler_t handle, const char *name);
701 
irq_set_chip_and_handler(unsigned int irq,const struct irq_chip * chip,irq_flow_handler_t handle)702 static inline void irq_set_chip_and_handler(unsigned int irq,
703 					    const struct irq_chip *chip,
704 					    irq_flow_handler_t handle)
705 {
706 	irq_set_chip_and_handler_name(irq, chip, handle, NULL);
707 }
708 
709 extern int irq_set_percpu_devid(unsigned int irq);
710 extern int irq_set_percpu_devid_partition(unsigned int irq,
711 					  const struct cpumask *affinity);
712 extern int irq_get_percpu_devid_partition(unsigned int irq,
713 					  struct cpumask *affinity);
714 
715 extern void
716 __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
717 		  const char *name);
718 
719 static inline void
irq_set_handler(unsigned int irq,irq_flow_handler_t handle)720 irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
721 {
722 	__irq_set_handler(irq, handle, 0, NULL);
723 }
724 
725 /*
726  * Set a highlevel chained flow handler for a given IRQ.
727  * (a chained handler is automatically enabled and set to
728  *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
729  */
730 static inline void
irq_set_chained_handler(unsigned int irq,irq_flow_handler_t handle)731 irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
732 {
733 	__irq_set_handler(irq, handle, 1, NULL);
734 }
735 
736 /*
737  * Set a highlevel chained flow handler and its data for a given IRQ.
738  * (a chained handler is automatically enabled and set to
739  *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
740  */
741 void
742 irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
743 				 void *data);
744 
745 void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
746 
irq_set_status_flags(unsigned int irq,unsigned long set)747 static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
748 {
749 	irq_modify_status(irq, 0, set);
750 }
751 
irq_clear_status_flags(unsigned int irq,unsigned long clr)752 static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
753 {
754 	irq_modify_status(irq, clr, 0);
755 }
756 
irq_set_noprobe(unsigned int irq)757 static inline void irq_set_noprobe(unsigned int irq)
758 {
759 	irq_modify_status(irq, 0, IRQ_NOPROBE);
760 }
761 
irq_set_probe(unsigned int irq)762 static inline void irq_set_probe(unsigned int irq)
763 {
764 	irq_modify_status(irq, IRQ_NOPROBE, 0);
765 }
766 
irq_set_nothread(unsigned int irq)767 static inline void irq_set_nothread(unsigned int irq)
768 {
769 	irq_modify_status(irq, 0, IRQ_NOTHREAD);
770 }
771 
irq_set_thread(unsigned int irq)772 static inline void irq_set_thread(unsigned int irq)
773 {
774 	irq_modify_status(irq, IRQ_NOTHREAD, 0);
775 }
776 
irq_set_nested_thread(unsigned int irq,bool nest)777 static inline void irq_set_nested_thread(unsigned int irq, bool nest)
778 {
779 	if (nest)
780 		irq_set_status_flags(irq, IRQ_NESTED_THREAD);
781 	else
782 		irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
783 }
784 
irq_set_percpu_devid_flags(unsigned int irq)785 static inline void irq_set_percpu_devid_flags(unsigned int irq)
786 {
787 	irq_set_status_flags(irq,
788 			     IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
789 			     IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
790 }
791 
792 /* Set/get chip/data for an IRQ: */
793 extern int irq_set_chip(unsigned int irq, const struct irq_chip *chip);
794 extern int irq_set_handler_data(unsigned int irq, void *data);
795 extern int irq_set_chip_data(unsigned int irq, void *data);
796 extern int irq_set_irq_type(unsigned int irq, unsigned int type);
797 extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
798 extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
799 				struct msi_desc *entry);
800 extern struct irq_data *irq_get_irq_data(unsigned int irq);
801 
irq_get_chip(unsigned int irq)802 static inline struct irq_chip *irq_get_chip(unsigned int irq)
803 {
804 	struct irq_data *d = irq_get_irq_data(irq);
805 	return d ? d->chip : NULL;
806 }
807 
irq_data_get_irq_chip(struct irq_data * d)808 static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
809 {
810 	return d->chip;
811 }
812 
irq_get_chip_data(unsigned int irq)813 static inline void *irq_get_chip_data(unsigned int irq)
814 {
815 	struct irq_data *d = irq_get_irq_data(irq);
816 	return d ? d->chip_data : NULL;
817 }
818 
irq_data_get_irq_chip_data(struct irq_data * d)819 static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
820 {
821 	return d->chip_data;
822 }
823 
irq_get_handler_data(unsigned int irq)824 static inline void *irq_get_handler_data(unsigned int irq)
825 {
826 	struct irq_data *d = irq_get_irq_data(irq);
827 	return d ? d->common->handler_data : NULL;
828 }
829 
irq_data_get_irq_handler_data(struct irq_data * d)830 static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
831 {
832 	return d->common->handler_data;
833 }
834 
irq_get_msi_desc(unsigned int irq)835 static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
836 {
837 	struct irq_data *d = irq_get_irq_data(irq);
838 	return d ? d->common->msi_desc : NULL;
839 }
840 
irq_data_get_msi_desc(struct irq_data * d)841 static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
842 {
843 	return d->common->msi_desc;
844 }
845 
irq_get_trigger_type(unsigned int irq)846 static inline u32 irq_get_trigger_type(unsigned int irq)
847 {
848 	struct irq_data *d = irq_get_irq_data(irq);
849 	return d ? irqd_get_trigger_type(d) : 0;
850 }
851 
irq_common_data_get_node(struct irq_common_data * d)852 static inline int irq_common_data_get_node(struct irq_common_data *d)
853 {
854 #ifdef CONFIG_NUMA
855 	return d->node;
856 #else
857 	return 0;
858 #endif
859 }
860 
irq_data_get_node(struct irq_data * d)861 static inline int irq_data_get_node(struct irq_data *d)
862 {
863 	return irq_common_data_get_node(d->common);
864 }
865 
866 static inline
irq_data_get_affinity_mask(struct irq_data * d)867 const struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
868 {
869 #ifdef CONFIG_SMP
870 	return d->common->affinity;
871 #else
872 	return cpumask_of(0);
873 #endif
874 }
875 
irq_data_update_affinity(struct irq_data * d,const struct cpumask * m)876 static inline void irq_data_update_affinity(struct irq_data *d,
877 					    const struct cpumask *m)
878 {
879 #ifdef CONFIG_SMP
880 	cpumask_copy(d->common->affinity, m);
881 #endif
882 }
883 
irq_get_affinity_mask(int irq)884 static inline const struct cpumask *irq_get_affinity_mask(int irq)
885 {
886 	struct irq_data *d = irq_get_irq_data(irq);
887 
888 	return d ? irq_data_get_affinity_mask(d) : NULL;
889 }
890 
891 #ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
892 static inline
irq_data_get_effective_affinity_mask(struct irq_data * d)893 const struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
894 {
895 	return d->common->effective_affinity;
896 }
irq_data_update_effective_affinity(struct irq_data * d,const struct cpumask * m)897 static inline void irq_data_update_effective_affinity(struct irq_data *d,
898 						      const struct cpumask *m)
899 {
900 	cpumask_copy(d->common->effective_affinity, m);
901 }
902 #else
irq_data_update_effective_affinity(struct irq_data * d,const struct cpumask * m)903 static inline void irq_data_update_effective_affinity(struct irq_data *d,
904 						      const struct cpumask *m)
905 {
906 }
907 static inline
irq_data_get_effective_affinity_mask(struct irq_data * d)908 const struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
909 {
910 	return irq_data_get_affinity_mask(d);
911 }
912 #endif
913 
914 static inline
irq_get_effective_affinity_mask(unsigned int irq)915 const struct cpumask *irq_get_effective_affinity_mask(unsigned int irq)
916 {
917 	struct irq_data *d = irq_get_irq_data(irq);
918 
919 	return d ? irq_data_get_effective_affinity_mask(d) : NULL;
920 }
921 
922 unsigned int arch_dynirq_lower_bound(unsigned int from);
923 
924 int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
925 		      struct module *owner,
926 		      const struct irq_affinity_desc *affinity);
927 
928 int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
929 			   unsigned int cnt, int node, struct module *owner,
930 			   const struct irq_affinity_desc *affinity);
931 
932 /* use macros to avoid needing export.h for THIS_MODULE */
933 #define irq_alloc_descs(irq, from, cnt, node)	\
934 	__irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
935 
936 #define irq_alloc_desc(node)			\
937 	irq_alloc_descs(-1, 1, 1, node)
938 
939 #define irq_alloc_desc_at(at, node)		\
940 	irq_alloc_descs(at, at, 1, node)
941 
942 #define irq_alloc_desc_from(from, node)		\
943 	irq_alloc_descs(-1, from, 1, node)
944 
945 #define irq_alloc_descs_from(from, cnt, node)	\
946 	irq_alloc_descs(-1, from, cnt, node)
947 
948 #define devm_irq_alloc_descs(dev, irq, from, cnt, node)		\
949 	__devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
950 
951 #define devm_irq_alloc_desc(dev, node)				\
952 	devm_irq_alloc_descs(dev, -1, 1, 1, node)
953 
954 #define devm_irq_alloc_desc_at(dev, at, node)			\
955 	devm_irq_alloc_descs(dev, at, at, 1, node)
956 
957 #define devm_irq_alloc_desc_from(dev, from, node)		\
958 	devm_irq_alloc_descs(dev, -1, from, 1, node)
959 
960 #define devm_irq_alloc_descs_from(dev, from, cnt, node)		\
961 	devm_irq_alloc_descs(dev, -1, from, cnt, node)
962 
963 void irq_free_descs(unsigned int irq, unsigned int cnt);
irq_free_desc(unsigned int irq)964 static inline void irq_free_desc(unsigned int irq)
965 {
966 	irq_free_descs(irq, 1);
967 }
968 
969 #ifdef CONFIG_GENERIC_IRQ_LEGACY
970 void irq_init_desc(unsigned int irq);
971 #endif
972 
973 /**
974  * struct irq_chip_regs - register offsets for struct irq_gci
975  * @enable:	Enable register offset to reg_base
976  * @disable:	Disable register offset to reg_base
977  * @mask:	Mask register offset to reg_base
978  * @ack:	Ack register offset to reg_base
979  * @eoi:	Eoi register offset to reg_base
980  * @type:	Type configuration register offset to reg_base
981  * @polarity:	Polarity configuration register offset to reg_base
982  */
983 struct irq_chip_regs {
984 	unsigned long		enable;
985 	unsigned long		disable;
986 	unsigned long		mask;
987 	unsigned long		ack;
988 	unsigned long		eoi;
989 	unsigned long		type;
990 	unsigned long		polarity;
991 };
992 
993 /**
994  * struct irq_chip_type - Generic interrupt chip instance for a flow type
995  * @chip:		The real interrupt chip which provides the callbacks
996  * @regs:		Register offsets for this chip
997  * @handler:		Flow handler associated with this chip
998  * @type:		Chip can handle these flow types
999  * @mask_cache_priv:	Cached mask register private to the chip type
1000  * @mask_cache:		Pointer to cached mask register
1001  *
1002  * A irq_generic_chip can have several instances of irq_chip_type when
1003  * it requires different functions and register offsets for different
1004  * flow types.
1005  */
1006 struct irq_chip_type {
1007 	struct irq_chip		chip;
1008 	struct irq_chip_regs	regs;
1009 	irq_flow_handler_t	handler;
1010 	u32			type;
1011 	u32			mask_cache_priv;
1012 	u32			*mask_cache;
1013 };
1014 
1015 /**
1016  * struct irq_chip_generic - Generic irq chip data structure
1017  * @lock:		Lock to protect register and cache data access
1018  * @reg_base:		Register base address (virtual)
1019  * @reg_readl:		Alternate I/O accessor (defaults to readl if NULL)
1020  * @reg_writel:		Alternate I/O accessor (defaults to writel if NULL)
1021  * @suspend:		Function called from core code on suspend once per
1022  *			chip; can be useful instead of irq_chip::suspend to
1023  *			handle chip details even when no interrupts are in use
1024  * @resume:		Function called from core code on resume once per chip;
1025  *			can be useful instead of irq_chip::suspend to handle
1026  *			chip details even when no interrupts are in use
1027  * @irq_base:		Interrupt base nr for this chip
1028  * @irq_cnt:		Number of interrupts handled by this chip
1029  * @mask_cache:		Cached mask register shared between all chip types
1030  * @type_cache:		Cached type register
1031  * @polarity_cache:	Cached polarity register
1032  * @wake_enabled:	Interrupt can wakeup from suspend
1033  * @wake_active:	Interrupt is marked as an wakeup from suspend source
1034  * @num_ct:		Number of available irq_chip_type instances (usually 1)
1035  * @private:		Private data for non generic chip callbacks
1036  * @installed:		bitfield to denote installed interrupts
1037  * @unused:		bitfield to denote unused interrupts
1038  * @domain:		irq domain pointer
1039  * @list:		List head for keeping track of instances
1040  * @chip_types:		Array of interrupt irq_chip_types
1041  *
1042  * Note, that irq_chip_generic can have multiple irq_chip_type
1043  * implementations which can be associated to a particular irq line of
1044  * an irq_chip_generic instance. That allows to share and protect
1045  * state in an irq_chip_generic instance when we need to implement
1046  * different flow mechanisms (level/edge) for it.
1047  */
1048 struct irq_chip_generic {
1049 	raw_spinlock_t		lock;
1050 	void __iomem		*reg_base;
1051 	u32			(*reg_readl)(void __iomem *addr);
1052 	void			(*reg_writel)(u32 val, void __iomem *addr);
1053 	void			(*suspend)(struct irq_chip_generic *gc);
1054 	void			(*resume)(struct irq_chip_generic *gc);
1055 	unsigned int		irq_base;
1056 	unsigned int		irq_cnt;
1057 	u32			mask_cache;
1058 	u32			type_cache;
1059 	u32			polarity_cache;
1060 	u32			wake_enabled;
1061 	u32			wake_active;
1062 	unsigned int		num_ct;
1063 	void			*private;
1064 	unsigned long		installed;
1065 	unsigned long		unused;
1066 	struct irq_domain	*domain;
1067 	struct list_head	list;
1068 	struct irq_chip_type	chip_types[];
1069 };
1070 
1071 /**
1072  * enum irq_gc_flags - Initialization flags for generic irq chips
1073  * @IRQ_GC_INIT_MASK_CACHE:	Initialize the mask_cache by reading mask reg
1074  * @IRQ_GC_INIT_NESTED_LOCK:	Set the lock class of the irqs to nested for
1075  *				irq chips which need to call irq_set_wake() on
1076  *				the parent irq. Usually GPIO implementations
1077  * @IRQ_GC_MASK_CACHE_PER_TYPE:	Mask cache is chip type private
1078  * @IRQ_GC_NO_MASK:		Do not calculate irq_data->mask
1079  * @IRQ_GC_BE_IO:		Use big-endian register accesses (default: LE)
1080  */
1081 enum irq_gc_flags {
1082 	IRQ_GC_INIT_MASK_CACHE		= 1 << 0,
1083 	IRQ_GC_INIT_NESTED_LOCK		= 1 << 1,
1084 	IRQ_GC_MASK_CACHE_PER_TYPE	= 1 << 2,
1085 	IRQ_GC_NO_MASK			= 1 << 3,
1086 	IRQ_GC_BE_IO			= 1 << 4,
1087 };
1088 
1089 /*
1090  * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
1091  * @irqs_per_chip:	Number of interrupts per chip
1092  * @num_chips:		Number of chips
1093  * @irq_flags_to_set:	IRQ* flags to set on irq setup
1094  * @irq_flags_to_clear:	IRQ* flags to clear on irq setup
1095  * @gc_flags:		Generic chip specific setup flags
1096  * @gc:			Array of pointers to generic interrupt chips
1097  */
1098 struct irq_domain_chip_generic {
1099 	unsigned int		irqs_per_chip;
1100 	unsigned int		num_chips;
1101 	unsigned int		irq_flags_to_clear;
1102 	unsigned int		irq_flags_to_set;
1103 	enum irq_gc_flags	gc_flags;
1104 	struct irq_chip_generic	*gc[];
1105 };
1106 
1107 /* Generic chip callback functions */
1108 void irq_gc_noop(struct irq_data *d);
1109 void irq_gc_mask_disable_reg(struct irq_data *d);
1110 void irq_gc_mask_set_bit(struct irq_data *d);
1111 void irq_gc_mask_clr_bit(struct irq_data *d);
1112 void irq_gc_unmask_enable_reg(struct irq_data *d);
1113 void irq_gc_ack_set_bit(struct irq_data *d);
1114 void irq_gc_ack_clr_bit(struct irq_data *d);
1115 void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
1116 void irq_gc_eoi(struct irq_data *d);
1117 int irq_gc_set_wake(struct irq_data *d, unsigned int on);
1118 
1119 /* Setup functions for irq_chip_generic */
1120 int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
1121 			 irq_hw_number_t hw_irq);
1122 void irq_unmap_generic_chip(struct irq_domain *d, unsigned int virq);
1123 struct irq_chip_generic *
1124 irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
1125 		       void __iomem *reg_base, irq_flow_handler_t handler);
1126 void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
1127 			    enum irq_gc_flags flags, unsigned int clr,
1128 			    unsigned int set);
1129 int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
1130 void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
1131 			     unsigned int clr, unsigned int set);
1132 
1133 struct irq_chip_generic *
1134 devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
1135 			    unsigned int irq_base, void __iomem *reg_base,
1136 			    irq_flow_handler_t handler);
1137 int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
1138 				u32 msk, enum irq_gc_flags flags,
1139 				unsigned int clr, unsigned int set);
1140 
1141 struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
1142 
1143 int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
1144 				     int num_ct, const char *name,
1145 				     irq_flow_handler_t handler,
1146 				     unsigned int clr, unsigned int set,
1147 				     enum irq_gc_flags flags);
1148 
1149 #define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,	\
1150 				       handler,	clr, set, flags)	\
1151 ({									\
1152 	MAYBE_BUILD_BUG_ON(irqs_per_chip > 32);				\
1153 	__irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
1154 					 handler, clr, set, flags);	\
1155 })
1156 
irq_free_generic_chip(struct irq_chip_generic * gc)1157 static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
1158 {
1159 	kfree(gc);
1160 }
1161 
irq_destroy_generic_chip(struct irq_chip_generic * gc,u32 msk,unsigned int clr,unsigned int set)1162 static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
1163 					    u32 msk, unsigned int clr,
1164 					    unsigned int set)
1165 {
1166 	irq_remove_generic_chip(gc, msk, clr, set);
1167 	irq_free_generic_chip(gc);
1168 }
1169 
irq_data_get_chip_type(struct irq_data * d)1170 static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
1171 {
1172 	return container_of(d->chip, struct irq_chip_type, chip);
1173 }
1174 
1175 #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
1176 
1177 #ifdef CONFIG_SMP
irq_gc_lock(struct irq_chip_generic * gc)1178 static inline void irq_gc_lock(struct irq_chip_generic *gc)
1179 {
1180 	raw_spin_lock(&gc->lock);
1181 }
1182 
irq_gc_unlock(struct irq_chip_generic * gc)1183 static inline void irq_gc_unlock(struct irq_chip_generic *gc)
1184 {
1185 	raw_spin_unlock(&gc->lock);
1186 }
1187 #else
irq_gc_lock(struct irq_chip_generic * gc)1188 static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
irq_gc_unlock(struct irq_chip_generic * gc)1189 static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
1190 #endif
1191 
1192 /*
1193  * The irqsave variants are for usage in non interrupt code. Do not use
1194  * them in irq_chip callbacks. Use irq_gc_lock() instead.
1195  */
1196 #define irq_gc_lock_irqsave(gc, flags)	\
1197 	raw_spin_lock_irqsave(&(gc)->lock, flags)
1198 
1199 #define irq_gc_unlock_irqrestore(gc, flags)	\
1200 	raw_spin_unlock_irqrestore(&(gc)->lock, flags)
1201 
irq_reg_writel(struct irq_chip_generic * gc,u32 val,int reg_offset)1202 static inline void irq_reg_writel(struct irq_chip_generic *gc,
1203 				  u32 val, int reg_offset)
1204 {
1205 	if (gc->reg_writel)
1206 		gc->reg_writel(val, gc->reg_base + reg_offset);
1207 	else
1208 		writel(val, gc->reg_base + reg_offset);
1209 }
1210 
irq_reg_readl(struct irq_chip_generic * gc,int reg_offset)1211 static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
1212 				int reg_offset)
1213 {
1214 	if (gc->reg_readl)
1215 		return gc->reg_readl(gc->reg_base + reg_offset);
1216 	else
1217 		return readl(gc->reg_base + reg_offset);
1218 }
1219 
1220 struct irq_matrix;
1221 struct irq_matrix *irq_alloc_matrix(unsigned int matrix_bits,
1222 				    unsigned int alloc_start,
1223 				    unsigned int alloc_end);
1224 void irq_matrix_online(struct irq_matrix *m);
1225 void irq_matrix_offline(struct irq_matrix *m);
1226 void irq_matrix_assign_system(struct irq_matrix *m, unsigned int bit, bool replace);
1227 int irq_matrix_reserve_managed(struct irq_matrix *m, const struct cpumask *msk);
1228 void irq_matrix_remove_managed(struct irq_matrix *m, const struct cpumask *msk);
1229 int irq_matrix_alloc_managed(struct irq_matrix *m, const struct cpumask *msk,
1230 				unsigned int *mapped_cpu);
1231 void irq_matrix_reserve(struct irq_matrix *m);
1232 void irq_matrix_remove_reserved(struct irq_matrix *m);
1233 int irq_matrix_alloc(struct irq_matrix *m, const struct cpumask *msk,
1234 		     bool reserved, unsigned int *mapped_cpu);
1235 void irq_matrix_free(struct irq_matrix *m, unsigned int cpu,
1236 		     unsigned int bit, bool managed);
1237 void irq_matrix_assign(struct irq_matrix *m, unsigned int bit);
1238 unsigned int irq_matrix_available(struct irq_matrix *m, bool cpudown);
1239 unsigned int irq_matrix_allocated(struct irq_matrix *m);
1240 unsigned int irq_matrix_reserved(struct irq_matrix *m);
1241 void irq_matrix_debug_show(struct seq_file *sf, struct irq_matrix *m, int ind);
1242 
1243 /* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1244 #define INVALID_HWIRQ	(~0UL)
1245 irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
1246 int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1247 int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1248 int ipi_send_single(unsigned int virq, unsigned int cpu);
1249 int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
1250 
1251 #ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
1252 /*
1253  * Registers a generic IRQ handling function as the top-level IRQ handler in
1254  * the system, which is generally the first C code called from an assembly
1255  * architecture-specific interrupt handler.
1256  *
1257  * Returns 0 on success, or -EBUSY if an IRQ handler has already been
1258  * registered.
1259  */
1260 int __init set_handle_irq(void (*handle_irq)(struct pt_regs *));
1261 
1262 /*
1263  * Allows interrupt handlers to find the irqchip that's been registered as the
1264  * top-level IRQ handler.
1265  */
1266 extern void (*handle_arch_irq)(struct pt_regs *) __ro_after_init;
1267 asmlinkage void generic_handle_arch_irq(struct pt_regs *regs);
1268 #else
1269 #ifndef set_handle_irq
1270 #define set_handle_irq(handle_irq)		\
1271 	do {					\
1272 		(void)handle_irq;		\
1273 		WARN_ON(1);			\
1274 	} while (0)
1275 #endif
1276 #endif
1277 
1278 #endif /* _LINUX_IRQ_H */
1279