Searched refs:BIT12 (Results 1 – 15 of 15) sorted by relevance
130 #define RCR_FILTER_MASK (BIT0 | BIT1 | BIT2 | BIT3 | BIT5 | BIT12 | \144 #define RCR_AICV BIT12216 #define IMR_RXFOVW BIT12243 #define TPPoll_StopVO BIT12373 #define RRSR_MCS0 BIT12
43 #define BIT12 0x00001000 macro
559 #define RRSR_MCS0 BIT12703 #define IMR_RXFOVW BIT12 /* Receive FIFO Overflow */719 #define IMR_BcnInt_E BIT12750 #define RCR_ACF BIT12 /* Accept control type frame. Control frames BA, BAR, and PS-Poll (when …
203 #define IMR_ATIMEND_8723B BIT12 /* CTWidnow End or ATIM Window End */
29 #define BIT12 0x00001000 macro
56 #define DYNAMIC_BB_RXHP BIT12/* ODM_BB_RXHP */
22 #define BIT12 0x00001000 macro
64 #define BIT12 0x00001000 macro
392 #define IMR_ATIMEND_8723B BIT12 /* CTWidnow End or ATIM Window End */
377 ODM_BB_RXHP = BIT12,
668 PHY_SetBBReg(pDM_Odm->Adapter, ODM_REG_CCK_FA_RST_11N, BIT12, 1); in odm_FalseAlarmCounterStatistics()
384 #define IRQ_TXIDLE BIT124204 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break; in sync_mode()4205 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break; in sync_mode()4206 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break; in sync_mode()4207 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break; in sync_mode()4277 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break; in sync_mode()4278 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break; in sync_mode()4279 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break; in sync_mode()4280 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break; in sync_mode()
370 #define RRSR_MCS0 BIT12
293 #define IRQ_UNDERRUN BIT12 // transmit data underrun
781 #define LPFC_SLI4_INTR12 BIT12