Home
last modified time | relevance | path

Searched refs:BIT18 (Results 1 – 11 of 11) sorted by relevance

/drivers/staging/rtl8192e/rtl8192e/
Dr8192E_hw.h131 BIT18 | BIT19 | BIT20 | BIT21 | BIT22 | BIT23)
142 #define RCR_ADF BIT18
379 #define RRSR_MCS6 BIT18
/drivers/staging/rtl8723bs/include/
Dhal_com_reg.h565 #define RRSR_MCS6 BIT18
697 #define IMR_BCNDOK1 BIT18 /* Beacon Queue DMA OK Interrupt 1 */
744 #define RCR_TIM_PARSER_EN BIT18 /* RX Beacon TIM Parser. */
1288 #define SDIO_HIMR_CPWM1_MSK BIT18
1310 #define SDIO_HISR_CPWM1 BIT18
1379 #define BT_FUNC_EN BIT18 /* BT function enable */
Drtl8723b_spec.h226 #define IMR_BCNDOK5_8723B BIT18 /* Beacon Queue DMA OK Interrupt 5 */
Dosdep_service.h35 #define BIT18 0x00040000 macro
/drivers/net/wireless/realtek/rtlwifi/btcoexist/
Dhalbt_precomp.h49 #define BIT18 0x00040000 macro
/drivers/staging/rtl8192e/
Drtl819x_Qos.h28 #define BIT18 0x00040000 macro
/drivers/scsi/
Ddc395x.h58 #define BIT18 0x00040000 macro
/drivers/staging/rtl8723bs/hal/
DHal8723BReg.h415 #define IMR_BCNDOK5_8723B BIT18 /* Beacon Queue DMA OK Interrupt 5 */
Dhal_com.c1089 PHY_SetRFReg(padapter, RF_PATH_A, REG_RF_BB_GAIN_OFFSET, BIT18|BIT17|BIT16|BIT15, target); in rtw_bb_rf_gain_offset()
/drivers/net/wireless/realtek/rtlwifi/rtl8192de/
Dreg.h376 #define RRSR_MCS6 BIT18
/drivers/scsi/lpfc/
Dlpfc_hw4.h787 #define LPFC_SLI4_INTR18 BIT18