Searched refs:DMU_MEM_PWR_CNTL (Results 1 – 10 of 10) sorted by relevance
/drivers/gpu/drm/amd/display/dc/dce/ |
D | dce_dmcu.h | 94 SR(DMU_MEM_PWR_CNTL) 174 DMCU_SF(DMU_MEM_PWR_CNTL, \ 211 uint32_t DMU_MEM_PWR_CNTL; member
|
D | dce_dmcu.c | 341 REG_WAIT(DMU_MEM_PWR_CNTL, DMCU_IRAM_MEM_PWR_STATE, 0, 2, 10); in dcn10_get_dmcu_version() 491 REG_WAIT(DMU_MEM_PWR_CNTL, DMCU_IRAM_MEM_PWR_STATE, 0, 2, 10); in dcn10_dmcu_load_iram() 532 REG_WAIT(DMU_MEM_PWR_CNTL, DMCU_IRAM_MEM_PWR_STATE, 0, 2, 10); in dcn10_get_dmcu_psr_state()
|
D | dce_link_encoder.h | 155 uint32_t DMU_MEM_PWR_CNTL; member
|
D | dce_hwseq.h | 668 uint32_t DMU_MEM_PWR_CNTL; member 920 HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \
|
/drivers/gpu/drm/amd/display/dc/dcn31/ |
D | dcn31_hwseq.c | 77 REG_UPDATE(DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, 3); in enable_memory_low_power()
|
D | dcn31_resource.c | 680 SR(DMU_MEM_PWR_CNTL), \ 764 HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \
|
/drivers/gpu/drm/amd/display/dc/dcn316/ |
D | dcn316_resource.c | 677 SR(DMU_MEM_PWR_CNTL), \ 761 HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \
|
/drivers/gpu/drm/amd/display/dc/dcn314/ |
D | dcn314_resource.c | 701 SR(DMU_MEM_PWR_CNTL), \ 790 HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \
|
/drivers/gpu/drm/amd/display/dc/dcn315/ |
D | dcn315_resource.c | 680 SR(DMU_MEM_PWR_CNTL), \ 764 HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \
|
/drivers/gpu/drm/amd/display/dc/dcn30/ |
D | dcn30_hwseq.c | 484 REG_UPDATE(DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, 3); in dcn30_init_hw()
|