Searched refs:EXT_INT_ENAB (Results 1 – 10 of 10) sorted by relevance
467 zport_a->regs[1] &= ~EXT_INT_ENAB; in zs_stop_rx()473 zport->regs[1] &= ~EXT_INT_ENAB; in zs_stop_rx()477 zport->regs[1] &= ~EXT_INT_ENAB; in zs_stop_rx()497 if (!(zport_a->regs[1] & EXT_INT_ENAB)) in zs_enable_ms()501 zport_a->regs[1] |= EXT_INT_ENAB; in zs_enable_ms()781 if (!(zport->regs[1] & EXT_INT_ENAB)) in zs_startup()786 zport->regs[1] |= RxINT_ALL | TxINT_ENAB | EXT_INT_ENAB; in zs_startup()
91 #define EXT_INT_ENAB 0x1 /* Ext Int Enable */ macro
71 #define EXT_INT_ENAB 0x1 /* Ext Int Enable */ macro
63 #define EXT_INT_ENAB 0x1 /* Ext Int Enable */ macro
178 regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB)); in __load_zsregs()728 up->curregs[R1] |= EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB; in __ip22zilog_startup()789 up->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK); in ip22zilog_shutdown()1140 up->curregs[R1] = EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB; in ip22zilog_prepare()
197 regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB)); in __load_zsregs()793 up->curregs[R1] |= EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB; in __sunzilog_startup()854 up->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK); in sunzilog_shutdown()1347 up->curregs[R1] = EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB; in sunzilog_init_hw()1363 up->curregs[R1] = EXT_INT_ENAB | INT_ALL_Rx | TxINT_ENAB; in sunzilog_init_hw()
150 #define EXT_INT_ENAB 0x1 /* Ext Int Enable */ macro
125 regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB)); in pmz_load_zsregs()201 uap->curregs[1] |= EXT_INT_ENAB; in pmz_interrupt_control()203 uap->curregs[1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK); in pmz_interrupt_control()
39 #define EXT_INT_ENAB 0x1 /* Ext Int Enable */ macro
879 or(scc,R1,INT_ALL_Rx|TxINT_ENAB|EXT_INT_ENAB); /* enable interrupts */ in init_channel()