Home
last modified time | relevance | path

Searched refs:regCP_RB0_WPTR_HI (Results 1 – 4 of 4) sorted by relevance

/drivers/gpu/drm/amd/amdgpu/
Dgfx_v11_0.c3201 WREG32_SOC15(GC, 0, regCP_RB0_WPTR_HI, upper_32_bits(ring->wptr)); in gfx_v11_0_cp_gfx_resume()
5209 wptr += (u64)RREG32_SOC15(GC, 0, regCP_RB0_WPTR_HI) << 32; in gfx_v11_0_ring_get_wptr_gfx()
5254 WREG32_SOC15(GC, 0, regCP_RB0_WPTR_HI, in gfx_v11_0_ring_set_wptr_gfx()
/drivers/gpu/drm/amd/include/asic_reg/gc/
Dgc_9_4_2_offset.h393 #define regCP_RB0_WPTR_HI macro
Dgc_11_0_0_offset.h4166 #define regCP_RB0_WPTR_HI macro
Dgc_11_0_3_offset.h4376 #define regCP_RB0_WPTR_HI macro