Home
last modified time | relevance | path

Searched refs:J721E_CLK_PARENT_44100 (Results 1 – 1 of 1) sorted by relevance

/sound/soc/ti/
Dj721e-evm.c33 #define J721E_CLK_PARENT_44100 1 macro
183 else if (!(rate % 11025) && priv->pll_rates[J721E_CLK_PARENT_44100]) in j721e_configure_refclk()
184 clk_id = J721E_CLK_PARENT_44100; in j721e_configure_refclk()
500 clocks->parent[J721E_CLK_PARENT_44100] = parent; in j721e_get_clocks()
505 if (!clocks->parent[J721E_CLK_PARENT_44100] && in j721e_get_clocks()
519 [J721E_CLK_PARENT_44100] = 1083801600, /* PLL15 */
528 [J721E_CLK_PARENT_44100] = 1083801600, /* PLL15 */
565 pll = clk_get_parent(domain_clocks->parent[J721E_CLK_PARENT_44100]); in j721e_calculate_rate_range()
567 priv->pll_rates[J721E_CLK_PARENT_44100] = in j721e_calculate_rate_range()
568 match_data->pll_rates[J721E_CLK_PARENT_44100]; in j721e_calculate_rate_range()
[all …]