1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH
3 * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com>
4 */
5
6 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7
8 #include <linux/delay.h>
9 #include <linux/module.h>
10 #include <linux/printk.h>
11 #include <linux/spi/spi.h>
12 #include <linux/errno.h>
13 #include <linux/gpio/consumer.h>
14 #include <linux/phylink.h>
15 #include <linux/of.h>
16 #include <linux/of_net.h>
17 #include <linux/of_mdio.h>
18 #include <linux/of_device.h>
19 #include <linux/pcs/pcs-xpcs.h>
20 #include <linux/netdev_features.h>
21 #include <linux/netdevice.h>
22 #include <linux/if_bridge.h>
23 #include <linux/if_ether.h>
24 #include <linux/dsa/8021q.h>
25 #include "sja1105.h"
26 #include "sja1105_tas.h"
27
28 #define SJA1105_UNKNOWN_MULTICAST 0x010000000000ull
29
30 /* Configure the optional reset pin and bring up switch */
sja1105_hw_reset(struct device * dev,unsigned int pulse_len,unsigned int startup_delay)31 static int sja1105_hw_reset(struct device *dev, unsigned int pulse_len,
32 unsigned int startup_delay)
33 {
34 struct gpio_desc *gpio;
35
36 gpio = gpiod_get_optional(dev, "reset", GPIOD_OUT_HIGH);
37 if (IS_ERR(gpio))
38 return PTR_ERR(gpio);
39
40 if (!gpio)
41 return 0;
42
43 gpiod_set_value_cansleep(gpio, 1);
44 /* Wait for minimum reset pulse length */
45 msleep(pulse_len);
46 gpiod_set_value_cansleep(gpio, 0);
47 /* Wait until chip is ready after reset */
48 msleep(startup_delay);
49
50 gpiod_put(gpio);
51
52 return 0;
53 }
54
55 static void
sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry * l2_fwd,int from,int to,bool allow)56 sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry *l2_fwd,
57 int from, int to, bool allow)
58 {
59 if (allow)
60 l2_fwd[from].reach_port |= BIT(to);
61 else
62 l2_fwd[from].reach_port &= ~BIT(to);
63 }
64
sja1105_can_forward(struct sja1105_l2_forwarding_entry * l2_fwd,int from,int to)65 static bool sja1105_can_forward(struct sja1105_l2_forwarding_entry *l2_fwd,
66 int from, int to)
67 {
68 return !!(l2_fwd[from].reach_port & BIT(to));
69 }
70
sja1105_is_vlan_configured(struct sja1105_private * priv,u16 vid)71 static int sja1105_is_vlan_configured(struct sja1105_private *priv, u16 vid)
72 {
73 struct sja1105_vlan_lookup_entry *vlan;
74 int count, i;
75
76 vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries;
77 count = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entry_count;
78
79 for (i = 0; i < count; i++)
80 if (vlan[i].vlanid == vid)
81 return i;
82
83 /* Return an invalid entry index if not found */
84 return -1;
85 }
86
sja1105_drop_untagged(struct dsa_switch * ds,int port,bool drop)87 static int sja1105_drop_untagged(struct dsa_switch *ds, int port, bool drop)
88 {
89 struct sja1105_private *priv = ds->priv;
90 struct sja1105_mac_config_entry *mac;
91
92 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
93
94 if (mac[port].drpuntag == drop)
95 return 0;
96
97 mac[port].drpuntag = drop;
98
99 return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
100 &mac[port], true);
101 }
102
sja1105_pvid_apply(struct sja1105_private * priv,int port,u16 pvid)103 static int sja1105_pvid_apply(struct sja1105_private *priv, int port, u16 pvid)
104 {
105 struct sja1105_mac_config_entry *mac;
106
107 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
108
109 if (mac[port].vlanid == pvid)
110 return 0;
111
112 mac[port].vlanid = pvid;
113
114 return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
115 &mac[port], true);
116 }
117
sja1105_commit_pvid(struct dsa_switch * ds,int port)118 static int sja1105_commit_pvid(struct dsa_switch *ds, int port)
119 {
120 struct dsa_port *dp = dsa_to_port(ds, port);
121 struct net_device *br = dsa_port_bridge_dev_get(dp);
122 struct sja1105_private *priv = ds->priv;
123 struct sja1105_vlan_lookup_entry *vlan;
124 bool drop_untagged = false;
125 int match, rc;
126 u16 pvid;
127
128 if (br && br_vlan_enabled(br))
129 pvid = priv->bridge_pvid[port];
130 else
131 pvid = priv->tag_8021q_pvid[port];
132
133 rc = sja1105_pvid_apply(priv, port, pvid);
134 if (rc)
135 return rc;
136
137 /* Only force dropping of untagged packets when the port is under a
138 * VLAN-aware bridge. When the tag_8021q pvid is used, we are
139 * deliberately removing the RX VLAN from the port's VMEMB_PORT list,
140 * to prevent DSA tag spoofing from the link partner. Untagged packets
141 * are the only ones that should be received with tag_8021q, so
142 * definitely don't drop them.
143 */
144 if (pvid == priv->bridge_pvid[port]) {
145 vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries;
146
147 match = sja1105_is_vlan_configured(priv, pvid);
148
149 if (match < 0 || !(vlan[match].vmemb_port & BIT(port)))
150 drop_untagged = true;
151 }
152
153 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
154 drop_untagged = true;
155
156 return sja1105_drop_untagged(ds, port, drop_untagged);
157 }
158
sja1105_init_mac_settings(struct sja1105_private * priv)159 static int sja1105_init_mac_settings(struct sja1105_private *priv)
160 {
161 struct sja1105_mac_config_entry default_mac = {
162 /* Enable all 8 priority queues on egress.
163 * Every queue i holds top[i] - base[i] frames.
164 * Sum of top[i] - base[i] is 511 (max hardware limit).
165 */
166 .top = {0x3F, 0x7F, 0xBF, 0xFF, 0x13F, 0x17F, 0x1BF, 0x1FF},
167 .base = {0x0, 0x40, 0x80, 0xC0, 0x100, 0x140, 0x180, 0x1C0},
168 .enabled = {true, true, true, true, true, true, true, true},
169 /* Keep standard IFG of 12 bytes on egress. */
170 .ifg = 0,
171 /* Always put the MAC speed in automatic mode, where it can be
172 * adjusted at runtime by PHYLINK.
173 */
174 .speed = priv->info->port_speed[SJA1105_SPEED_AUTO],
175 /* No static correction for 1-step 1588 events */
176 .tp_delin = 0,
177 .tp_delout = 0,
178 /* Disable aging for critical TTEthernet traffic */
179 .maxage = 0xFF,
180 /* Internal VLAN (pvid) to apply to untagged ingress */
181 .vlanprio = 0,
182 .vlanid = 1,
183 .ing_mirr = false,
184 .egr_mirr = false,
185 /* Don't drop traffic with other EtherType than ETH_P_IP */
186 .drpnona664 = false,
187 /* Don't drop double-tagged traffic */
188 .drpdtag = false,
189 /* Don't drop untagged traffic */
190 .drpuntag = false,
191 /* Don't retag 802.1p (VID 0) traffic with the pvid */
192 .retag = false,
193 /* Disable learning and I/O on user ports by default -
194 * STP will enable it.
195 */
196 .dyn_learn = false,
197 .egress = false,
198 .ingress = false,
199 };
200 struct sja1105_mac_config_entry *mac;
201 struct dsa_switch *ds = priv->ds;
202 struct sja1105_table *table;
203 struct dsa_port *dp;
204
205 table = &priv->static_config.tables[BLK_IDX_MAC_CONFIG];
206
207 /* Discard previous MAC Configuration Table */
208 if (table->entry_count) {
209 kfree(table->entries);
210 table->entry_count = 0;
211 }
212
213 table->entries = kcalloc(table->ops->max_entry_count,
214 table->ops->unpacked_entry_size, GFP_KERNEL);
215 if (!table->entries)
216 return -ENOMEM;
217
218 table->entry_count = table->ops->max_entry_count;
219
220 mac = table->entries;
221
222 list_for_each_entry(dp, &ds->dst->ports, list) {
223 if (dp->ds != ds)
224 continue;
225
226 mac[dp->index] = default_mac;
227
228 /* Let sja1105_bridge_stp_state_set() keep address learning
229 * enabled for the DSA ports. CPU ports use software-assisted
230 * learning to ensure that only FDB entries belonging to the
231 * bridge are learned, and that they are learned towards all
232 * CPU ports in a cross-chip topology if multiple CPU ports
233 * exist.
234 */
235 if (dsa_port_is_dsa(dp))
236 dp->learning = true;
237
238 /* Disallow untagged packets from being received on the
239 * CPU and DSA ports.
240 */
241 if (dsa_port_is_cpu(dp) || dsa_port_is_dsa(dp))
242 mac[dp->index].drpuntag = true;
243 }
244
245 return 0;
246 }
247
sja1105_init_mii_settings(struct sja1105_private * priv)248 static int sja1105_init_mii_settings(struct sja1105_private *priv)
249 {
250 struct device *dev = &priv->spidev->dev;
251 struct sja1105_xmii_params_entry *mii;
252 struct dsa_switch *ds = priv->ds;
253 struct sja1105_table *table;
254 int i;
255
256 table = &priv->static_config.tables[BLK_IDX_XMII_PARAMS];
257
258 /* Discard previous xMII Mode Parameters Table */
259 if (table->entry_count) {
260 kfree(table->entries);
261 table->entry_count = 0;
262 }
263
264 table->entries = kcalloc(table->ops->max_entry_count,
265 table->ops->unpacked_entry_size, GFP_KERNEL);
266 if (!table->entries)
267 return -ENOMEM;
268
269 /* Override table based on PHYLINK DT bindings */
270 table->entry_count = table->ops->max_entry_count;
271
272 mii = table->entries;
273
274 for (i = 0; i < ds->num_ports; i++) {
275 sja1105_mii_role_t role = XMII_MAC;
276
277 if (dsa_is_unused_port(priv->ds, i))
278 continue;
279
280 switch (priv->phy_mode[i]) {
281 case PHY_INTERFACE_MODE_INTERNAL:
282 if (priv->info->internal_phy[i] == SJA1105_NO_PHY)
283 goto unsupported;
284
285 mii->xmii_mode[i] = XMII_MODE_MII;
286 if (priv->info->internal_phy[i] == SJA1105_PHY_BASE_TX)
287 mii->special[i] = true;
288
289 break;
290 case PHY_INTERFACE_MODE_REVMII:
291 role = XMII_PHY;
292 fallthrough;
293 case PHY_INTERFACE_MODE_MII:
294 if (!priv->info->supports_mii[i])
295 goto unsupported;
296
297 mii->xmii_mode[i] = XMII_MODE_MII;
298 break;
299 case PHY_INTERFACE_MODE_REVRMII:
300 role = XMII_PHY;
301 fallthrough;
302 case PHY_INTERFACE_MODE_RMII:
303 if (!priv->info->supports_rmii[i])
304 goto unsupported;
305
306 mii->xmii_mode[i] = XMII_MODE_RMII;
307 break;
308 case PHY_INTERFACE_MODE_RGMII:
309 case PHY_INTERFACE_MODE_RGMII_ID:
310 case PHY_INTERFACE_MODE_RGMII_RXID:
311 case PHY_INTERFACE_MODE_RGMII_TXID:
312 if (!priv->info->supports_rgmii[i])
313 goto unsupported;
314
315 mii->xmii_mode[i] = XMII_MODE_RGMII;
316 break;
317 case PHY_INTERFACE_MODE_SGMII:
318 if (!priv->info->supports_sgmii[i])
319 goto unsupported;
320
321 mii->xmii_mode[i] = XMII_MODE_SGMII;
322 mii->special[i] = true;
323 break;
324 case PHY_INTERFACE_MODE_2500BASEX:
325 if (!priv->info->supports_2500basex[i])
326 goto unsupported;
327
328 mii->xmii_mode[i] = XMII_MODE_SGMII;
329 mii->special[i] = true;
330 break;
331 unsupported:
332 default:
333 dev_err(dev, "Unsupported PHY mode %s on port %d!\n",
334 phy_modes(priv->phy_mode[i]), i);
335 return -EINVAL;
336 }
337
338 mii->phy_mac[i] = role;
339 }
340 return 0;
341 }
342
sja1105_init_static_fdb(struct sja1105_private * priv)343 static int sja1105_init_static_fdb(struct sja1105_private *priv)
344 {
345 struct sja1105_l2_lookup_entry *l2_lookup;
346 struct sja1105_table *table;
347 int port;
348
349 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
350
351 /* We only populate the FDB table through dynamic L2 Address Lookup
352 * entries, except for a special entry at the end which is a catch-all
353 * for unknown multicast and will be used to control flooding domain.
354 */
355 if (table->entry_count) {
356 kfree(table->entries);
357 table->entry_count = 0;
358 }
359
360 if (!priv->info->can_limit_mcast_flood)
361 return 0;
362
363 table->entries = kcalloc(1, table->ops->unpacked_entry_size,
364 GFP_KERNEL);
365 if (!table->entries)
366 return -ENOMEM;
367
368 table->entry_count = 1;
369 l2_lookup = table->entries;
370
371 /* All L2 multicast addresses have an odd first octet */
372 l2_lookup[0].macaddr = SJA1105_UNKNOWN_MULTICAST;
373 l2_lookup[0].mask_macaddr = SJA1105_UNKNOWN_MULTICAST;
374 l2_lookup[0].lockeds = true;
375 l2_lookup[0].index = SJA1105_MAX_L2_LOOKUP_COUNT - 1;
376
377 /* Flood multicast to every port by default */
378 for (port = 0; port < priv->ds->num_ports; port++)
379 if (!dsa_is_unused_port(priv->ds, port))
380 l2_lookup[0].destports |= BIT(port);
381
382 return 0;
383 }
384
sja1105_init_l2_lookup_params(struct sja1105_private * priv)385 static int sja1105_init_l2_lookup_params(struct sja1105_private *priv)
386 {
387 struct sja1105_l2_lookup_params_entry default_l2_lookup_params = {
388 /* Learned FDB entries are forgotten after 300 seconds */
389 .maxage = SJA1105_AGEING_TIME_MS(300000),
390 /* All entries within a FDB bin are available for learning */
391 .dyn_tbsz = SJA1105ET_FDB_BIN_SIZE,
392 /* And the P/Q/R/S equivalent setting: */
393 .start_dynspc = 0,
394 /* 2^8 + 2^5 + 2^3 + 2^2 + 2^1 + 1 in Koopman notation */
395 .poly = 0x97,
396 /* Always use Independent VLAN Learning (IVL) */
397 .shared_learn = false,
398 /* Don't discard management traffic based on ENFPORT -
399 * we don't perform SMAC port enforcement anyway, so
400 * what we are setting here doesn't matter.
401 */
402 .no_enf_hostprt = false,
403 /* Don't learn SMAC for mac_fltres1 and mac_fltres0.
404 * Maybe correlate with no_linklocal_learn from bridge driver?
405 */
406 .no_mgmt_learn = true,
407 /* P/Q/R/S only */
408 .use_static = true,
409 /* Dynamically learned FDB entries can overwrite other (older)
410 * dynamic FDB entries
411 */
412 .owr_dyn = true,
413 .drpnolearn = true,
414 };
415 struct dsa_switch *ds = priv->ds;
416 int port, num_used_ports = 0;
417 struct sja1105_table *table;
418 u64 max_fdb_entries;
419
420 for (port = 0; port < ds->num_ports; port++)
421 if (!dsa_is_unused_port(ds, port))
422 num_used_ports++;
423
424 max_fdb_entries = SJA1105_MAX_L2_LOOKUP_COUNT / num_used_ports;
425
426 for (port = 0; port < ds->num_ports; port++) {
427 if (dsa_is_unused_port(ds, port))
428 continue;
429
430 default_l2_lookup_params.maxaddrp[port] = max_fdb_entries;
431 }
432
433 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
434
435 if (table->entry_count) {
436 kfree(table->entries);
437 table->entry_count = 0;
438 }
439
440 table->entries = kcalloc(table->ops->max_entry_count,
441 table->ops->unpacked_entry_size, GFP_KERNEL);
442 if (!table->entries)
443 return -ENOMEM;
444
445 table->entry_count = table->ops->max_entry_count;
446
447 /* This table only has a single entry */
448 ((struct sja1105_l2_lookup_params_entry *)table->entries)[0] =
449 default_l2_lookup_params;
450
451 return 0;
452 }
453
454 /* Set up a default VLAN for untagged traffic injected from the CPU
455 * using management routes (e.g. STP, PTP) as opposed to tag_8021q.
456 * All DT-defined ports are members of this VLAN, and there are no
457 * restrictions on forwarding (since the CPU selects the destination).
458 * Frames from this VLAN will always be transmitted as untagged, and
459 * neither the bridge nor the 8021q module cannot create this VLAN ID.
460 */
sja1105_init_static_vlan(struct sja1105_private * priv)461 static int sja1105_init_static_vlan(struct sja1105_private *priv)
462 {
463 struct sja1105_table *table;
464 struct sja1105_vlan_lookup_entry pvid = {
465 .type_entry = SJA1110_VLAN_D_TAG,
466 .ving_mirr = 0,
467 .vegr_mirr = 0,
468 .vmemb_port = 0,
469 .vlan_bc = 0,
470 .tag_port = 0,
471 .vlanid = SJA1105_DEFAULT_VLAN,
472 };
473 struct dsa_switch *ds = priv->ds;
474 int port;
475
476 table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
477
478 if (table->entry_count) {
479 kfree(table->entries);
480 table->entry_count = 0;
481 }
482
483 table->entries = kzalloc(table->ops->unpacked_entry_size,
484 GFP_KERNEL);
485 if (!table->entries)
486 return -ENOMEM;
487
488 table->entry_count = 1;
489
490 for (port = 0; port < ds->num_ports; port++) {
491 if (dsa_is_unused_port(ds, port))
492 continue;
493
494 pvid.vmemb_port |= BIT(port);
495 pvid.vlan_bc |= BIT(port);
496 pvid.tag_port &= ~BIT(port);
497
498 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
499 priv->tag_8021q_pvid[port] = SJA1105_DEFAULT_VLAN;
500 priv->bridge_pvid[port] = SJA1105_DEFAULT_VLAN;
501 }
502 }
503
504 ((struct sja1105_vlan_lookup_entry *)table->entries)[0] = pvid;
505 return 0;
506 }
507
sja1105_init_l2_forwarding(struct sja1105_private * priv)508 static int sja1105_init_l2_forwarding(struct sja1105_private *priv)
509 {
510 struct sja1105_l2_forwarding_entry *l2fwd;
511 struct dsa_switch *ds = priv->ds;
512 struct dsa_switch_tree *dst;
513 struct sja1105_table *table;
514 struct dsa_link *dl;
515 int port, tc;
516 int from, to;
517
518 table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING];
519
520 if (table->entry_count) {
521 kfree(table->entries);
522 table->entry_count = 0;
523 }
524
525 table->entries = kcalloc(table->ops->max_entry_count,
526 table->ops->unpacked_entry_size, GFP_KERNEL);
527 if (!table->entries)
528 return -ENOMEM;
529
530 table->entry_count = table->ops->max_entry_count;
531
532 l2fwd = table->entries;
533
534 /* First 5 entries in the L2 Forwarding Table define the forwarding
535 * rules and the VLAN PCP to ingress queue mapping.
536 * Set up the ingress queue mapping first.
537 */
538 for (port = 0; port < ds->num_ports; port++) {
539 if (dsa_is_unused_port(ds, port))
540 continue;
541
542 for (tc = 0; tc < SJA1105_NUM_TC; tc++)
543 l2fwd[port].vlan_pmap[tc] = tc;
544 }
545
546 /* Then manage the forwarding domain for user ports. These can forward
547 * only to the always-on domain (CPU port and DSA links)
548 */
549 for (from = 0; from < ds->num_ports; from++) {
550 if (!dsa_is_user_port(ds, from))
551 continue;
552
553 for (to = 0; to < ds->num_ports; to++) {
554 if (!dsa_is_cpu_port(ds, to) &&
555 !dsa_is_dsa_port(ds, to))
556 continue;
557
558 l2fwd[from].bc_domain |= BIT(to);
559 l2fwd[from].fl_domain |= BIT(to);
560
561 sja1105_port_allow_traffic(l2fwd, from, to, true);
562 }
563 }
564
565 /* Then manage the forwarding domain for DSA links and CPU ports (the
566 * always-on domain). These can send packets to any enabled port except
567 * themselves.
568 */
569 for (from = 0; from < ds->num_ports; from++) {
570 if (!dsa_is_cpu_port(ds, from) && !dsa_is_dsa_port(ds, from))
571 continue;
572
573 for (to = 0; to < ds->num_ports; to++) {
574 if (dsa_is_unused_port(ds, to))
575 continue;
576
577 if (from == to)
578 continue;
579
580 l2fwd[from].bc_domain |= BIT(to);
581 l2fwd[from].fl_domain |= BIT(to);
582
583 sja1105_port_allow_traffic(l2fwd, from, to, true);
584 }
585 }
586
587 /* In odd topologies ("H" connections where there is a DSA link to
588 * another switch which also has its own CPU port), TX packets can loop
589 * back into the system (they are flooded from CPU port 1 to the DSA
590 * link, and from there to CPU port 2). Prevent this from happening by
591 * cutting RX from DSA links towards our CPU port, if the remote switch
592 * has its own CPU port and therefore doesn't need ours for network
593 * stack termination.
594 */
595 dst = ds->dst;
596
597 list_for_each_entry(dl, &dst->rtable, list) {
598 if (dl->dp->ds != ds || dl->link_dp->cpu_dp == dl->dp->cpu_dp)
599 continue;
600
601 from = dl->dp->index;
602 to = dsa_upstream_port(ds, from);
603
604 dev_warn(ds->dev,
605 "H topology detected, cutting RX from DSA link %d to CPU port %d to prevent TX packet loops\n",
606 from, to);
607
608 sja1105_port_allow_traffic(l2fwd, from, to, false);
609
610 l2fwd[from].bc_domain &= ~BIT(to);
611 l2fwd[from].fl_domain &= ~BIT(to);
612 }
613
614 /* Finally, manage the egress flooding domain. All ports start up with
615 * flooding enabled, including the CPU port and DSA links.
616 */
617 for (port = 0; port < ds->num_ports; port++) {
618 if (dsa_is_unused_port(ds, port))
619 continue;
620
621 priv->ucast_egress_floods |= BIT(port);
622 priv->bcast_egress_floods |= BIT(port);
623 }
624
625 /* Next 8 entries define VLAN PCP mapping from ingress to egress.
626 * Create a one-to-one mapping.
627 */
628 for (tc = 0; tc < SJA1105_NUM_TC; tc++) {
629 for (port = 0; port < ds->num_ports; port++) {
630 if (dsa_is_unused_port(ds, port))
631 continue;
632
633 l2fwd[ds->num_ports + tc].vlan_pmap[port] = tc;
634 }
635
636 l2fwd[ds->num_ports + tc].type_egrpcp2outputq = true;
637 }
638
639 return 0;
640 }
641
sja1110_init_pcp_remapping(struct sja1105_private * priv)642 static int sja1110_init_pcp_remapping(struct sja1105_private *priv)
643 {
644 struct sja1110_pcp_remapping_entry *pcp_remap;
645 struct dsa_switch *ds = priv->ds;
646 struct sja1105_table *table;
647 int port, tc;
648
649 table = &priv->static_config.tables[BLK_IDX_PCP_REMAPPING];
650
651 /* Nothing to do for SJA1105 */
652 if (!table->ops->max_entry_count)
653 return 0;
654
655 if (table->entry_count) {
656 kfree(table->entries);
657 table->entry_count = 0;
658 }
659
660 table->entries = kcalloc(table->ops->max_entry_count,
661 table->ops->unpacked_entry_size, GFP_KERNEL);
662 if (!table->entries)
663 return -ENOMEM;
664
665 table->entry_count = table->ops->max_entry_count;
666
667 pcp_remap = table->entries;
668
669 /* Repeat the configuration done for vlan_pmap */
670 for (port = 0; port < ds->num_ports; port++) {
671 if (dsa_is_unused_port(ds, port))
672 continue;
673
674 for (tc = 0; tc < SJA1105_NUM_TC; tc++)
675 pcp_remap[port].egrpcp[tc] = tc;
676 }
677
678 return 0;
679 }
680
sja1105_init_l2_forwarding_params(struct sja1105_private * priv)681 static int sja1105_init_l2_forwarding_params(struct sja1105_private *priv)
682 {
683 struct sja1105_l2_forwarding_params_entry *l2fwd_params;
684 struct sja1105_table *table;
685
686 table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS];
687
688 if (table->entry_count) {
689 kfree(table->entries);
690 table->entry_count = 0;
691 }
692
693 table->entries = kcalloc(table->ops->max_entry_count,
694 table->ops->unpacked_entry_size, GFP_KERNEL);
695 if (!table->entries)
696 return -ENOMEM;
697
698 table->entry_count = table->ops->max_entry_count;
699
700 /* This table only has a single entry */
701 l2fwd_params = table->entries;
702
703 /* Disallow dynamic reconfiguration of vlan_pmap */
704 l2fwd_params->max_dynp = 0;
705 /* Use a single memory partition for all ingress queues */
706 l2fwd_params->part_spc[0] = priv->info->max_frame_mem;
707
708 return 0;
709 }
710
sja1105_frame_memory_partitioning(struct sja1105_private * priv)711 void sja1105_frame_memory_partitioning(struct sja1105_private *priv)
712 {
713 struct sja1105_l2_forwarding_params_entry *l2_fwd_params;
714 struct sja1105_vl_forwarding_params_entry *vl_fwd_params;
715 struct sja1105_table *table;
716
717 table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS];
718 l2_fwd_params = table->entries;
719 l2_fwd_params->part_spc[0] = SJA1105_MAX_FRAME_MEMORY;
720
721 /* If we have any critical-traffic virtual links, we need to reserve
722 * some frame buffer memory for them. At the moment, hardcode the value
723 * at 100 blocks of 128 bytes of memory each. This leaves 829 blocks
724 * remaining for best-effort traffic. TODO: figure out a more flexible
725 * way to perform the frame buffer partitioning.
726 */
727 if (!priv->static_config.tables[BLK_IDX_VL_FORWARDING].entry_count)
728 return;
729
730 table = &priv->static_config.tables[BLK_IDX_VL_FORWARDING_PARAMS];
731 vl_fwd_params = table->entries;
732
733 l2_fwd_params->part_spc[0] -= SJA1105_VL_FRAME_MEMORY;
734 vl_fwd_params->partspc[0] = SJA1105_VL_FRAME_MEMORY;
735 }
736
737 /* SJA1110 TDMACONFIGIDX values:
738 *
739 * | 100 Mbps ports | 1Gbps ports | 2.5Gbps ports | Disabled ports
740 * -----+----------------+---------------+---------------+---------------
741 * 0 | 0, [5:10] | [1:2] | [3:4] | retag
742 * 1 |0, [5:10], retag| [1:2] | [3:4] | -
743 * 2 | 0, [5:10] | [1:3], retag | 4 | -
744 * 3 | 0, [5:10] |[1:2], 4, retag| 3 | -
745 * 4 | 0, 2, [5:10] | 1, retag | [3:4] | -
746 * 5 | 0, 1, [5:10] | 2, retag | [3:4] | -
747 * 14 | 0, [5:10] | [1:4], retag | - | -
748 * 15 | [5:10] | [0:4], retag | - | -
749 */
sja1110_select_tdmaconfigidx(struct sja1105_private * priv)750 static void sja1110_select_tdmaconfigidx(struct sja1105_private *priv)
751 {
752 struct sja1105_general_params_entry *general_params;
753 struct sja1105_table *table;
754 bool port_1_is_base_tx;
755 bool port_3_is_2500;
756 bool port_4_is_2500;
757 u64 tdmaconfigidx;
758
759 if (priv->info->device_id != SJA1110_DEVICE_ID)
760 return;
761
762 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
763 general_params = table->entries;
764
765 /* All the settings below are "as opposed to SGMII", which is the
766 * other pinmuxing option.
767 */
768 port_1_is_base_tx = priv->phy_mode[1] == PHY_INTERFACE_MODE_INTERNAL;
769 port_3_is_2500 = priv->phy_mode[3] == PHY_INTERFACE_MODE_2500BASEX;
770 port_4_is_2500 = priv->phy_mode[4] == PHY_INTERFACE_MODE_2500BASEX;
771
772 if (port_1_is_base_tx)
773 /* Retagging port will operate at 1 Gbps */
774 tdmaconfigidx = 5;
775 else if (port_3_is_2500 && port_4_is_2500)
776 /* Retagging port will operate at 100 Mbps */
777 tdmaconfigidx = 1;
778 else if (port_3_is_2500)
779 /* Retagging port will operate at 1 Gbps */
780 tdmaconfigidx = 3;
781 else if (port_4_is_2500)
782 /* Retagging port will operate at 1 Gbps */
783 tdmaconfigidx = 2;
784 else
785 /* Retagging port will operate at 1 Gbps */
786 tdmaconfigidx = 14;
787
788 general_params->tdmaconfigidx = tdmaconfigidx;
789 }
790
sja1105_init_topology(struct sja1105_private * priv,struct sja1105_general_params_entry * general_params)791 static int sja1105_init_topology(struct sja1105_private *priv,
792 struct sja1105_general_params_entry *general_params)
793 {
794 struct dsa_switch *ds = priv->ds;
795 int port;
796
797 /* The host port is the destination for traffic matching mac_fltres1
798 * and mac_fltres0 on all ports except itself. Default to an invalid
799 * value.
800 */
801 general_params->host_port = ds->num_ports;
802
803 /* Link-local traffic received on casc_port will be forwarded
804 * to host_port without embedding the source port and device ID
805 * info in the destination MAC address, and no RX timestamps will be
806 * taken either (presumably because it is a cascaded port and a
807 * downstream SJA switch already did that).
808 * To disable the feature, we need to do different things depending on
809 * switch generation. On SJA1105 we need to set an invalid port, while
810 * on SJA1110 which support multiple cascaded ports, this field is a
811 * bitmask so it must be left zero.
812 */
813 if (!priv->info->multiple_cascade_ports)
814 general_params->casc_port = ds->num_ports;
815
816 for (port = 0; port < ds->num_ports; port++) {
817 bool is_upstream = dsa_is_upstream_port(ds, port);
818 bool is_dsa_link = dsa_is_dsa_port(ds, port);
819
820 /* Upstream ports can be dedicated CPU ports or
821 * upstream-facing DSA links
822 */
823 if (is_upstream) {
824 if (general_params->host_port == ds->num_ports) {
825 general_params->host_port = port;
826 } else {
827 dev_err(ds->dev,
828 "Port %llu is already a host port, configuring %d as one too is not supported\n",
829 general_params->host_port, port);
830 return -EINVAL;
831 }
832 }
833
834 /* Cascade ports are downstream-facing DSA links */
835 if (is_dsa_link && !is_upstream) {
836 if (priv->info->multiple_cascade_ports) {
837 general_params->casc_port |= BIT(port);
838 } else if (general_params->casc_port == ds->num_ports) {
839 general_params->casc_port = port;
840 } else {
841 dev_err(ds->dev,
842 "Port %llu is already a cascade port, configuring %d as one too is not supported\n",
843 general_params->casc_port, port);
844 return -EINVAL;
845 }
846 }
847 }
848
849 if (general_params->host_port == ds->num_ports) {
850 dev_err(ds->dev, "No host port configured\n");
851 return -EINVAL;
852 }
853
854 return 0;
855 }
856
sja1105_init_general_params(struct sja1105_private * priv)857 static int sja1105_init_general_params(struct sja1105_private *priv)
858 {
859 struct sja1105_general_params_entry default_general_params = {
860 /* Allow dynamic changing of the mirror port */
861 .mirr_ptacu = true,
862 .switchid = priv->ds->index,
863 /* Priority queue for link-local management frames
864 * (both ingress to and egress from CPU - PTP, STP etc)
865 */
866 .hostprio = 7,
867 .mac_fltres1 = SJA1105_LINKLOCAL_FILTER_A,
868 .mac_flt1 = SJA1105_LINKLOCAL_FILTER_A_MASK,
869 .incl_srcpt1 = true,
870 .send_meta1 = true,
871 .mac_fltres0 = SJA1105_LINKLOCAL_FILTER_B,
872 .mac_flt0 = SJA1105_LINKLOCAL_FILTER_B_MASK,
873 .incl_srcpt0 = true,
874 .send_meta0 = true,
875 /* Default to an invalid value */
876 .mirr_port = priv->ds->num_ports,
877 /* No TTEthernet */
878 .vllupformat = SJA1105_VL_FORMAT_PSFP,
879 .vlmarker = 0,
880 .vlmask = 0,
881 /* Only update correctionField for 1-step PTP (L2 transport) */
882 .ignore2stf = 0,
883 /* Forcefully disable VLAN filtering by telling
884 * the switch that VLAN has a different EtherType.
885 */
886 .tpid = ETH_P_SJA1105,
887 .tpid2 = ETH_P_SJA1105,
888 /* Enable the TTEthernet engine on SJA1110 */
889 .tte_en = true,
890 /* Set up the EtherType for control packets on SJA1110 */
891 .header_type = ETH_P_SJA1110,
892 };
893 struct sja1105_general_params_entry *general_params;
894 struct sja1105_table *table;
895 int rc;
896
897 rc = sja1105_init_topology(priv, &default_general_params);
898 if (rc)
899 return rc;
900
901 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
902
903 if (table->entry_count) {
904 kfree(table->entries);
905 table->entry_count = 0;
906 }
907
908 table->entries = kcalloc(table->ops->max_entry_count,
909 table->ops->unpacked_entry_size, GFP_KERNEL);
910 if (!table->entries)
911 return -ENOMEM;
912
913 table->entry_count = table->ops->max_entry_count;
914
915 general_params = table->entries;
916
917 /* This table only has a single entry */
918 general_params[0] = default_general_params;
919
920 sja1110_select_tdmaconfigidx(priv);
921
922 return 0;
923 }
924
sja1105_init_avb_params(struct sja1105_private * priv)925 static int sja1105_init_avb_params(struct sja1105_private *priv)
926 {
927 struct sja1105_avb_params_entry *avb;
928 struct sja1105_table *table;
929
930 table = &priv->static_config.tables[BLK_IDX_AVB_PARAMS];
931
932 /* Discard previous AVB Parameters Table */
933 if (table->entry_count) {
934 kfree(table->entries);
935 table->entry_count = 0;
936 }
937
938 table->entries = kcalloc(table->ops->max_entry_count,
939 table->ops->unpacked_entry_size, GFP_KERNEL);
940 if (!table->entries)
941 return -ENOMEM;
942
943 table->entry_count = table->ops->max_entry_count;
944
945 avb = table->entries;
946
947 /* Configure the MAC addresses for meta frames */
948 avb->destmeta = SJA1105_META_DMAC;
949 avb->srcmeta = SJA1105_META_SMAC;
950 /* On P/Q/R/S, configure the direction of the PTP_CLK pin as input by
951 * default. This is because there might be boards with a hardware
952 * layout where enabling the pin as output might cause an electrical
953 * clash. On E/T the pin is always an output, which the board designers
954 * probably already knew, so even if there are going to be electrical
955 * issues, there's nothing we can do.
956 */
957 avb->cas_master = false;
958
959 return 0;
960 }
961
962 /* The L2 policing table is 2-stage. The table is looked up for each frame
963 * according to the ingress port, whether it was broadcast or not, and the
964 * classified traffic class (given by VLAN PCP). This portion of the lookup is
965 * fixed, and gives access to the SHARINDX, an indirection register pointing
966 * within the policing table itself, which is used to resolve the policer that
967 * will be used for this frame.
968 *
969 * Stage 1 Stage 2
970 * +------------+--------+ +---------------------------------+
971 * |Port 0 TC 0 |SHARINDX| | Policer 0: Rate, Burst, MTU |
972 * +------------+--------+ +---------------------------------+
973 * |Port 0 TC 1 |SHARINDX| | Policer 1: Rate, Burst, MTU |
974 * +------------+--------+ +---------------------------------+
975 * ... | Policer 2: Rate, Burst, MTU |
976 * +------------+--------+ +---------------------------------+
977 * |Port 0 TC 7 |SHARINDX| | Policer 3: Rate, Burst, MTU |
978 * +------------+--------+ +---------------------------------+
979 * |Port 1 TC 0 |SHARINDX| | Policer 4: Rate, Burst, MTU |
980 * +------------+--------+ +---------------------------------+
981 * ... | Policer 5: Rate, Burst, MTU |
982 * +------------+--------+ +---------------------------------+
983 * |Port 1 TC 7 |SHARINDX| | Policer 6: Rate, Burst, MTU |
984 * +------------+--------+ +---------------------------------+
985 * ... | Policer 7: Rate, Burst, MTU |
986 * +------------+--------+ +---------------------------------+
987 * |Port 4 TC 7 |SHARINDX| ...
988 * +------------+--------+
989 * |Port 0 BCAST|SHARINDX| ...
990 * +------------+--------+
991 * |Port 1 BCAST|SHARINDX| ...
992 * +------------+--------+
993 * ... ...
994 * +------------+--------+ +---------------------------------+
995 * |Port 4 BCAST|SHARINDX| | Policer 44: Rate, Burst, MTU |
996 * +------------+--------+ +---------------------------------+
997 *
998 * In this driver, we shall use policers 0-4 as statically alocated port
999 * (matchall) policers. So we need to make the SHARINDX for all lookups
1000 * corresponding to this ingress port (8 VLAN PCP lookups and 1 broadcast
1001 * lookup) equal.
1002 * The remaining policers (40) shall be dynamically allocated for flower
1003 * policers, where the key is either vlan_prio or dst_mac ff:ff:ff:ff:ff:ff.
1004 */
1005 #define SJA1105_RATE_MBPS(speed) (((speed) * 64000) / 1000)
1006
sja1105_init_l2_policing(struct sja1105_private * priv)1007 static int sja1105_init_l2_policing(struct sja1105_private *priv)
1008 {
1009 struct sja1105_l2_policing_entry *policing;
1010 struct dsa_switch *ds = priv->ds;
1011 struct sja1105_table *table;
1012 int port, tc;
1013
1014 table = &priv->static_config.tables[BLK_IDX_L2_POLICING];
1015
1016 /* Discard previous L2 Policing Table */
1017 if (table->entry_count) {
1018 kfree(table->entries);
1019 table->entry_count = 0;
1020 }
1021
1022 table->entries = kcalloc(table->ops->max_entry_count,
1023 table->ops->unpacked_entry_size, GFP_KERNEL);
1024 if (!table->entries)
1025 return -ENOMEM;
1026
1027 table->entry_count = table->ops->max_entry_count;
1028
1029 policing = table->entries;
1030
1031 /* Setup shared indices for the matchall policers */
1032 for (port = 0; port < ds->num_ports; port++) {
1033 int mcast = (ds->num_ports * (SJA1105_NUM_TC + 1)) + port;
1034 int bcast = (ds->num_ports * SJA1105_NUM_TC) + port;
1035
1036 for (tc = 0; tc < SJA1105_NUM_TC; tc++)
1037 policing[port * SJA1105_NUM_TC + tc].sharindx = port;
1038
1039 policing[bcast].sharindx = port;
1040 /* Only SJA1110 has multicast policers */
1041 if (mcast < table->ops->max_entry_count)
1042 policing[mcast].sharindx = port;
1043 }
1044
1045 /* Setup the matchall policer parameters */
1046 for (port = 0; port < ds->num_ports; port++) {
1047 int mtu = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
1048
1049 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1050 mtu += VLAN_HLEN;
1051
1052 policing[port].smax = 65535; /* Burst size in bytes */
1053 policing[port].rate = SJA1105_RATE_MBPS(1000);
1054 policing[port].maxlen = mtu;
1055 policing[port].partition = 0;
1056 }
1057
1058 return 0;
1059 }
1060
sja1105_static_config_load(struct sja1105_private * priv)1061 static int sja1105_static_config_load(struct sja1105_private *priv)
1062 {
1063 int rc;
1064
1065 sja1105_static_config_free(&priv->static_config);
1066 rc = sja1105_static_config_init(&priv->static_config,
1067 priv->info->static_ops,
1068 priv->info->device_id);
1069 if (rc)
1070 return rc;
1071
1072 /* Build static configuration */
1073 rc = sja1105_init_mac_settings(priv);
1074 if (rc < 0)
1075 return rc;
1076 rc = sja1105_init_mii_settings(priv);
1077 if (rc < 0)
1078 return rc;
1079 rc = sja1105_init_static_fdb(priv);
1080 if (rc < 0)
1081 return rc;
1082 rc = sja1105_init_static_vlan(priv);
1083 if (rc < 0)
1084 return rc;
1085 rc = sja1105_init_l2_lookup_params(priv);
1086 if (rc < 0)
1087 return rc;
1088 rc = sja1105_init_l2_forwarding(priv);
1089 if (rc < 0)
1090 return rc;
1091 rc = sja1105_init_l2_forwarding_params(priv);
1092 if (rc < 0)
1093 return rc;
1094 rc = sja1105_init_l2_policing(priv);
1095 if (rc < 0)
1096 return rc;
1097 rc = sja1105_init_general_params(priv);
1098 if (rc < 0)
1099 return rc;
1100 rc = sja1105_init_avb_params(priv);
1101 if (rc < 0)
1102 return rc;
1103 rc = sja1110_init_pcp_remapping(priv);
1104 if (rc < 0)
1105 return rc;
1106
1107 /* Send initial configuration to hardware via SPI */
1108 return sja1105_static_config_upload(priv);
1109 }
1110
1111 /* This is the "new way" for a MAC driver to configure its RGMII delay lines,
1112 * based on the explicit "rx-internal-delay-ps" and "tx-internal-delay-ps"
1113 * properties. It has the advantage of working with fixed links and with PHYs
1114 * that apply RGMII delays too, and the MAC driver needs not perform any
1115 * special checks.
1116 *
1117 * Previously we were acting upon the "phy-mode" property when we were
1118 * operating in fixed-link, basically acting as a PHY, but with a reversed
1119 * interpretation: PHY_INTERFACE_MODE_RGMII_TXID means that the MAC should
1120 * behave as if it is connected to a PHY which has applied RGMII delays in the
1121 * TX direction. So if anything, RX delays should have been added by the MAC,
1122 * but we were adding TX delays.
1123 *
1124 * If the "{rx,tx}-internal-delay-ps" properties are not specified, we fall
1125 * back to the legacy behavior and apply delays on fixed-link ports based on
1126 * the reverse interpretation of the phy-mode. This is a deviation from the
1127 * expected default behavior which is to simply apply no delays. To achieve
1128 * that behavior with the new bindings, it is mandatory to specify
1129 * "{rx,tx}-internal-delay-ps" with a value of 0.
1130 */
sja1105_parse_rgmii_delays(struct sja1105_private * priv,int port,struct device_node * port_dn)1131 static int sja1105_parse_rgmii_delays(struct sja1105_private *priv, int port,
1132 struct device_node *port_dn)
1133 {
1134 phy_interface_t phy_mode = priv->phy_mode[port];
1135 struct device *dev = &priv->spidev->dev;
1136 int rx_delay = -1, tx_delay = -1;
1137
1138 if (!phy_interface_mode_is_rgmii(phy_mode))
1139 return 0;
1140
1141 of_property_read_u32(port_dn, "rx-internal-delay-ps", &rx_delay);
1142 of_property_read_u32(port_dn, "tx-internal-delay-ps", &tx_delay);
1143
1144 if (rx_delay == -1 && tx_delay == -1 && priv->fixed_link[port]) {
1145 dev_warn(dev,
1146 "Port %d interpreting RGMII delay settings based on \"phy-mode\" property, "
1147 "please update device tree to specify \"rx-internal-delay-ps\" and "
1148 "\"tx-internal-delay-ps\"",
1149 port);
1150
1151 if (phy_mode == PHY_INTERFACE_MODE_RGMII_RXID ||
1152 phy_mode == PHY_INTERFACE_MODE_RGMII_ID)
1153 rx_delay = 2000;
1154
1155 if (phy_mode == PHY_INTERFACE_MODE_RGMII_TXID ||
1156 phy_mode == PHY_INTERFACE_MODE_RGMII_ID)
1157 tx_delay = 2000;
1158 }
1159
1160 if (rx_delay < 0)
1161 rx_delay = 0;
1162 if (tx_delay < 0)
1163 tx_delay = 0;
1164
1165 if ((rx_delay || tx_delay) && !priv->info->setup_rgmii_delay) {
1166 dev_err(dev, "Chip cannot apply RGMII delays\n");
1167 return -EINVAL;
1168 }
1169
1170 if ((rx_delay && rx_delay < SJA1105_RGMII_DELAY_MIN_PS) ||
1171 (tx_delay && tx_delay < SJA1105_RGMII_DELAY_MIN_PS) ||
1172 (rx_delay > SJA1105_RGMII_DELAY_MAX_PS) ||
1173 (tx_delay > SJA1105_RGMII_DELAY_MAX_PS)) {
1174 dev_err(dev,
1175 "port %d RGMII delay values out of range, must be between %d and %d ps\n",
1176 port, SJA1105_RGMII_DELAY_MIN_PS, SJA1105_RGMII_DELAY_MAX_PS);
1177 return -ERANGE;
1178 }
1179
1180 priv->rgmii_rx_delay_ps[port] = rx_delay;
1181 priv->rgmii_tx_delay_ps[port] = tx_delay;
1182
1183 return 0;
1184 }
1185
sja1105_parse_ports_node(struct sja1105_private * priv,struct device_node * ports_node)1186 static int sja1105_parse_ports_node(struct sja1105_private *priv,
1187 struct device_node *ports_node)
1188 {
1189 struct device *dev = &priv->spidev->dev;
1190 struct device_node *child;
1191
1192 for_each_available_child_of_node(ports_node, child) {
1193 struct device_node *phy_node;
1194 phy_interface_t phy_mode;
1195 u32 index;
1196 int err;
1197
1198 /* Get switch port number from DT */
1199 if (of_property_read_u32(child, "reg", &index) < 0) {
1200 dev_err(dev, "Port number not defined in device tree "
1201 "(property \"reg\")\n");
1202 of_node_put(child);
1203 return -ENODEV;
1204 }
1205
1206 /* Get PHY mode from DT */
1207 err = of_get_phy_mode(child, &phy_mode);
1208 if (err) {
1209 dev_err(dev, "Failed to read phy-mode or "
1210 "phy-interface-type property for port %d\n",
1211 index);
1212 of_node_put(child);
1213 return -ENODEV;
1214 }
1215
1216 phy_node = of_parse_phandle(child, "phy-handle", 0);
1217 if (!phy_node) {
1218 if (!of_phy_is_fixed_link(child)) {
1219 dev_err(dev, "phy-handle or fixed-link "
1220 "properties missing!\n");
1221 of_node_put(child);
1222 return -ENODEV;
1223 }
1224 /* phy-handle is missing, but fixed-link isn't.
1225 * So it's a fixed link. Default to PHY role.
1226 */
1227 priv->fixed_link[index] = true;
1228 } else {
1229 of_node_put(phy_node);
1230 }
1231
1232 priv->phy_mode[index] = phy_mode;
1233
1234 err = sja1105_parse_rgmii_delays(priv, index, child);
1235 if (err) {
1236 of_node_put(child);
1237 return err;
1238 }
1239 }
1240
1241 return 0;
1242 }
1243
sja1105_parse_dt(struct sja1105_private * priv)1244 static int sja1105_parse_dt(struct sja1105_private *priv)
1245 {
1246 struct device *dev = &priv->spidev->dev;
1247 struct device_node *switch_node = dev->of_node;
1248 struct device_node *ports_node;
1249 int rc;
1250
1251 ports_node = of_get_child_by_name(switch_node, "ports");
1252 if (!ports_node)
1253 ports_node = of_get_child_by_name(switch_node, "ethernet-ports");
1254 if (!ports_node) {
1255 dev_err(dev, "Incorrect bindings: absent \"ports\" node\n");
1256 return -ENODEV;
1257 }
1258
1259 rc = sja1105_parse_ports_node(priv, ports_node);
1260 of_node_put(ports_node);
1261
1262 return rc;
1263 }
1264
1265 /* Convert link speed from SJA1105 to ethtool encoding */
sja1105_port_speed_to_ethtool(struct sja1105_private * priv,u64 speed)1266 static int sja1105_port_speed_to_ethtool(struct sja1105_private *priv,
1267 u64 speed)
1268 {
1269 if (speed == priv->info->port_speed[SJA1105_SPEED_10MBPS])
1270 return SPEED_10;
1271 if (speed == priv->info->port_speed[SJA1105_SPEED_100MBPS])
1272 return SPEED_100;
1273 if (speed == priv->info->port_speed[SJA1105_SPEED_1000MBPS])
1274 return SPEED_1000;
1275 if (speed == priv->info->port_speed[SJA1105_SPEED_2500MBPS])
1276 return SPEED_2500;
1277 return SPEED_UNKNOWN;
1278 }
1279
1280 /* Set link speed in the MAC configuration for a specific port. */
sja1105_adjust_port_config(struct sja1105_private * priv,int port,int speed_mbps)1281 static int sja1105_adjust_port_config(struct sja1105_private *priv, int port,
1282 int speed_mbps)
1283 {
1284 struct sja1105_mac_config_entry *mac;
1285 struct device *dev = priv->ds->dev;
1286 u64 speed;
1287 int rc;
1288
1289 /* On P/Q/R/S, one can read from the device via the MAC reconfiguration
1290 * tables. On E/T, MAC reconfig tables are not readable, only writable.
1291 * We have to *know* what the MAC looks like. For the sake of keeping
1292 * the code common, we'll use the static configuration tables as a
1293 * reasonable approximation for both E/T and P/Q/R/S.
1294 */
1295 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
1296
1297 switch (speed_mbps) {
1298 case SPEED_UNKNOWN:
1299 /* PHYLINK called sja1105_mac_config() to inform us about
1300 * the state->interface, but AN has not completed and the
1301 * speed is not yet valid. UM10944.pdf says that setting
1302 * SJA1105_SPEED_AUTO at runtime disables the port, so that is
1303 * ok for power consumption in case AN will never complete -
1304 * otherwise PHYLINK should come back with a new update.
1305 */
1306 speed = priv->info->port_speed[SJA1105_SPEED_AUTO];
1307 break;
1308 case SPEED_10:
1309 speed = priv->info->port_speed[SJA1105_SPEED_10MBPS];
1310 break;
1311 case SPEED_100:
1312 speed = priv->info->port_speed[SJA1105_SPEED_100MBPS];
1313 break;
1314 case SPEED_1000:
1315 speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS];
1316 break;
1317 case SPEED_2500:
1318 speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS];
1319 break;
1320 default:
1321 dev_err(dev, "Invalid speed %iMbps\n", speed_mbps);
1322 return -EINVAL;
1323 }
1324
1325 /* Overwrite SJA1105_SPEED_AUTO from the static MAC configuration
1326 * table, since this will be used for the clocking setup, and we no
1327 * longer need to store it in the static config (already told hardware
1328 * we want auto during upload phase).
1329 * Actually for the SGMII port, the MAC is fixed at 1 Gbps and
1330 * we need to configure the PCS only (if even that).
1331 */
1332 if (priv->phy_mode[port] == PHY_INTERFACE_MODE_SGMII)
1333 mac[port].speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS];
1334 else if (priv->phy_mode[port] == PHY_INTERFACE_MODE_2500BASEX)
1335 mac[port].speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS];
1336 else
1337 mac[port].speed = speed;
1338
1339 /* Write to the dynamic reconfiguration tables */
1340 rc = sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
1341 &mac[port], true);
1342 if (rc < 0) {
1343 dev_err(dev, "Failed to write MAC config: %d\n", rc);
1344 return rc;
1345 }
1346
1347 /* Reconfigure the PLLs for the RGMII interfaces (required 125 MHz at
1348 * gigabit, 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps). For MII and
1349 * RMII no change of the clock setup is required. Actually, changing
1350 * the clock setup does interrupt the clock signal for a certain time
1351 * which causes trouble for all PHYs relying on this signal.
1352 */
1353 if (!phy_interface_mode_is_rgmii(priv->phy_mode[port]))
1354 return 0;
1355
1356 return sja1105_clocking_setup_port(priv, port);
1357 }
1358
1359 static struct phylink_pcs *
sja1105_mac_select_pcs(struct dsa_switch * ds,int port,phy_interface_t iface)1360 sja1105_mac_select_pcs(struct dsa_switch *ds, int port, phy_interface_t iface)
1361 {
1362 struct sja1105_private *priv = ds->priv;
1363 struct dw_xpcs *xpcs = priv->xpcs[port];
1364
1365 if (xpcs)
1366 return &xpcs->pcs;
1367
1368 return NULL;
1369 }
1370
sja1105_mac_link_down(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface)1371 static void sja1105_mac_link_down(struct dsa_switch *ds, int port,
1372 unsigned int mode,
1373 phy_interface_t interface)
1374 {
1375 sja1105_inhibit_tx(ds->priv, BIT(port), true);
1376 }
1377
sja1105_mac_link_up(struct dsa_switch * ds,int port,unsigned int mode,phy_interface_t interface,struct phy_device * phydev,int speed,int duplex,bool tx_pause,bool rx_pause)1378 static void sja1105_mac_link_up(struct dsa_switch *ds, int port,
1379 unsigned int mode,
1380 phy_interface_t interface,
1381 struct phy_device *phydev,
1382 int speed, int duplex,
1383 bool tx_pause, bool rx_pause)
1384 {
1385 struct sja1105_private *priv = ds->priv;
1386
1387 sja1105_adjust_port_config(priv, port, speed);
1388
1389 sja1105_inhibit_tx(priv, BIT(port), false);
1390 }
1391
sja1105_phylink_get_caps(struct dsa_switch * ds,int port,struct phylink_config * config)1392 static void sja1105_phylink_get_caps(struct dsa_switch *ds, int port,
1393 struct phylink_config *config)
1394 {
1395 struct sja1105_private *priv = ds->priv;
1396 struct sja1105_xmii_params_entry *mii;
1397 phy_interface_t phy_mode;
1398
1399 /* This driver does not make use of the speed, duplex, pause or the
1400 * advertisement in its mac_config, so it is safe to mark this driver
1401 * as non-legacy.
1402 */
1403 config->legacy_pre_march2020 = false;
1404
1405 phy_mode = priv->phy_mode[port];
1406 if (phy_mode == PHY_INTERFACE_MODE_SGMII ||
1407 phy_mode == PHY_INTERFACE_MODE_2500BASEX) {
1408 /* Changing the PHY mode on SERDES ports is possible and makes
1409 * sense, because that is done through the XPCS. We allow
1410 * changes between SGMII and 2500base-X.
1411 */
1412 if (priv->info->supports_sgmii[port])
1413 __set_bit(PHY_INTERFACE_MODE_SGMII,
1414 config->supported_interfaces);
1415
1416 if (priv->info->supports_2500basex[port])
1417 __set_bit(PHY_INTERFACE_MODE_2500BASEX,
1418 config->supported_interfaces);
1419 } else {
1420 /* The SJA1105 MAC programming model is through the static
1421 * config (the xMII Mode table cannot be dynamically
1422 * reconfigured), and we have to program that early.
1423 */
1424 __set_bit(phy_mode, config->supported_interfaces);
1425 }
1426
1427 /* The MAC does not support pause frames, and also doesn't
1428 * support half-duplex traffic modes.
1429 */
1430 config->mac_capabilities = MAC_10FD | MAC_100FD;
1431
1432 mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries;
1433 if (mii->xmii_mode[port] == XMII_MODE_RGMII ||
1434 mii->xmii_mode[port] == XMII_MODE_SGMII)
1435 config->mac_capabilities |= MAC_1000FD;
1436
1437 if (priv->info->supports_2500basex[port])
1438 config->mac_capabilities |= MAC_2500FD;
1439 }
1440
1441 static int
sja1105_find_static_fdb_entry(struct sja1105_private * priv,int port,const struct sja1105_l2_lookup_entry * requested)1442 sja1105_find_static_fdb_entry(struct sja1105_private *priv, int port,
1443 const struct sja1105_l2_lookup_entry *requested)
1444 {
1445 struct sja1105_l2_lookup_entry *l2_lookup;
1446 struct sja1105_table *table;
1447 int i;
1448
1449 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
1450 l2_lookup = table->entries;
1451
1452 for (i = 0; i < table->entry_count; i++)
1453 if (l2_lookup[i].macaddr == requested->macaddr &&
1454 l2_lookup[i].vlanid == requested->vlanid &&
1455 l2_lookup[i].destports & BIT(port))
1456 return i;
1457
1458 return -1;
1459 }
1460
1461 /* We want FDB entries added statically through the bridge command to persist
1462 * across switch resets, which are a common thing during normal SJA1105
1463 * operation. So we have to back them up in the static configuration tables
1464 * and hence apply them on next static config upload... yay!
1465 */
1466 static int
sja1105_static_fdb_change(struct sja1105_private * priv,int port,const struct sja1105_l2_lookup_entry * requested,bool keep)1467 sja1105_static_fdb_change(struct sja1105_private *priv, int port,
1468 const struct sja1105_l2_lookup_entry *requested,
1469 bool keep)
1470 {
1471 struct sja1105_l2_lookup_entry *l2_lookup;
1472 struct sja1105_table *table;
1473 int rc, match;
1474
1475 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
1476
1477 match = sja1105_find_static_fdb_entry(priv, port, requested);
1478 if (match < 0) {
1479 /* Can't delete a missing entry. */
1480 if (!keep)
1481 return 0;
1482
1483 /* No match => new entry */
1484 rc = sja1105_table_resize(table, table->entry_count + 1);
1485 if (rc)
1486 return rc;
1487
1488 match = table->entry_count - 1;
1489 }
1490
1491 /* Assign pointer after the resize (it may be new memory) */
1492 l2_lookup = table->entries;
1493
1494 /* We have a match.
1495 * If the job was to add this FDB entry, it's already done (mostly
1496 * anyway, since the port forwarding mask may have changed, case in
1497 * which we update it).
1498 * Otherwise we have to delete it.
1499 */
1500 if (keep) {
1501 l2_lookup[match] = *requested;
1502 return 0;
1503 }
1504
1505 /* To remove, the strategy is to overwrite the element with
1506 * the last one, and then reduce the array size by 1
1507 */
1508 l2_lookup[match] = l2_lookup[table->entry_count - 1];
1509 return sja1105_table_resize(table, table->entry_count - 1);
1510 }
1511
1512 /* First-generation switches have a 4-way set associative TCAM that
1513 * holds the FDB entries. An FDB index spans from 0 to 1023 and is comprised of
1514 * a "bin" (grouping of 4 entries) and a "way" (an entry within a bin).
1515 * For the placement of a newly learnt FDB entry, the switch selects the bin
1516 * based on a hash function, and the way within that bin incrementally.
1517 */
sja1105et_fdb_index(int bin,int way)1518 static int sja1105et_fdb_index(int bin, int way)
1519 {
1520 return bin * SJA1105ET_FDB_BIN_SIZE + way;
1521 }
1522
sja1105et_is_fdb_entry_in_bin(struct sja1105_private * priv,int bin,const u8 * addr,u16 vid,struct sja1105_l2_lookup_entry * match,int * last_unused)1523 static int sja1105et_is_fdb_entry_in_bin(struct sja1105_private *priv, int bin,
1524 const u8 *addr, u16 vid,
1525 struct sja1105_l2_lookup_entry *match,
1526 int *last_unused)
1527 {
1528 int way;
1529
1530 for (way = 0; way < SJA1105ET_FDB_BIN_SIZE; way++) {
1531 struct sja1105_l2_lookup_entry l2_lookup = {0};
1532 int index = sja1105et_fdb_index(bin, way);
1533
1534 /* Skip unused entries, optionally marking them
1535 * into the return value
1536 */
1537 if (sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1538 index, &l2_lookup)) {
1539 if (last_unused)
1540 *last_unused = way;
1541 continue;
1542 }
1543
1544 if (l2_lookup.macaddr == ether_addr_to_u64(addr) &&
1545 l2_lookup.vlanid == vid) {
1546 if (match)
1547 *match = l2_lookup;
1548 return way;
1549 }
1550 }
1551 /* Return an invalid entry index if not found */
1552 return -1;
1553 }
1554
sja1105et_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1555 int sja1105et_fdb_add(struct dsa_switch *ds, int port,
1556 const unsigned char *addr, u16 vid)
1557 {
1558 struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp;
1559 struct sja1105_private *priv = ds->priv;
1560 struct device *dev = ds->dev;
1561 int last_unused = -1;
1562 int start, end, i;
1563 int bin, way, rc;
1564
1565 bin = sja1105et_fdb_hash(priv, addr, vid);
1566
1567 way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1568 &l2_lookup, &last_unused);
1569 if (way >= 0) {
1570 /* We have an FDB entry. Is our port in the destination
1571 * mask? If yes, we need to do nothing. If not, we need
1572 * to rewrite the entry by adding this port to it.
1573 */
1574 if ((l2_lookup.destports & BIT(port)) && l2_lookup.lockeds)
1575 return 0;
1576 l2_lookup.destports |= BIT(port);
1577 } else {
1578 int index = sja1105et_fdb_index(bin, way);
1579
1580 /* We don't have an FDB entry. We construct a new one and
1581 * try to find a place for it within the FDB table.
1582 */
1583 l2_lookup.macaddr = ether_addr_to_u64(addr);
1584 l2_lookup.destports = BIT(port);
1585 l2_lookup.vlanid = vid;
1586
1587 if (last_unused >= 0) {
1588 way = last_unused;
1589 } else {
1590 /* Bin is full, need to evict somebody.
1591 * Choose victim at random. If you get these messages
1592 * often, you may need to consider changing the
1593 * distribution function:
1594 * static_config[BLK_IDX_L2_LOOKUP_PARAMS].entries->poly
1595 */
1596 get_random_bytes(&way, sizeof(u8));
1597 way %= SJA1105ET_FDB_BIN_SIZE;
1598 dev_warn(dev, "Warning, FDB bin %d full while adding entry for %pM. Evicting entry %u.\n",
1599 bin, addr, way);
1600 /* Evict entry */
1601 sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1602 index, NULL, false);
1603 }
1604 }
1605 l2_lookup.lockeds = true;
1606 l2_lookup.index = sja1105et_fdb_index(bin, way);
1607
1608 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1609 l2_lookup.index, &l2_lookup,
1610 true);
1611 if (rc < 0)
1612 return rc;
1613
1614 /* Invalidate a dynamically learned entry if that exists */
1615 start = sja1105et_fdb_index(bin, 0);
1616 end = sja1105et_fdb_index(bin, way);
1617
1618 for (i = start; i < end; i++) {
1619 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1620 i, &tmp);
1621 if (rc == -ENOENT)
1622 continue;
1623 if (rc)
1624 return rc;
1625
1626 if (tmp.macaddr != ether_addr_to_u64(addr) || tmp.vlanid != vid)
1627 continue;
1628
1629 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1630 i, NULL, false);
1631 if (rc)
1632 return rc;
1633
1634 break;
1635 }
1636
1637 return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
1638 }
1639
sja1105et_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1640 int sja1105et_fdb_del(struct dsa_switch *ds, int port,
1641 const unsigned char *addr, u16 vid)
1642 {
1643 struct sja1105_l2_lookup_entry l2_lookup = {0};
1644 struct sja1105_private *priv = ds->priv;
1645 int index, bin, way, rc;
1646 bool keep;
1647
1648 bin = sja1105et_fdb_hash(priv, addr, vid);
1649 way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid,
1650 &l2_lookup, NULL);
1651 if (way < 0)
1652 return 0;
1653 index = sja1105et_fdb_index(bin, way);
1654
1655 /* We have an FDB entry. Is our port in the destination mask? If yes,
1656 * we need to remove it. If the resulting port mask becomes empty, we
1657 * need to completely evict the FDB entry.
1658 * Otherwise we just write it back.
1659 */
1660 l2_lookup.destports &= ~BIT(port);
1661
1662 if (l2_lookup.destports)
1663 keep = true;
1664 else
1665 keep = false;
1666
1667 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1668 index, &l2_lookup, keep);
1669 if (rc < 0)
1670 return rc;
1671
1672 return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
1673 }
1674
sja1105pqrs_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1675 int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port,
1676 const unsigned char *addr, u16 vid)
1677 {
1678 struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp;
1679 struct sja1105_private *priv = ds->priv;
1680 int rc, i;
1681
1682 /* Search for an existing entry in the FDB table */
1683 l2_lookup.macaddr = ether_addr_to_u64(addr);
1684 l2_lookup.vlanid = vid;
1685 l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
1686 l2_lookup.mask_vlanid = VLAN_VID_MASK;
1687 l2_lookup.destports = BIT(port);
1688
1689 tmp = l2_lookup;
1690
1691 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1692 SJA1105_SEARCH, &tmp);
1693 if (rc == 0 && tmp.index != SJA1105_MAX_L2_LOOKUP_COUNT - 1) {
1694 /* Found a static entry and this port is already in the entry's
1695 * port mask => job done
1696 */
1697 if ((tmp.destports & BIT(port)) && tmp.lockeds)
1698 return 0;
1699
1700 l2_lookup = tmp;
1701
1702 /* l2_lookup.index is populated by the switch in case it
1703 * found something.
1704 */
1705 l2_lookup.destports |= BIT(port);
1706 goto skip_finding_an_index;
1707 }
1708
1709 /* Not found, so try to find an unused spot in the FDB.
1710 * This is slightly inefficient because the strategy is knock-knock at
1711 * every possible position from 0 to 1023.
1712 */
1713 for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1714 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1715 i, NULL);
1716 if (rc < 0)
1717 break;
1718 }
1719 if (i == SJA1105_MAX_L2_LOOKUP_COUNT) {
1720 dev_err(ds->dev, "FDB is full, cannot add entry.\n");
1721 return -EINVAL;
1722 }
1723 l2_lookup.index = i;
1724
1725 skip_finding_an_index:
1726 l2_lookup.lockeds = true;
1727
1728 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1729 l2_lookup.index, &l2_lookup,
1730 true);
1731 if (rc < 0)
1732 return rc;
1733
1734 /* The switch learns dynamic entries and looks up the FDB left to
1735 * right. It is possible that our addition was concurrent with the
1736 * dynamic learning of the same address, so now that the static entry
1737 * has been installed, we are certain that address learning for this
1738 * particular address has been turned off, so the dynamic entry either
1739 * is in the FDB at an index smaller than the static one, or isn't (it
1740 * can also be at a larger index, but in that case it is inactive
1741 * because the static FDB entry will match first, and the dynamic one
1742 * will eventually age out). Search for a dynamically learned address
1743 * prior to our static one and invalidate it.
1744 */
1745 tmp = l2_lookup;
1746
1747 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1748 SJA1105_SEARCH, &tmp);
1749 if (rc < 0) {
1750 dev_err(ds->dev,
1751 "port %d failed to read back entry for %pM vid %d: %pe\n",
1752 port, addr, vid, ERR_PTR(rc));
1753 return rc;
1754 }
1755
1756 if (tmp.index < l2_lookup.index) {
1757 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1758 tmp.index, NULL, false);
1759 if (rc < 0)
1760 return rc;
1761 }
1762
1763 return sja1105_static_fdb_change(priv, port, &l2_lookup, true);
1764 }
1765
sja1105pqrs_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)1766 int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port,
1767 const unsigned char *addr, u16 vid)
1768 {
1769 struct sja1105_l2_lookup_entry l2_lookup = {0};
1770 struct sja1105_private *priv = ds->priv;
1771 bool keep;
1772 int rc;
1773
1774 l2_lookup.macaddr = ether_addr_to_u64(addr);
1775 l2_lookup.vlanid = vid;
1776 l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0);
1777 l2_lookup.mask_vlanid = VLAN_VID_MASK;
1778 l2_lookup.destports = BIT(port);
1779
1780 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1781 SJA1105_SEARCH, &l2_lookup);
1782 if (rc < 0)
1783 return 0;
1784
1785 l2_lookup.destports &= ~BIT(port);
1786
1787 /* Decide whether we remove just this port from the FDB entry,
1788 * or if we remove it completely.
1789 */
1790 if (l2_lookup.destports)
1791 keep = true;
1792 else
1793 keep = false;
1794
1795 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
1796 l2_lookup.index, &l2_lookup, keep);
1797 if (rc < 0)
1798 return rc;
1799
1800 return sja1105_static_fdb_change(priv, port, &l2_lookup, keep);
1801 }
1802
sja1105_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid,struct dsa_db db)1803 static int sja1105_fdb_add(struct dsa_switch *ds, int port,
1804 const unsigned char *addr, u16 vid,
1805 struct dsa_db db)
1806 {
1807 struct sja1105_private *priv = ds->priv;
1808 int rc;
1809
1810 if (!vid) {
1811 switch (db.type) {
1812 case DSA_DB_PORT:
1813 vid = dsa_tag_8021q_standalone_vid(db.dp);
1814 break;
1815 case DSA_DB_BRIDGE:
1816 vid = dsa_tag_8021q_bridge_vid(db.bridge.num);
1817 break;
1818 default:
1819 return -EOPNOTSUPP;
1820 }
1821 }
1822
1823 mutex_lock(&priv->fdb_lock);
1824 rc = priv->info->fdb_add_cmd(ds, port, addr, vid);
1825 mutex_unlock(&priv->fdb_lock);
1826
1827 return rc;
1828 }
1829
__sja1105_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid,struct dsa_db db)1830 static int __sja1105_fdb_del(struct dsa_switch *ds, int port,
1831 const unsigned char *addr, u16 vid,
1832 struct dsa_db db)
1833 {
1834 struct sja1105_private *priv = ds->priv;
1835
1836 if (!vid) {
1837 switch (db.type) {
1838 case DSA_DB_PORT:
1839 vid = dsa_tag_8021q_standalone_vid(db.dp);
1840 break;
1841 case DSA_DB_BRIDGE:
1842 vid = dsa_tag_8021q_bridge_vid(db.bridge.num);
1843 break;
1844 default:
1845 return -EOPNOTSUPP;
1846 }
1847 }
1848
1849 return priv->info->fdb_del_cmd(ds, port, addr, vid);
1850 }
1851
sja1105_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid,struct dsa_db db)1852 static int sja1105_fdb_del(struct dsa_switch *ds, int port,
1853 const unsigned char *addr, u16 vid,
1854 struct dsa_db db)
1855 {
1856 struct sja1105_private *priv = ds->priv;
1857 int rc;
1858
1859 mutex_lock(&priv->fdb_lock);
1860 rc = __sja1105_fdb_del(ds, port, addr, vid, db);
1861 mutex_unlock(&priv->fdb_lock);
1862
1863 return rc;
1864 }
1865
sja1105_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)1866 static int sja1105_fdb_dump(struct dsa_switch *ds, int port,
1867 dsa_fdb_dump_cb_t *cb, void *data)
1868 {
1869 struct sja1105_private *priv = ds->priv;
1870 struct device *dev = ds->dev;
1871 int i;
1872
1873 for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1874 struct sja1105_l2_lookup_entry l2_lookup = {0};
1875 u8 macaddr[ETH_ALEN];
1876 int rc;
1877
1878 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1879 i, &l2_lookup);
1880 /* No fdb entry at i, not an issue */
1881 if (rc == -ENOENT)
1882 continue;
1883 if (rc) {
1884 dev_err(dev, "Failed to dump FDB: %d\n", rc);
1885 return rc;
1886 }
1887
1888 /* FDB dump callback is per port. This means we have to
1889 * disregard a valid entry if it's not for this port, even if
1890 * only to revisit it later. This is inefficient because the
1891 * 1024-sized FDB table needs to be traversed 4 times through
1892 * SPI during a 'bridge fdb show' command.
1893 */
1894 if (!(l2_lookup.destports & BIT(port)))
1895 continue;
1896
1897 u64_to_ether_addr(l2_lookup.macaddr, macaddr);
1898
1899 /* Hardware FDB is shared for fdb and mdb, "bridge fdb show"
1900 * only wants to see unicast
1901 */
1902 if (is_multicast_ether_addr(macaddr))
1903 continue;
1904
1905 /* We need to hide the dsa_8021q VLANs from the user. */
1906 if (vid_is_dsa_8021q(l2_lookup.vlanid))
1907 l2_lookup.vlanid = 0;
1908 rc = cb(macaddr, l2_lookup.vlanid, l2_lookup.lockeds, data);
1909 if (rc)
1910 return rc;
1911 }
1912 return 0;
1913 }
1914
sja1105_fast_age(struct dsa_switch * ds,int port)1915 static void sja1105_fast_age(struct dsa_switch *ds, int port)
1916 {
1917 struct dsa_port *dp = dsa_to_port(ds, port);
1918 struct sja1105_private *priv = ds->priv;
1919 struct dsa_db db = {
1920 .type = DSA_DB_BRIDGE,
1921 .bridge = {
1922 .dev = dsa_port_bridge_dev_get(dp),
1923 .num = dsa_port_bridge_num_get(dp),
1924 },
1925 };
1926 int i;
1927
1928 mutex_lock(&priv->fdb_lock);
1929
1930 for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) {
1931 struct sja1105_l2_lookup_entry l2_lookup = {0};
1932 u8 macaddr[ETH_ALEN];
1933 int rc;
1934
1935 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP,
1936 i, &l2_lookup);
1937 /* No fdb entry at i, not an issue */
1938 if (rc == -ENOENT)
1939 continue;
1940 if (rc) {
1941 dev_err(ds->dev, "Failed to read FDB: %pe\n",
1942 ERR_PTR(rc));
1943 break;
1944 }
1945
1946 if (!(l2_lookup.destports & BIT(port)))
1947 continue;
1948
1949 /* Don't delete static FDB entries */
1950 if (l2_lookup.lockeds)
1951 continue;
1952
1953 u64_to_ether_addr(l2_lookup.macaddr, macaddr);
1954
1955 rc = __sja1105_fdb_del(ds, port, macaddr, l2_lookup.vlanid, db);
1956 if (rc) {
1957 dev_err(ds->dev,
1958 "Failed to delete FDB entry %pM vid %lld: %pe\n",
1959 macaddr, l2_lookup.vlanid, ERR_PTR(rc));
1960 break;
1961 }
1962 }
1963
1964 mutex_unlock(&priv->fdb_lock);
1965 }
1966
sja1105_mdb_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb,struct dsa_db db)1967 static int sja1105_mdb_add(struct dsa_switch *ds, int port,
1968 const struct switchdev_obj_port_mdb *mdb,
1969 struct dsa_db db)
1970 {
1971 return sja1105_fdb_add(ds, port, mdb->addr, mdb->vid, db);
1972 }
1973
sja1105_mdb_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_mdb * mdb,struct dsa_db db)1974 static int sja1105_mdb_del(struct dsa_switch *ds, int port,
1975 const struct switchdev_obj_port_mdb *mdb,
1976 struct dsa_db db)
1977 {
1978 return sja1105_fdb_del(ds, port, mdb->addr, mdb->vid, db);
1979 }
1980
1981 /* Common function for unicast and broadcast flood configuration.
1982 * Flooding is configured between each {ingress, egress} port pair, and since
1983 * the bridge's semantics are those of "egress flooding", it means we must
1984 * enable flooding towards this port from all ingress ports that are in the
1985 * same forwarding domain.
1986 */
sja1105_manage_flood_domains(struct sja1105_private * priv)1987 static int sja1105_manage_flood_domains(struct sja1105_private *priv)
1988 {
1989 struct sja1105_l2_forwarding_entry *l2_fwd;
1990 struct dsa_switch *ds = priv->ds;
1991 int from, to, rc;
1992
1993 l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries;
1994
1995 for (from = 0; from < ds->num_ports; from++) {
1996 u64 fl_domain = 0, bc_domain = 0;
1997
1998 for (to = 0; to < priv->ds->num_ports; to++) {
1999 if (!sja1105_can_forward(l2_fwd, from, to))
2000 continue;
2001
2002 if (priv->ucast_egress_floods & BIT(to))
2003 fl_domain |= BIT(to);
2004 if (priv->bcast_egress_floods & BIT(to))
2005 bc_domain |= BIT(to);
2006 }
2007
2008 /* Nothing changed, nothing to do */
2009 if (l2_fwd[from].fl_domain == fl_domain &&
2010 l2_fwd[from].bc_domain == bc_domain)
2011 continue;
2012
2013 l2_fwd[from].fl_domain = fl_domain;
2014 l2_fwd[from].bc_domain = bc_domain;
2015
2016 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
2017 from, &l2_fwd[from], true);
2018 if (rc < 0)
2019 return rc;
2020 }
2021
2022 return 0;
2023 }
2024
sja1105_bridge_member(struct dsa_switch * ds,int port,struct dsa_bridge bridge,bool member)2025 static int sja1105_bridge_member(struct dsa_switch *ds, int port,
2026 struct dsa_bridge bridge, bool member)
2027 {
2028 struct sja1105_l2_forwarding_entry *l2_fwd;
2029 struct sja1105_private *priv = ds->priv;
2030 int i, rc;
2031
2032 l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries;
2033
2034 for (i = 0; i < ds->num_ports; i++) {
2035 /* Add this port to the forwarding matrix of the
2036 * other ports in the same bridge, and viceversa.
2037 */
2038 if (!dsa_is_user_port(ds, i))
2039 continue;
2040 /* For the ports already under the bridge, only one thing needs
2041 * to be done, and that is to add this port to their
2042 * reachability domain. So we can perform the SPI write for
2043 * them immediately. However, for this port itself (the one
2044 * that is new to the bridge), we need to add all other ports
2045 * to its reachability domain. So we do that incrementally in
2046 * this loop, and perform the SPI write only at the end, once
2047 * the domain contains all other bridge ports.
2048 */
2049 if (i == port)
2050 continue;
2051 if (!dsa_port_offloads_bridge(dsa_to_port(ds, i), &bridge))
2052 continue;
2053 sja1105_port_allow_traffic(l2_fwd, i, port, member);
2054 sja1105_port_allow_traffic(l2_fwd, port, i, member);
2055
2056 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
2057 i, &l2_fwd[i], true);
2058 if (rc < 0)
2059 return rc;
2060 }
2061
2062 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING,
2063 port, &l2_fwd[port], true);
2064 if (rc)
2065 return rc;
2066
2067 rc = sja1105_commit_pvid(ds, port);
2068 if (rc)
2069 return rc;
2070
2071 return sja1105_manage_flood_domains(priv);
2072 }
2073
sja1105_bridge_stp_state_set(struct dsa_switch * ds,int port,u8 state)2074 static void sja1105_bridge_stp_state_set(struct dsa_switch *ds, int port,
2075 u8 state)
2076 {
2077 struct dsa_port *dp = dsa_to_port(ds, port);
2078 struct sja1105_private *priv = ds->priv;
2079 struct sja1105_mac_config_entry *mac;
2080
2081 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2082
2083 switch (state) {
2084 case BR_STATE_DISABLED:
2085 case BR_STATE_BLOCKING:
2086 /* From UM10944 description of DRPDTAG (why put this there?):
2087 * "Management traffic flows to the port regardless of the state
2088 * of the INGRESS flag". So BPDUs are still be allowed to pass.
2089 * At the moment no difference between DISABLED and BLOCKING.
2090 */
2091 mac[port].ingress = false;
2092 mac[port].egress = false;
2093 mac[port].dyn_learn = false;
2094 break;
2095 case BR_STATE_LISTENING:
2096 mac[port].ingress = true;
2097 mac[port].egress = false;
2098 mac[port].dyn_learn = false;
2099 break;
2100 case BR_STATE_LEARNING:
2101 mac[port].ingress = true;
2102 mac[port].egress = false;
2103 mac[port].dyn_learn = dp->learning;
2104 break;
2105 case BR_STATE_FORWARDING:
2106 mac[port].ingress = true;
2107 mac[port].egress = true;
2108 mac[port].dyn_learn = dp->learning;
2109 break;
2110 default:
2111 dev_err(ds->dev, "invalid STP state: %d\n", state);
2112 return;
2113 }
2114
2115 sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
2116 &mac[port], true);
2117 }
2118
sja1105_bridge_join(struct dsa_switch * ds,int port,struct dsa_bridge bridge,bool * tx_fwd_offload,struct netlink_ext_ack * extack)2119 static int sja1105_bridge_join(struct dsa_switch *ds, int port,
2120 struct dsa_bridge bridge,
2121 bool *tx_fwd_offload,
2122 struct netlink_ext_ack *extack)
2123 {
2124 int rc;
2125
2126 rc = sja1105_bridge_member(ds, port, bridge, true);
2127 if (rc)
2128 return rc;
2129
2130 rc = dsa_tag_8021q_bridge_join(ds, port, bridge);
2131 if (rc) {
2132 sja1105_bridge_member(ds, port, bridge, false);
2133 return rc;
2134 }
2135
2136 *tx_fwd_offload = true;
2137
2138 return 0;
2139 }
2140
sja1105_bridge_leave(struct dsa_switch * ds,int port,struct dsa_bridge bridge)2141 static void sja1105_bridge_leave(struct dsa_switch *ds, int port,
2142 struct dsa_bridge bridge)
2143 {
2144 dsa_tag_8021q_bridge_leave(ds, port, bridge);
2145 sja1105_bridge_member(ds, port, bridge, false);
2146 }
2147
2148 #define BYTES_PER_KBIT (1000LL / 8)
2149 /* Port 0 (the uC port) does not have CBS shapers */
2150 #define SJA1110_FIXED_CBS(port, prio) ((((port) - 1) * SJA1105_NUM_TC) + (prio))
2151
sja1105_find_cbs_shaper(struct sja1105_private * priv,int port,int prio)2152 static int sja1105_find_cbs_shaper(struct sja1105_private *priv,
2153 int port, int prio)
2154 {
2155 int i;
2156
2157 if (priv->info->fixed_cbs_mapping) {
2158 i = SJA1110_FIXED_CBS(port, prio);
2159 if (i >= 0 && i < priv->info->num_cbs_shapers)
2160 return i;
2161
2162 return -1;
2163 }
2164
2165 for (i = 0; i < priv->info->num_cbs_shapers; i++)
2166 if (priv->cbs[i].port == port && priv->cbs[i].prio == prio)
2167 return i;
2168
2169 return -1;
2170 }
2171
sja1105_find_unused_cbs_shaper(struct sja1105_private * priv)2172 static int sja1105_find_unused_cbs_shaper(struct sja1105_private *priv)
2173 {
2174 int i;
2175
2176 if (priv->info->fixed_cbs_mapping)
2177 return -1;
2178
2179 for (i = 0; i < priv->info->num_cbs_shapers; i++)
2180 if (!priv->cbs[i].idle_slope && !priv->cbs[i].send_slope)
2181 return i;
2182
2183 return -1;
2184 }
2185
sja1105_delete_cbs_shaper(struct sja1105_private * priv,int port,int prio)2186 static int sja1105_delete_cbs_shaper(struct sja1105_private *priv, int port,
2187 int prio)
2188 {
2189 int i;
2190
2191 for (i = 0; i < priv->info->num_cbs_shapers; i++) {
2192 struct sja1105_cbs_entry *cbs = &priv->cbs[i];
2193
2194 if (cbs->port == port && cbs->prio == prio) {
2195 memset(cbs, 0, sizeof(*cbs));
2196 return sja1105_dynamic_config_write(priv, BLK_IDX_CBS,
2197 i, cbs, true);
2198 }
2199 }
2200
2201 return 0;
2202 }
2203
sja1105_setup_tc_cbs(struct dsa_switch * ds,int port,struct tc_cbs_qopt_offload * offload)2204 static int sja1105_setup_tc_cbs(struct dsa_switch *ds, int port,
2205 struct tc_cbs_qopt_offload *offload)
2206 {
2207 struct sja1105_private *priv = ds->priv;
2208 struct sja1105_cbs_entry *cbs;
2209 s64 port_transmit_rate_kbps;
2210 int index;
2211
2212 if (!offload->enable)
2213 return sja1105_delete_cbs_shaper(priv, port, offload->queue);
2214
2215 /* The user may be replacing an existing shaper */
2216 index = sja1105_find_cbs_shaper(priv, port, offload->queue);
2217 if (index < 0) {
2218 /* That isn't the case - see if we can allocate a new one */
2219 index = sja1105_find_unused_cbs_shaper(priv);
2220 if (index < 0)
2221 return -ENOSPC;
2222 }
2223
2224 cbs = &priv->cbs[index];
2225 cbs->port = port;
2226 cbs->prio = offload->queue;
2227 /* locredit and sendslope are negative by definition. In hardware,
2228 * positive values must be provided, and the negative sign is implicit.
2229 */
2230 cbs->credit_hi = offload->hicredit;
2231 cbs->credit_lo = abs(offload->locredit);
2232 /* User space is in kbits/sec, while the hardware in bytes/sec times
2233 * link speed. Since the given offload->sendslope is good only for the
2234 * current link speed anyway, and user space is likely to reprogram it
2235 * when that changes, don't even bother to track the port's link speed,
2236 * but deduce the port transmit rate from idleslope - sendslope.
2237 */
2238 port_transmit_rate_kbps = offload->idleslope - offload->sendslope;
2239 cbs->idle_slope = div_s64(offload->idleslope * BYTES_PER_KBIT,
2240 port_transmit_rate_kbps);
2241 cbs->send_slope = div_s64(abs(offload->sendslope * BYTES_PER_KBIT),
2242 port_transmit_rate_kbps);
2243 /* Convert the negative values from 64-bit 2's complement
2244 * to 32-bit 2's complement (for the case of 0x80000000 whose
2245 * negative is still negative).
2246 */
2247 cbs->credit_lo &= GENMASK_ULL(31, 0);
2248 cbs->send_slope &= GENMASK_ULL(31, 0);
2249
2250 return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, index, cbs,
2251 true);
2252 }
2253
sja1105_reload_cbs(struct sja1105_private * priv)2254 static int sja1105_reload_cbs(struct sja1105_private *priv)
2255 {
2256 int rc = 0, i;
2257
2258 /* The credit based shapers are only allocated if
2259 * CONFIG_NET_SCH_CBS is enabled.
2260 */
2261 if (!priv->cbs)
2262 return 0;
2263
2264 for (i = 0; i < priv->info->num_cbs_shapers; i++) {
2265 struct sja1105_cbs_entry *cbs = &priv->cbs[i];
2266
2267 if (!cbs->idle_slope && !cbs->send_slope)
2268 continue;
2269
2270 rc = sja1105_dynamic_config_write(priv, BLK_IDX_CBS, i, cbs,
2271 true);
2272 if (rc)
2273 break;
2274 }
2275
2276 return rc;
2277 }
2278
2279 static const char * const sja1105_reset_reasons[] = {
2280 [SJA1105_VLAN_FILTERING] = "VLAN filtering",
2281 [SJA1105_AGEING_TIME] = "Ageing time",
2282 [SJA1105_SCHEDULING] = "Time-aware scheduling",
2283 [SJA1105_BEST_EFFORT_POLICING] = "Best-effort policing",
2284 [SJA1105_VIRTUAL_LINKS] = "Virtual links",
2285 };
2286
2287 /* For situations where we need to change a setting at runtime that is only
2288 * available through the static configuration, resetting the switch in order
2289 * to upload the new static config is unavoidable. Back up the settings we
2290 * modify at runtime (currently only MAC) and restore them after uploading,
2291 * such that this operation is relatively seamless.
2292 */
sja1105_static_config_reload(struct sja1105_private * priv,enum sja1105_reset_reason reason)2293 int sja1105_static_config_reload(struct sja1105_private *priv,
2294 enum sja1105_reset_reason reason)
2295 {
2296 struct ptp_system_timestamp ptp_sts_before;
2297 struct ptp_system_timestamp ptp_sts_after;
2298 int speed_mbps[SJA1105_MAX_NUM_PORTS];
2299 u16 bmcr[SJA1105_MAX_NUM_PORTS] = {0};
2300 struct sja1105_mac_config_entry *mac;
2301 struct dsa_switch *ds = priv->ds;
2302 s64 t1, t2, t3, t4;
2303 s64 t12, t34;
2304 int rc, i;
2305 s64 now;
2306
2307 mutex_lock(&priv->fdb_lock);
2308 mutex_lock(&priv->mgmt_lock);
2309
2310 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2311
2312 /* Back up the dynamic link speed changed by sja1105_adjust_port_config
2313 * in order to temporarily restore it to SJA1105_SPEED_AUTO - which the
2314 * switch wants to see in the static config in order to allow us to
2315 * change it through the dynamic interface later.
2316 */
2317 for (i = 0; i < ds->num_ports; i++) {
2318 speed_mbps[i] = sja1105_port_speed_to_ethtool(priv,
2319 mac[i].speed);
2320 mac[i].speed = priv->info->port_speed[SJA1105_SPEED_AUTO];
2321
2322 if (priv->xpcs[i])
2323 bmcr[i] = mdiobus_c45_read(priv->mdio_pcs, i,
2324 MDIO_MMD_VEND2, MDIO_CTRL1);
2325 }
2326
2327 /* No PTP operations can run right now */
2328 mutex_lock(&priv->ptp_data.lock);
2329
2330 rc = __sja1105_ptp_gettimex(ds, &now, &ptp_sts_before);
2331 if (rc < 0) {
2332 mutex_unlock(&priv->ptp_data.lock);
2333 goto out;
2334 }
2335
2336 /* Reset switch and send updated static configuration */
2337 rc = sja1105_static_config_upload(priv);
2338 if (rc < 0) {
2339 mutex_unlock(&priv->ptp_data.lock);
2340 goto out;
2341 }
2342
2343 rc = __sja1105_ptp_settime(ds, 0, &ptp_sts_after);
2344 if (rc < 0) {
2345 mutex_unlock(&priv->ptp_data.lock);
2346 goto out;
2347 }
2348
2349 t1 = timespec64_to_ns(&ptp_sts_before.pre_ts);
2350 t2 = timespec64_to_ns(&ptp_sts_before.post_ts);
2351 t3 = timespec64_to_ns(&ptp_sts_after.pre_ts);
2352 t4 = timespec64_to_ns(&ptp_sts_after.post_ts);
2353 /* Mid point, corresponds to pre-reset PTPCLKVAL */
2354 t12 = t1 + (t2 - t1) / 2;
2355 /* Mid point, corresponds to post-reset PTPCLKVAL, aka 0 */
2356 t34 = t3 + (t4 - t3) / 2;
2357 /* Advance PTPCLKVAL by the time it took since its readout */
2358 now += (t34 - t12);
2359
2360 __sja1105_ptp_adjtime(ds, now);
2361
2362 mutex_unlock(&priv->ptp_data.lock);
2363
2364 dev_info(priv->ds->dev,
2365 "Reset switch and programmed static config. Reason: %s\n",
2366 sja1105_reset_reasons[reason]);
2367
2368 /* Configure the CGU (PLLs) for MII and RMII PHYs.
2369 * For these interfaces there is no dynamic configuration
2370 * needed, since PLLs have same settings at all speeds.
2371 */
2372 if (priv->info->clocking_setup) {
2373 rc = priv->info->clocking_setup(priv);
2374 if (rc < 0)
2375 goto out;
2376 }
2377
2378 for (i = 0; i < ds->num_ports; i++) {
2379 struct dw_xpcs *xpcs = priv->xpcs[i];
2380 unsigned int mode;
2381
2382 rc = sja1105_adjust_port_config(priv, i, speed_mbps[i]);
2383 if (rc < 0)
2384 goto out;
2385
2386 if (!xpcs)
2387 continue;
2388
2389 if (bmcr[i] & BMCR_ANENABLE)
2390 mode = MLO_AN_INBAND;
2391 else if (priv->fixed_link[i])
2392 mode = MLO_AN_FIXED;
2393 else
2394 mode = MLO_AN_PHY;
2395
2396 rc = xpcs_do_config(xpcs, priv->phy_mode[i], mode, NULL);
2397 if (rc < 0)
2398 goto out;
2399
2400 if (!phylink_autoneg_inband(mode)) {
2401 int speed = SPEED_UNKNOWN;
2402
2403 if (priv->phy_mode[i] == PHY_INTERFACE_MODE_2500BASEX)
2404 speed = SPEED_2500;
2405 else if (bmcr[i] & BMCR_SPEED1000)
2406 speed = SPEED_1000;
2407 else if (bmcr[i] & BMCR_SPEED100)
2408 speed = SPEED_100;
2409 else
2410 speed = SPEED_10;
2411
2412 xpcs_link_up(&xpcs->pcs, mode, priv->phy_mode[i],
2413 speed, DUPLEX_FULL);
2414 }
2415 }
2416
2417 rc = sja1105_reload_cbs(priv);
2418 if (rc < 0)
2419 goto out;
2420 out:
2421 mutex_unlock(&priv->mgmt_lock);
2422 mutex_unlock(&priv->fdb_lock);
2423
2424 return rc;
2425 }
2426
2427 static enum dsa_tag_protocol
sja1105_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol mp)2428 sja1105_get_tag_protocol(struct dsa_switch *ds, int port,
2429 enum dsa_tag_protocol mp)
2430 {
2431 struct sja1105_private *priv = ds->priv;
2432
2433 return priv->info->tag_proto;
2434 }
2435
2436 /* The TPID setting belongs to the General Parameters table,
2437 * which can only be partially reconfigured at runtime (and not the TPID).
2438 * So a switch reset is required.
2439 */
sja1105_vlan_filtering(struct dsa_switch * ds,int port,bool enabled,struct netlink_ext_ack * extack)2440 int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled,
2441 struct netlink_ext_ack *extack)
2442 {
2443 struct sja1105_general_params_entry *general_params;
2444 struct sja1105_private *priv = ds->priv;
2445 struct sja1105_table *table;
2446 struct sja1105_rule *rule;
2447 u16 tpid, tpid2;
2448 int rc;
2449
2450 list_for_each_entry(rule, &priv->flow_block.rules, list) {
2451 if (rule->type == SJA1105_RULE_VL) {
2452 NL_SET_ERR_MSG_MOD(extack,
2453 "Cannot change VLAN filtering with active VL rules");
2454 return -EBUSY;
2455 }
2456 }
2457
2458 if (enabled) {
2459 /* Enable VLAN filtering. */
2460 tpid = ETH_P_8021Q;
2461 tpid2 = ETH_P_8021AD;
2462 } else {
2463 /* Disable VLAN filtering. */
2464 tpid = ETH_P_SJA1105;
2465 tpid2 = ETH_P_SJA1105;
2466 }
2467
2468 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
2469 general_params = table->entries;
2470 /* EtherType used to identify inner tagged (C-tag) VLAN traffic */
2471 general_params->tpid = tpid;
2472 /* EtherType used to identify outer tagged (S-tag) VLAN traffic */
2473 general_params->tpid2 = tpid2;
2474
2475 for (port = 0; port < ds->num_ports; port++) {
2476 if (dsa_is_unused_port(ds, port))
2477 continue;
2478
2479 rc = sja1105_commit_pvid(ds, port);
2480 if (rc)
2481 return rc;
2482 }
2483
2484 rc = sja1105_static_config_reload(priv, SJA1105_VLAN_FILTERING);
2485 if (rc)
2486 NL_SET_ERR_MSG_MOD(extack, "Failed to change VLAN Ethertype");
2487
2488 return rc;
2489 }
2490
sja1105_vlan_add(struct sja1105_private * priv,int port,u16 vid,u16 flags,bool allowed_ingress)2491 static int sja1105_vlan_add(struct sja1105_private *priv, int port, u16 vid,
2492 u16 flags, bool allowed_ingress)
2493 {
2494 struct sja1105_vlan_lookup_entry *vlan;
2495 struct sja1105_table *table;
2496 int match, rc;
2497
2498 table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
2499
2500 match = sja1105_is_vlan_configured(priv, vid);
2501 if (match < 0) {
2502 rc = sja1105_table_resize(table, table->entry_count + 1);
2503 if (rc)
2504 return rc;
2505 match = table->entry_count - 1;
2506 }
2507
2508 /* Assign pointer after the resize (it's new memory) */
2509 vlan = table->entries;
2510
2511 vlan[match].type_entry = SJA1110_VLAN_D_TAG;
2512 vlan[match].vlanid = vid;
2513 vlan[match].vlan_bc |= BIT(port);
2514
2515 if (allowed_ingress)
2516 vlan[match].vmemb_port |= BIT(port);
2517 else
2518 vlan[match].vmemb_port &= ~BIT(port);
2519
2520 if (flags & BRIDGE_VLAN_INFO_UNTAGGED)
2521 vlan[match].tag_port &= ~BIT(port);
2522 else
2523 vlan[match].tag_port |= BIT(port);
2524
2525 return sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid,
2526 &vlan[match], true);
2527 }
2528
sja1105_vlan_del(struct sja1105_private * priv,int port,u16 vid)2529 static int sja1105_vlan_del(struct sja1105_private *priv, int port, u16 vid)
2530 {
2531 struct sja1105_vlan_lookup_entry *vlan;
2532 struct sja1105_table *table;
2533 bool keep = true;
2534 int match, rc;
2535
2536 table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP];
2537
2538 match = sja1105_is_vlan_configured(priv, vid);
2539 /* Can't delete a missing entry. */
2540 if (match < 0)
2541 return 0;
2542
2543 /* Assign pointer after the resize (it's new memory) */
2544 vlan = table->entries;
2545
2546 vlan[match].vlanid = vid;
2547 vlan[match].vlan_bc &= ~BIT(port);
2548 vlan[match].vmemb_port &= ~BIT(port);
2549 /* Also unset tag_port, just so we don't have a confusing bitmap
2550 * (no practical purpose).
2551 */
2552 vlan[match].tag_port &= ~BIT(port);
2553
2554 /* If there's no port left as member of this VLAN,
2555 * it's time for it to go.
2556 */
2557 if (!vlan[match].vmemb_port)
2558 keep = false;
2559
2560 rc = sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid,
2561 &vlan[match], keep);
2562 if (rc < 0)
2563 return rc;
2564
2565 if (!keep)
2566 return sja1105_table_delete_entry(table, match);
2567
2568 return 0;
2569 }
2570
sja1105_bridge_vlan_add(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan,struct netlink_ext_ack * extack)2571 static int sja1105_bridge_vlan_add(struct dsa_switch *ds, int port,
2572 const struct switchdev_obj_port_vlan *vlan,
2573 struct netlink_ext_ack *extack)
2574 {
2575 struct sja1105_private *priv = ds->priv;
2576 u16 flags = vlan->flags;
2577 int rc;
2578
2579 /* Be sure to deny alterations to the configuration done by tag_8021q.
2580 */
2581 if (vid_is_dsa_8021q(vlan->vid)) {
2582 NL_SET_ERR_MSG_MOD(extack,
2583 "Range 3072-4095 reserved for dsa_8021q operation");
2584 return -EBUSY;
2585 }
2586
2587 /* Always install bridge VLANs as egress-tagged on CPU and DSA ports */
2588 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2589 flags = 0;
2590
2591 rc = sja1105_vlan_add(priv, port, vlan->vid, flags, true);
2592 if (rc)
2593 return rc;
2594
2595 if (vlan->flags & BRIDGE_VLAN_INFO_PVID)
2596 priv->bridge_pvid[port] = vlan->vid;
2597
2598 return sja1105_commit_pvid(ds, port);
2599 }
2600
sja1105_bridge_vlan_del(struct dsa_switch * ds,int port,const struct switchdev_obj_port_vlan * vlan)2601 static int sja1105_bridge_vlan_del(struct dsa_switch *ds, int port,
2602 const struct switchdev_obj_port_vlan *vlan)
2603 {
2604 struct sja1105_private *priv = ds->priv;
2605 int rc;
2606
2607 rc = sja1105_vlan_del(priv, port, vlan->vid);
2608 if (rc)
2609 return rc;
2610
2611 /* In case the pvid was deleted, make sure that untagged packets will
2612 * be dropped.
2613 */
2614 return sja1105_commit_pvid(ds, port);
2615 }
2616
sja1105_dsa_8021q_vlan_add(struct dsa_switch * ds,int port,u16 vid,u16 flags)2617 static int sja1105_dsa_8021q_vlan_add(struct dsa_switch *ds, int port, u16 vid,
2618 u16 flags)
2619 {
2620 struct sja1105_private *priv = ds->priv;
2621 bool allowed_ingress = true;
2622 int rc;
2623
2624 /* Prevent attackers from trying to inject a DSA tag from
2625 * the outside world.
2626 */
2627 if (dsa_is_user_port(ds, port))
2628 allowed_ingress = false;
2629
2630 rc = sja1105_vlan_add(priv, port, vid, flags, allowed_ingress);
2631 if (rc)
2632 return rc;
2633
2634 if (flags & BRIDGE_VLAN_INFO_PVID)
2635 priv->tag_8021q_pvid[port] = vid;
2636
2637 return sja1105_commit_pvid(ds, port);
2638 }
2639
sja1105_dsa_8021q_vlan_del(struct dsa_switch * ds,int port,u16 vid)2640 static int sja1105_dsa_8021q_vlan_del(struct dsa_switch *ds, int port, u16 vid)
2641 {
2642 struct sja1105_private *priv = ds->priv;
2643
2644 return sja1105_vlan_del(priv, port, vid);
2645 }
2646
sja1105_prechangeupper(struct dsa_switch * ds,int port,struct netdev_notifier_changeupper_info * info)2647 static int sja1105_prechangeupper(struct dsa_switch *ds, int port,
2648 struct netdev_notifier_changeupper_info *info)
2649 {
2650 struct netlink_ext_ack *extack = info->info.extack;
2651 struct net_device *upper = info->upper_dev;
2652 struct dsa_switch_tree *dst = ds->dst;
2653 struct dsa_port *dp;
2654
2655 if (is_vlan_dev(upper)) {
2656 NL_SET_ERR_MSG_MOD(extack, "8021q uppers are not supported");
2657 return -EBUSY;
2658 }
2659
2660 if (netif_is_bridge_master(upper)) {
2661 list_for_each_entry(dp, &dst->ports, list) {
2662 struct net_device *br = dsa_port_bridge_dev_get(dp);
2663
2664 if (br && br != upper && br_vlan_enabled(br)) {
2665 NL_SET_ERR_MSG_MOD(extack,
2666 "Only one VLAN-aware bridge is supported");
2667 return -EBUSY;
2668 }
2669 }
2670 }
2671
2672 return 0;
2673 }
2674
sja1105_mgmt_xmit(struct dsa_switch * ds,int port,int slot,struct sk_buff * skb,bool takets)2675 static int sja1105_mgmt_xmit(struct dsa_switch *ds, int port, int slot,
2676 struct sk_buff *skb, bool takets)
2677 {
2678 struct sja1105_mgmt_entry mgmt_route = {0};
2679 struct sja1105_private *priv = ds->priv;
2680 struct ethhdr *hdr;
2681 int timeout = 10;
2682 int rc;
2683
2684 hdr = eth_hdr(skb);
2685
2686 mgmt_route.macaddr = ether_addr_to_u64(hdr->h_dest);
2687 mgmt_route.destports = BIT(port);
2688 mgmt_route.enfport = 1;
2689 mgmt_route.tsreg = 0;
2690 mgmt_route.takets = takets;
2691
2692 rc = sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
2693 slot, &mgmt_route, true);
2694 if (rc < 0) {
2695 kfree_skb(skb);
2696 return rc;
2697 }
2698
2699 /* Transfer skb to the host port. */
2700 dsa_enqueue_skb(skb, dsa_to_port(ds, port)->slave);
2701
2702 /* Wait until the switch has processed the frame */
2703 do {
2704 rc = sja1105_dynamic_config_read(priv, BLK_IDX_MGMT_ROUTE,
2705 slot, &mgmt_route);
2706 if (rc < 0) {
2707 dev_err_ratelimited(priv->ds->dev,
2708 "failed to poll for mgmt route\n");
2709 continue;
2710 }
2711
2712 /* UM10944: The ENFPORT flag of the respective entry is
2713 * cleared when a match is found. The host can use this
2714 * flag as an acknowledgment.
2715 */
2716 cpu_relax();
2717 } while (mgmt_route.enfport && --timeout);
2718
2719 if (!timeout) {
2720 /* Clean up the management route so that a follow-up
2721 * frame may not match on it by mistake.
2722 * This is only hardware supported on P/Q/R/S - on E/T it is
2723 * a no-op and we are silently discarding the -EOPNOTSUPP.
2724 */
2725 sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE,
2726 slot, &mgmt_route, false);
2727 dev_err_ratelimited(priv->ds->dev, "xmit timed out\n");
2728 }
2729
2730 return NETDEV_TX_OK;
2731 }
2732
2733 #define work_to_xmit_work(w) \
2734 container_of((w), struct sja1105_deferred_xmit_work, work)
2735
2736 /* Deferred work is unfortunately necessary because setting up the management
2737 * route cannot be done from atomit context (SPI transfer takes a sleepable
2738 * lock on the bus)
2739 */
sja1105_port_deferred_xmit(struct kthread_work * work)2740 static void sja1105_port_deferred_xmit(struct kthread_work *work)
2741 {
2742 struct sja1105_deferred_xmit_work *xmit_work = work_to_xmit_work(work);
2743 struct sk_buff *clone, *skb = xmit_work->skb;
2744 struct dsa_switch *ds = xmit_work->dp->ds;
2745 struct sja1105_private *priv = ds->priv;
2746 int port = xmit_work->dp->index;
2747
2748 clone = SJA1105_SKB_CB(skb)->clone;
2749
2750 mutex_lock(&priv->mgmt_lock);
2751
2752 sja1105_mgmt_xmit(ds, port, 0, skb, !!clone);
2753
2754 /* The clone, if there, was made by dsa_skb_tx_timestamp */
2755 if (clone)
2756 sja1105_ptp_txtstamp_skb(ds, port, clone);
2757
2758 mutex_unlock(&priv->mgmt_lock);
2759
2760 kfree(xmit_work);
2761 }
2762
sja1105_connect_tag_protocol(struct dsa_switch * ds,enum dsa_tag_protocol proto)2763 static int sja1105_connect_tag_protocol(struct dsa_switch *ds,
2764 enum dsa_tag_protocol proto)
2765 {
2766 struct sja1105_private *priv = ds->priv;
2767 struct sja1105_tagger_data *tagger_data;
2768
2769 if (proto != priv->info->tag_proto)
2770 return -EPROTONOSUPPORT;
2771
2772 tagger_data = sja1105_tagger_data(ds);
2773 tagger_data->xmit_work_fn = sja1105_port_deferred_xmit;
2774 tagger_data->meta_tstamp_handler = sja1110_process_meta_tstamp;
2775
2776 return 0;
2777 }
2778
2779 /* The MAXAGE setting belongs to the L2 Forwarding Parameters table,
2780 * which cannot be reconfigured at runtime. So a switch reset is required.
2781 */
sja1105_set_ageing_time(struct dsa_switch * ds,unsigned int ageing_time)2782 static int sja1105_set_ageing_time(struct dsa_switch *ds,
2783 unsigned int ageing_time)
2784 {
2785 struct sja1105_l2_lookup_params_entry *l2_lookup_params;
2786 struct sja1105_private *priv = ds->priv;
2787 struct sja1105_table *table;
2788 unsigned int maxage;
2789
2790 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS];
2791 l2_lookup_params = table->entries;
2792
2793 maxage = SJA1105_AGEING_TIME_MS(ageing_time);
2794
2795 if (l2_lookup_params->maxage == maxage)
2796 return 0;
2797
2798 l2_lookup_params->maxage = maxage;
2799
2800 return sja1105_static_config_reload(priv, SJA1105_AGEING_TIME);
2801 }
2802
sja1105_change_mtu(struct dsa_switch * ds,int port,int new_mtu)2803 static int sja1105_change_mtu(struct dsa_switch *ds, int port, int new_mtu)
2804 {
2805 struct sja1105_l2_policing_entry *policing;
2806 struct sja1105_private *priv = ds->priv;
2807
2808 new_mtu += VLAN_ETH_HLEN + ETH_FCS_LEN;
2809
2810 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2811 new_mtu += VLAN_HLEN;
2812
2813 policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2814
2815 if (policing[port].maxlen == new_mtu)
2816 return 0;
2817
2818 policing[port].maxlen = new_mtu;
2819
2820 return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2821 }
2822
sja1105_get_max_mtu(struct dsa_switch * ds,int port)2823 static int sja1105_get_max_mtu(struct dsa_switch *ds, int port)
2824 {
2825 return 2043 - VLAN_ETH_HLEN - ETH_FCS_LEN;
2826 }
2827
sja1105_port_setup_tc(struct dsa_switch * ds,int port,enum tc_setup_type type,void * type_data)2828 static int sja1105_port_setup_tc(struct dsa_switch *ds, int port,
2829 enum tc_setup_type type,
2830 void *type_data)
2831 {
2832 switch (type) {
2833 case TC_SETUP_QDISC_TAPRIO:
2834 return sja1105_setup_tc_taprio(ds, port, type_data);
2835 case TC_SETUP_QDISC_CBS:
2836 return sja1105_setup_tc_cbs(ds, port, type_data);
2837 default:
2838 return -EOPNOTSUPP;
2839 }
2840 }
2841
2842 /* We have a single mirror (@to) port, but can configure ingress and egress
2843 * mirroring on all other (@from) ports.
2844 * We need to allow mirroring rules only as long as the @to port is always the
2845 * same, and we need to unset the @to port from mirr_port only when there is no
2846 * mirroring rule that references it.
2847 */
sja1105_mirror_apply(struct sja1105_private * priv,int from,int to,bool ingress,bool enabled)2848 static int sja1105_mirror_apply(struct sja1105_private *priv, int from, int to,
2849 bool ingress, bool enabled)
2850 {
2851 struct sja1105_general_params_entry *general_params;
2852 struct sja1105_mac_config_entry *mac;
2853 struct dsa_switch *ds = priv->ds;
2854 struct sja1105_table *table;
2855 bool already_enabled;
2856 u64 new_mirr_port;
2857 int rc;
2858
2859 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS];
2860 general_params = table->entries;
2861
2862 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2863
2864 already_enabled = (general_params->mirr_port != ds->num_ports);
2865 if (already_enabled && enabled && general_params->mirr_port != to) {
2866 dev_err(priv->ds->dev,
2867 "Delete mirroring rules towards port %llu first\n",
2868 general_params->mirr_port);
2869 return -EBUSY;
2870 }
2871
2872 new_mirr_port = to;
2873 if (!enabled) {
2874 bool keep = false;
2875 int port;
2876
2877 /* Anybody still referencing mirr_port? */
2878 for (port = 0; port < ds->num_ports; port++) {
2879 if (mac[port].ing_mirr || mac[port].egr_mirr) {
2880 keep = true;
2881 break;
2882 }
2883 }
2884 /* Unset already_enabled for next time */
2885 if (!keep)
2886 new_mirr_port = ds->num_ports;
2887 }
2888 if (new_mirr_port != general_params->mirr_port) {
2889 general_params->mirr_port = new_mirr_port;
2890
2891 rc = sja1105_dynamic_config_write(priv, BLK_IDX_GENERAL_PARAMS,
2892 0, general_params, true);
2893 if (rc < 0)
2894 return rc;
2895 }
2896
2897 if (ingress)
2898 mac[from].ing_mirr = enabled;
2899 else
2900 mac[from].egr_mirr = enabled;
2901
2902 return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, from,
2903 &mac[from], true);
2904 }
2905
sja1105_mirror_add(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror,bool ingress,struct netlink_ext_ack * extack)2906 static int sja1105_mirror_add(struct dsa_switch *ds, int port,
2907 struct dsa_mall_mirror_tc_entry *mirror,
2908 bool ingress, struct netlink_ext_ack *extack)
2909 {
2910 return sja1105_mirror_apply(ds->priv, port, mirror->to_local_port,
2911 ingress, true);
2912 }
2913
sja1105_mirror_del(struct dsa_switch * ds,int port,struct dsa_mall_mirror_tc_entry * mirror)2914 static void sja1105_mirror_del(struct dsa_switch *ds, int port,
2915 struct dsa_mall_mirror_tc_entry *mirror)
2916 {
2917 sja1105_mirror_apply(ds->priv, port, mirror->to_local_port,
2918 mirror->ingress, false);
2919 }
2920
sja1105_port_policer_add(struct dsa_switch * ds,int port,struct dsa_mall_policer_tc_entry * policer)2921 static int sja1105_port_policer_add(struct dsa_switch *ds, int port,
2922 struct dsa_mall_policer_tc_entry *policer)
2923 {
2924 struct sja1105_l2_policing_entry *policing;
2925 struct sja1105_private *priv = ds->priv;
2926
2927 policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2928
2929 /* In hardware, every 8 microseconds the credit level is incremented by
2930 * the value of RATE bytes divided by 64, up to a maximum of SMAX
2931 * bytes.
2932 */
2933 policing[port].rate = div_u64(512 * policer->rate_bytes_per_sec,
2934 1000000);
2935 policing[port].smax = policer->burst;
2936
2937 return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2938 }
2939
sja1105_port_policer_del(struct dsa_switch * ds,int port)2940 static void sja1105_port_policer_del(struct dsa_switch *ds, int port)
2941 {
2942 struct sja1105_l2_policing_entry *policing;
2943 struct sja1105_private *priv = ds->priv;
2944
2945 policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries;
2946
2947 policing[port].rate = SJA1105_RATE_MBPS(1000);
2948 policing[port].smax = 65535;
2949
2950 sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING);
2951 }
2952
sja1105_port_set_learning(struct sja1105_private * priv,int port,bool enabled)2953 static int sja1105_port_set_learning(struct sja1105_private *priv, int port,
2954 bool enabled)
2955 {
2956 struct sja1105_mac_config_entry *mac;
2957
2958 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries;
2959
2960 mac[port].dyn_learn = enabled;
2961
2962 return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port,
2963 &mac[port], true);
2964 }
2965
sja1105_port_ucast_bcast_flood(struct sja1105_private * priv,int to,struct switchdev_brport_flags flags)2966 static int sja1105_port_ucast_bcast_flood(struct sja1105_private *priv, int to,
2967 struct switchdev_brport_flags flags)
2968 {
2969 if (flags.mask & BR_FLOOD) {
2970 if (flags.val & BR_FLOOD)
2971 priv->ucast_egress_floods |= BIT(to);
2972 else
2973 priv->ucast_egress_floods &= ~BIT(to);
2974 }
2975
2976 if (flags.mask & BR_BCAST_FLOOD) {
2977 if (flags.val & BR_BCAST_FLOOD)
2978 priv->bcast_egress_floods |= BIT(to);
2979 else
2980 priv->bcast_egress_floods &= ~BIT(to);
2981 }
2982
2983 return sja1105_manage_flood_domains(priv);
2984 }
2985
sja1105_port_mcast_flood(struct sja1105_private * priv,int to,struct switchdev_brport_flags flags,struct netlink_ext_ack * extack)2986 static int sja1105_port_mcast_flood(struct sja1105_private *priv, int to,
2987 struct switchdev_brport_flags flags,
2988 struct netlink_ext_ack *extack)
2989 {
2990 struct sja1105_l2_lookup_entry *l2_lookup;
2991 struct sja1105_table *table;
2992 int match, rc;
2993
2994 mutex_lock(&priv->fdb_lock);
2995
2996 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP];
2997 l2_lookup = table->entries;
2998
2999 for (match = 0; match < table->entry_count; match++)
3000 if (l2_lookup[match].macaddr == SJA1105_UNKNOWN_MULTICAST &&
3001 l2_lookup[match].mask_macaddr == SJA1105_UNKNOWN_MULTICAST)
3002 break;
3003
3004 if (match == table->entry_count) {
3005 NL_SET_ERR_MSG_MOD(extack,
3006 "Could not find FDB entry for unknown multicast");
3007 rc = -ENOSPC;
3008 goto out;
3009 }
3010
3011 if (flags.val & BR_MCAST_FLOOD)
3012 l2_lookup[match].destports |= BIT(to);
3013 else
3014 l2_lookup[match].destports &= ~BIT(to);
3015
3016 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP,
3017 l2_lookup[match].index,
3018 &l2_lookup[match], true);
3019 out:
3020 mutex_unlock(&priv->fdb_lock);
3021
3022 return rc;
3023 }
3024
sja1105_port_pre_bridge_flags(struct dsa_switch * ds,int port,struct switchdev_brport_flags flags,struct netlink_ext_ack * extack)3025 static int sja1105_port_pre_bridge_flags(struct dsa_switch *ds, int port,
3026 struct switchdev_brport_flags flags,
3027 struct netlink_ext_ack *extack)
3028 {
3029 struct sja1105_private *priv = ds->priv;
3030
3031 if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD |
3032 BR_BCAST_FLOOD))
3033 return -EINVAL;
3034
3035 if (flags.mask & (BR_FLOOD | BR_MCAST_FLOOD) &&
3036 !priv->info->can_limit_mcast_flood) {
3037 bool multicast = !!(flags.val & BR_MCAST_FLOOD);
3038 bool unicast = !!(flags.val & BR_FLOOD);
3039
3040 if (unicast != multicast) {
3041 NL_SET_ERR_MSG_MOD(extack,
3042 "This chip cannot configure multicast flooding independently of unicast");
3043 return -EINVAL;
3044 }
3045 }
3046
3047 return 0;
3048 }
3049
sja1105_port_bridge_flags(struct dsa_switch * ds,int port,struct switchdev_brport_flags flags,struct netlink_ext_ack * extack)3050 static int sja1105_port_bridge_flags(struct dsa_switch *ds, int port,
3051 struct switchdev_brport_flags flags,
3052 struct netlink_ext_ack *extack)
3053 {
3054 struct sja1105_private *priv = ds->priv;
3055 int rc;
3056
3057 if (flags.mask & BR_LEARNING) {
3058 bool learn_ena = !!(flags.val & BR_LEARNING);
3059
3060 rc = sja1105_port_set_learning(priv, port, learn_ena);
3061 if (rc)
3062 return rc;
3063 }
3064
3065 if (flags.mask & (BR_FLOOD | BR_BCAST_FLOOD)) {
3066 rc = sja1105_port_ucast_bcast_flood(priv, port, flags);
3067 if (rc)
3068 return rc;
3069 }
3070
3071 /* For chips that can't offload BR_MCAST_FLOOD independently, there
3072 * is nothing to do here, we ensured the configuration is in sync by
3073 * offloading BR_FLOOD.
3074 */
3075 if (flags.mask & BR_MCAST_FLOOD && priv->info->can_limit_mcast_flood) {
3076 rc = sja1105_port_mcast_flood(priv, port, flags,
3077 extack);
3078 if (rc)
3079 return rc;
3080 }
3081
3082 return 0;
3083 }
3084
3085 /* The programming model for the SJA1105 switch is "all-at-once" via static
3086 * configuration tables. Some of these can be dynamically modified at runtime,
3087 * but not the xMII mode parameters table.
3088 * Furthermode, some PHYs may not have crystals for generating their clocks
3089 * (e.g. RMII). Instead, their 50MHz clock is supplied via the SJA1105 port's
3090 * ref_clk pin. So port clocking needs to be initialized early, before
3091 * connecting to PHYs is attempted, otherwise they won't respond through MDIO.
3092 * Setting correct PHY link speed does not matter now.
3093 * But dsa_slave_phy_setup is called later than sja1105_setup, so the PHY
3094 * bindings are not yet parsed by DSA core. We need to parse early so that we
3095 * can populate the xMII mode parameters table.
3096 */
sja1105_setup(struct dsa_switch * ds)3097 static int sja1105_setup(struct dsa_switch *ds)
3098 {
3099 struct sja1105_private *priv = ds->priv;
3100 int rc;
3101
3102 if (priv->info->disable_microcontroller) {
3103 rc = priv->info->disable_microcontroller(priv);
3104 if (rc < 0) {
3105 dev_err(ds->dev,
3106 "Failed to disable microcontroller: %pe\n",
3107 ERR_PTR(rc));
3108 return rc;
3109 }
3110 }
3111
3112 /* Create and send configuration down to device */
3113 rc = sja1105_static_config_load(priv);
3114 if (rc < 0) {
3115 dev_err(ds->dev, "Failed to load static config: %d\n", rc);
3116 return rc;
3117 }
3118
3119 /* Configure the CGU (PHY link modes and speeds) */
3120 if (priv->info->clocking_setup) {
3121 rc = priv->info->clocking_setup(priv);
3122 if (rc < 0) {
3123 dev_err(ds->dev,
3124 "Failed to configure MII clocking: %pe\n",
3125 ERR_PTR(rc));
3126 goto out_static_config_free;
3127 }
3128 }
3129
3130 sja1105_tas_setup(ds);
3131 sja1105_flower_setup(ds);
3132
3133 rc = sja1105_ptp_clock_register(ds);
3134 if (rc < 0) {
3135 dev_err(ds->dev, "Failed to register PTP clock: %d\n", rc);
3136 goto out_flower_teardown;
3137 }
3138
3139 rc = sja1105_mdiobus_register(ds);
3140 if (rc < 0) {
3141 dev_err(ds->dev, "Failed to register MDIO bus: %pe\n",
3142 ERR_PTR(rc));
3143 goto out_ptp_clock_unregister;
3144 }
3145
3146 rc = sja1105_devlink_setup(ds);
3147 if (rc < 0)
3148 goto out_mdiobus_unregister;
3149
3150 rtnl_lock();
3151 rc = dsa_tag_8021q_register(ds, htons(ETH_P_8021Q));
3152 rtnl_unlock();
3153 if (rc)
3154 goto out_devlink_teardown;
3155
3156 /* On SJA1105, VLAN filtering per se is always enabled in hardware.
3157 * The only thing we can do to disable it is lie about what the 802.1Q
3158 * EtherType is.
3159 * So it will still try to apply VLAN filtering, but all ingress
3160 * traffic (except frames received with EtherType of ETH_P_SJA1105)
3161 * will be internally tagged with a distorted VLAN header where the
3162 * TPID is ETH_P_SJA1105, and the VLAN ID is the port pvid.
3163 */
3164 ds->vlan_filtering_is_global = true;
3165 ds->untag_bridge_pvid = true;
3166 ds->fdb_isolation = true;
3167 /* tag_8021q has 3 bits for the VBID, and the value 0 is reserved */
3168 ds->max_num_bridges = 7;
3169
3170 /* Advertise the 8 egress queues */
3171 ds->num_tx_queues = SJA1105_NUM_TC;
3172
3173 ds->mtu_enforcement_ingress = true;
3174 ds->assisted_learning_on_cpu_port = true;
3175
3176 return 0;
3177
3178 out_devlink_teardown:
3179 sja1105_devlink_teardown(ds);
3180 out_mdiobus_unregister:
3181 sja1105_mdiobus_unregister(ds);
3182 out_ptp_clock_unregister:
3183 sja1105_ptp_clock_unregister(ds);
3184 out_flower_teardown:
3185 sja1105_flower_teardown(ds);
3186 sja1105_tas_teardown(ds);
3187 out_static_config_free:
3188 sja1105_static_config_free(&priv->static_config);
3189
3190 return rc;
3191 }
3192
sja1105_teardown(struct dsa_switch * ds)3193 static void sja1105_teardown(struct dsa_switch *ds)
3194 {
3195 struct sja1105_private *priv = ds->priv;
3196
3197 rtnl_lock();
3198 dsa_tag_8021q_unregister(ds);
3199 rtnl_unlock();
3200
3201 sja1105_devlink_teardown(ds);
3202 sja1105_mdiobus_unregister(ds);
3203 sja1105_ptp_clock_unregister(ds);
3204 sja1105_flower_teardown(ds);
3205 sja1105_tas_teardown(ds);
3206 sja1105_static_config_free(&priv->static_config);
3207 }
3208
3209 static const struct dsa_switch_ops sja1105_switch_ops = {
3210 .get_tag_protocol = sja1105_get_tag_protocol,
3211 .connect_tag_protocol = sja1105_connect_tag_protocol,
3212 .setup = sja1105_setup,
3213 .teardown = sja1105_teardown,
3214 .set_ageing_time = sja1105_set_ageing_time,
3215 .port_change_mtu = sja1105_change_mtu,
3216 .port_max_mtu = sja1105_get_max_mtu,
3217 .phylink_get_caps = sja1105_phylink_get_caps,
3218 .phylink_mac_select_pcs = sja1105_mac_select_pcs,
3219 .phylink_mac_link_up = sja1105_mac_link_up,
3220 .phylink_mac_link_down = sja1105_mac_link_down,
3221 .get_strings = sja1105_get_strings,
3222 .get_ethtool_stats = sja1105_get_ethtool_stats,
3223 .get_sset_count = sja1105_get_sset_count,
3224 .get_ts_info = sja1105_get_ts_info,
3225 .port_fdb_dump = sja1105_fdb_dump,
3226 .port_fdb_add = sja1105_fdb_add,
3227 .port_fdb_del = sja1105_fdb_del,
3228 .port_fast_age = sja1105_fast_age,
3229 .port_bridge_join = sja1105_bridge_join,
3230 .port_bridge_leave = sja1105_bridge_leave,
3231 .port_pre_bridge_flags = sja1105_port_pre_bridge_flags,
3232 .port_bridge_flags = sja1105_port_bridge_flags,
3233 .port_stp_state_set = sja1105_bridge_stp_state_set,
3234 .port_vlan_filtering = sja1105_vlan_filtering,
3235 .port_vlan_add = sja1105_bridge_vlan_add,
3236 .port_vlan_del = sja1105_bridge_vlan_del,
3237 .port_mdb_add = sja1105_mdb_add,
3238 .port_mdb_del = sja1105_mdb_del,
3239 .port_hwtstamp_get = sja1105_hwtstamp_get,
3240 .port_hwtstamp_set = sja1105_hwtstamp_set,
3241 .port_rxtstamp = sja1105_port_rxtstamp,
3242 .port_txtstamp = sja1105_port_txtstamp,
3243 .port_setup_tc = sja1105_port_setup_tc,
3244 .port_mirror_add = sja1105_mirror_add,
3245 .port_mirror_del = sja1105_mirror_del,
3246 .port_policer_add = sja1105_port_policer_add,
3247 .port_policer_del = sja1105_port_policer_del,
3248 .cls_flower_add = sja1105_cls_flower_add,
3249 .cls_flower_del = sja1105_cls_flower_del,
3250 .cls_flower_stats = sja1105_cls_flower_stats,
3251 .devlink_info_get = sja1105_devlink_info_get,
3252 .tag_8021q_vlan_add = sja1105_dsa_8021q_vlan_add,
3253 .tag_8021q_vlan_del = sja1105_dsa_8021q_vlan_del,
3254 .port_prechangeupper = sja1105_prechangeupper,
3255 };
3256
3257 static const struct of_device_id sja1105_dt_ids[];
3258
sja1105_check_device_id(struct sja1105_private * priv)3259 static int sja1105_check_device_id(struct sja1105_private *priv)
3260 {
3261 const struct sja1105_regs *regs = priv->info->regs;
3262 u8 prod_id[SJA1105_SIZE_DEVICE_ID] = {0};
3263 struct device *dev = &priv->spidev->dev;
3264 const struct of_device_id *match;
3265 u32 device_id;
3266 u64 part_no;
3267 int rc;
3268
3269 rc = sja1105_xfer_u32(priv, SPI_READ, regs->device_id, &device_id,
3270 NULL);
3271 if (rc < 0)
3272 return rc;
3273
3274 rc = sja1105_xfer_buf(priv, SPI_READ, regs->prod_id, prod_id,
3275 SJA1105_SIZE_DEVICE_ID);
3276 if (rc < 0)
3277 return rc;
3278
3279 sja1105_unpack(prod_id, &part_no, 19, 4, SJA1105_SIZE_DEVICE_ID);
3280
3281 for (match = sja1105_dt_ids; match->compatible[0]; match++) {
3282 const struct sja1105_info *info = match->data;
3283
3284 /* Is what's been probed in our match table at all? */
3285 if (info->device_id != device_id || info->part_no != part_no)
3286 continue;
3287
3288 /* But is it what's in the device tree? */
3289 if (priv->info->device_id != device_id ||
3290 priv->info->part_no != part_no) {
3291 dev_warn(dev, "Device tree specifies chip %s but found %s, please fix it!\n",
3292 priv->info->name, info->name);
3293 /* It isn't. No problem, pick that up. */
3294 priv->info = info;
3295 }
3296
3297 return 0;
3298 }
3299
3300 dev_err(dev, "Unexpected {device ID, part number}: 0x%x 0x%llx\n",
3301 device_id, part_no);
3302
3303 return -ENODEV;
3304 }
3305
sja1105_probe(struct spi_device * spi)3306 static int sja1105_probe(struct spi_device *spi)
3307 {
3308 struct device *dev = &spi->dev;
3309 struct sja1105_private *priv;
3310 size_t max_xfer, max_msg;
3311 struct dsa_switch *ds;
3312 int rc;
3313
3314 if (!dev->of_node) {
3315 dev_err(dev, "No DTS bindings for SJA1105 driver\n");
3316 return -EINVAL;
3317 }
3318
3319 rc = sja1105_hw_reset(dev, 1, 1);
3320 if (rc)
3321 return rc;
3322
3323 priv = devm_kzalloc(dev, sizeof(struct sja1105_private), GFP_KERNEL);
3324 if (!priv)
3325 return -ENOMEM;
3326
3327 /* Populate our driver private structure (priv) based on
3328 * the device tree node that was probed (spi)
3329 */
3330 priv->spidev = spi;
3331 spi_set_drvdata(spi, priv);
3332
3333 /* Configure the SPI bus */
3334 spi->bits_per_word = 8;
3335 rc = spi_setup(spi);
3336 if (rc < 0) {
3337 dev_err(dev, "Could not init SPI\n");
3338 return rc;
3339 }
3340
3341 /* In sja1105_xfer, we send spi_messages composed of two spi_transfers:
3342 * a small one for the message header and another one for the current
3343 * chunk of the packed buffer.
3344 * Check that the restrictions imposed by the SPI controller are
3345 * respected: the chunk buffer is smaller than the max transfer size,
3346 * and the total length of the chunk plus its message header is smaller
3347 * than the max message size.
3348 * We do that during probe time since the maximum transfer size is a
3349 * runtime invariant.
3350 */
3351 max_xfer = spi_max_transfer_size(spi);
3352 max_msg = spi_max_message_size(spi);
3353
3354 /* We need to send at least one 64-bit word of SPI payload per message
3355 * in order to be able to make useful progress.
3356 */
3357 if (max_msg < SJA1105_SIZE_SPI_MSG_HEADER + 8) {
3358 dev_err(dev, "SPI master cannot send large enough buffers, aborting\n");
3359 return -EINVAL;
3360 }
3361
3362 priv->max_xfer_len = SJA1105_SIZE_SPI_MSG_MAXLEN;
3363 if (priv->max_xfer_len > max_xfer)
3364 priv->max_xfer_len = max_xfer;
3365 if (priv->max_xfer_len > max_msg - SJA1105_SIZE_SPI_MSG_HEADER)
3366 priv->max_xfer_len = max_msg - SJA1105_SIZE_SPI_MSG_HEADER;
3367
3368 priv->info = of_device_get_match_data(dev);
3369
3370 /* Detect hardware device */
3371 rc = sja1105_check_device_id(priv);
3372 if (rc < 0) {
3373 dev_err(dev, "Device ID check failed: %d\n", rc);
3374 return rc;
3375 }
3376
3377 dev_info(dev, "Probed switch chip: %s\n", priv->info->name);
3378
3379 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
3380 if (!ds)
3381 return -ENOMEM;
3382
3383 ds->dev = dev;
3384 ds->num_ports = priv->info->num_ports;
3385 ds->ops = &sja1105_switch_ops;
3386 ds->priv = priv;
3387 priv->ds = ds;
3388
3389 mutex_init(&priv->ptp_data.lock);
3390 mutex_init(&priv->dynamic_config_lock);
3391 mutex_init(&priv->mgmt_lock);
3392 mutex_init(&priv->fdb_lock);
3393 spin_lock_init(&priv->ts_id_lock);
3394
3395 rc = sja1105_parse_dt(priv);
3396 if (rc < 0) {
3397 dev_err(ds->dev, "Failed to parse DT: %d\n", rc);
3398 return rc;
3399 }
3400
3401 if (IS_ENABLED(CONFIG_NET_SCH_CBS)) {
3402 priv->cbs = devm_kcalloc(dev, priv->info->num_cbs_shapers,
3403 sizeof(struct sja1105_cbs_entry),
3404 GFP_KERNEL);
3405 if (!priv->cbs)
3406 return -ENOMEM;
3407 }
3408
3409 return dsa_register_switch(priv->ds);
3410 }
3411
sja1105_remove(struct spi_device * spi)3412 static void sja1105_remove(struct spi_device *spi)
3413 {
3414 struct sja1105_private *priv = spi_get_drvdata(spi);
3415
3416 if (!priv)
3417 return;
3418
3419 dsa_unregister_switch(priv->ds);
3420 }
3421
sja1105_shutdown(struct spi_device * spi)3422 static void sja1105_shutdown(struct spi_device *spi)
3423 {
3424 struct sja1105_private *priv = spi_get_drvdata(spi);
3425
3426 if (!priv)
3427 return;
3428
3429 dsa_switch_shutdown(priv->ds);
3430
3431 spi_set_drvdata(spi, NULL);
3432 }
3433
3434 static const struct of_device_id sja1105_dt_ids[] = {
3435 { .compatible = "nxp,sja1105e", .data = &sja1105e_info },
3436 { .compatible = "nxp,sja1105t", .data = &sja1105t_info },
3437 { .compatible = "nxp,sja1105p", .data = &sja1105p_info },
3438 { .compatible = "nxp,sja1105q", .data = &sja1105q_info },
3439 { .compatible = "nxp,sja1105r", .data = &sja1105r_info },
3440 { .compatible = "nxp,sja1105s", .data = &sja1105s_info },
3441 { .compatible = "nxp,sja1110a", .data = &sja1110a_info },
3442 { .compatible = "nxp,sja1110b", .data = &sja1110b_info },
3443 { .compatible = "nxp,sja1110c", .data = &sja1110c_info },
3444 { .compatible = "nxp,sja1110d", .data = &sja1110d_info },
3445 { /* sentinel */ },
3446 };
3447 MODULE_DEVICE_TABLE(of, sja1105_dt_ids);
3448
3449 static const struct spi_device_id sja1105_spi_ids[] = {
3450 { "sja1105e" },
3451 { "sja1105t" },
3452 { "sja1105p" },
3453 { "sja1105q" },
3454 { "sja1105r" },
3455 { "sja1105s" },
3456 { "sja1110a" },
3457 { "sja1110b" },
3458 { "sja1110c" },
3459 { "sja1110d" },
3460 { },
3461 };
3462 MODULE_DEVICE_TABLE(spi, sja1105_spi_ids);
3463
3464 static struct spi_driver sja1105_driver = {
3465 .driver = {
3466 .name = "sja1105",
3467 .owner = THIS_MODULE,
3468 .of_match_table = of_match_ptr(sja1105_dt_ids),
3469 },
3470 .id_table = sja1105_spi_ids,
3471 .probe = sja1105_probe,
3472 .remove = sja1105_remove,
3473 .shutdown = sja1105_shutdown,
3474 };
3475
3476 module_spi_driver(sja1105_driver);
3477
3478 MODULE_AUTHOR("Vladimir Oltean <olteanv@gmail.com>");
3479 MODULE_AUTHOR("Georg Waibel <georg.waibel@sensor-technik.de>");
3480 MODULE_DESCRIPTION("SJA1105 Driver");
3481 MODULE_LICENSE("GPL v2");
3482