Lines Matching refs:BIT0
186 …a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
193 #define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
351 #define MASK_FRAMING BIT0
393 #define IRQ_MASTER BIT0
1781 status = *(p + 1) & (BIT1 + BIT0); in rx_async()
1785 else if (status & BIT0) in rx_async()
1792 else if (status & BIT0) in rx_async()
2005 if (status & BIT0) { in ri_change()
3778 if (!(rd_reg32(info, RDCSR) & BIT0)) in rdma_reset()
3791 if (!(rd_reg32(info, TDCSR) & BIT0)) in tdma_reset()
3899 wr_reg32(info, RDCSR, (BIT2 + BIT0)); in rx_start()
3902 wr_reg32(info, RDCSR, (BIT6 + BIT2 + BIT0)); in rx_start()
3948 wr_reg32(info, TDCSR, BIT2 + BIT0); in tx_start()
4047 val |= BIT0; in async_mode()
4084 val |= BIT0; in async_mode()
4120 val = BIT15 + BIT14 + BIT0; in async_mode()
4209 val |= BIT0; in sync_mode()
4272 val |= BIT0; in sync_mode()
4308 val |= BIT1 + BIT0; in sync_mode()
4356 wr_reg16(info, SCR, BIT15 + BIT14 + BIT0); in sync_mode()
4420 if (status & BIT0) in get_gtsignals()
4462 val |= BIT0; in msc_set_vcr()
4584 if (framesize < (2 + crc_size) || status & BIT0) { in rx_get_frame()
4709 if (count && (rd_reg32(info, TDCSR) & BIT0)) in free_tbuf_count()
4752 if (reg_value & BIT0) in tbuf_bytes()