• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * core.h - DesignWare USB3 DRD Core Header
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  */
10 
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
13 
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/mutex.h>
17 #include <linux/ioport.h>
18 #include <linux/list.h>
19 #include <linux/bitops.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/mm.h>
22 #include <linux/debugfs.h>
23 #include <linux/wait.h>
24 #include <linux/workqueue.h>
25 #include <linux/android_kabi.h>
26 
27 #include <linux/usb/ch9.h>
28 #include <linux/usb/gadget.h>
29 #include <linux/usb/otg.h>
30 #include <linux/usb/role.h>
31 #include <linux/ulpi/interface.h>
32 
33 #include <linux/phy/phy.h>
34 
35 #include <linux/power_supply.h>
36 
37 #include <linux/android_kabi.h>
38 
39 #define DWC3_MSG_MAX	500
40 
41 /* Global constants */
42 #define DWC3_PULL_UP_TIMEOUT	500	/* ms */
43 #define DWC3_BOUNCE_SIZE	1024	/* size of a superspeed bulk */
44 #define DWC3_EP0_SETUP_SIZE	512
45 #define DWC3_ENDPOINTS_NUM	32
46 #define DWC3_XHCI_RESOURCES_NUM	2
47 #define DWC3_ISOC_MAX_RETRIES	5
48 
49 #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
50 #define DWC3_EVENT_BUFFERS_SIZE	4096
51 #define DWC3_EVENT_TYPE_MASK	0xfe
52 
53 #define DWC3_EVENT_TYPE_DEV	0
54 #define DWC3_EVENT_TYPE_CARKIT	3
55 #define DWC3_EVENT_TYPE_I2C	4
56 
57 #define DWC3_DEVICE_EVENT_DISCONNECT		0
58 #define DWC3_DEVICE_EVENT_RESET			1
59 #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
60 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
61 #define DWC3_DEVICE_EVENT_WAKEUP		4
62 #define DWC3_DEVICE_EVENT_HIBER_REQ		5
63 #define DWC3_DEVICE_EVENT_SUSPEND		6
64 #define DWC3_DEVICE_EVENT_SOF			7
65 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
66 #define DWC3_DEVICE_EVENT_CMD_CMPL		10
67 #define DWC3_DEVICE_EVENT_OVERFLOW		11
68 
69 /* Controller's role while using the OTG block */
70 #define DWC3_OTG_ROLE_IDLE	0
71 #define DWC3_OTG_ROLE_HOST	1
72 #define DWC3_OTG_ROLE_DEVICE	2
73 
74 #define DWC3_GEVNTCOUNT_MASK	0xfffc
75 #define DWC3_GEVNTCOUNT_EHB	BIT(31)
76 #define DWC3_GSNPSID_MASK	0xffff0000
77 #define DWC3_GSNPSREV_MASK	0xffff
78 #define DWC3_GSNPS_ID(p)	(((p) & DWC3_GSNPSID_MASK) >> 16)
79 
80 /* DWC3 registers memory space boundries */
81 #define DWC3_XHCI_REGS_START		0x0
82 #define DWC3_XHCI_REGS_END		0x7fff
83 #define DWC3_GLOBALS_REGS_START		0xc100
84 #define DWC3_GLOBALS_REGS_END		0xc6ff
85 #define DWC3_DEVICE_REGS_START		0xc700
86 #define DWC3_DEVICE_REGS_END		0xcbff
87 #define DWC3_OTG_REGS_START		0xcc00
88 #define DWC3_OTG_REGS_END		0xccff
89 
90 #define DWC3_RTK_RTD_GLOBALS_REGS_START	0x8100
91 
92 /* Global Registers */
93 #define DWC3_GSBUSCFG0		0xc100
94 #define DWC3_GSBUSCFG1		0xc104
95 #define DWC3_GTXTHRCFG		0xc108
96 #define DWC3_GRXTHRCFG		0xc10c
97 #define DWC3_GCTL		0xc110
98 #define DWC3_GEVTEN		0xc114
99 #define DWC3_GSTS		0xc118
100 #define DWC3_GUCTL1		0xc11c
101 #define DWC3_GSNPSID		0xc120
102 #define DWC3_GGPIO		0xc124
103 #define DWC3_GUID		0xc128
104 #define DWC3_GUCTL		0xc12c
105 #define DWC3_GBUSERRADDR0	0xc130
106 #define DWC3_GBUSERRADDR1	0xc134
107 #define DWC3_GPRTBIMAP0		0xc138
108 #define DWC3_GPRTBIMAP1		0xc13c
109 #define DWC3_GHWPARAMS0		0xc140
110 #define DWC3_GHWPARAMS1		0xc144
111 #define DWC3_GHWPARAMS2		0xc148
112 #define DWC3_GHWPARAMS3		0xc14c
113 #define DWC3_GHWPARAMS4		0xc150
114 #define DWC3_GHWPARAMS5		0xc154
115 #define DWC3_GHWPARAMS6		0xc158
116 #define DWC3_GHWPARAMS7		0xc15c
117 #define DWC3_GDBGFIFOSPACE	0xc160
118 #define DWC3_GDBGLTSSM		0xc164
119 #define DWC3_GDBGBMU		0xc16c
120 #define DWC3_GDBGLSPMUX		0xc170
121 #define DWC3_GDBGLSP		0xc174
122 #define DWC3_GDBGEPINFO0	0xc178
123 #define DWC3_GDBGEPINFO1	0xc17c
124 #define DWC3_GPRTBIMAP_HS0	0xc180
125 #define DWC3_GPRTBIMAP_HS1	0xc184
126 #define DWC3_GPRTBIMAP_FS0	0xc188
127 #define DWC3_GPRTBIMAP_FS1	0xc18c
128 #define DWC3_GUCTL2		0xc19c
129 
130 #define DWC3_VER_NUMBER		0xc1a0
131 #define DWC3_VER_TYPE		0xc1a4
132 
133 #define DWC3_GUSB2PHYCFG(n)	(0xc200 + ((n) * 0x04))
134 #define DWC3_GUSB2I2CCTL(n)	(0xc240 + ((n) * 0x04))
135 
136 #define DWC3_GUSB2PHYACC(n)	(0xc280 + ((n) * 0x04))
137 
138 #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + ((n) * 0x04))
139 
140 #define DWC3_GTXFIFOSIZ(n)	(0xc300 + ((n) * 0x04))
141 #define DWC3_GRXFIFOSIZ(n)	(0xc380 + ((n) * 0x04))
142 
143 #define DWC3_GEVNTADRLO(n)	(0xc400 + ((n) * 0x10))
144 #define DWC3_GEVNTADRHI(n)	(0xc404 + ((n) * 0x10))
145 #define DWC3_GEVNTSIZ(n)	(0xc408 + ((n) * 0x10))
146 #define DWC3_GEVNTCOUNT(n)	(0xc40c + ((n) * 0x10))
147 
148 #define DWC3_GHWPARAMS8		0xc600
149 #define DWC3_GUCTL3		0xc60c
150 #define DWC3_GFLADJ		0xc630
151 #define DWC3_GHWPARAMS9		0xc6e0
152 
153 /* Device Registers */
154 #define DWC3_DCFG		0xc700
155 #define DWC3_DCTL		0xc704
156 #define DWC3_DEVTEN		0xc708
157 #define DWC3_DSTS		0xc70c
158 #define DWC3_DGCMDPAR		0xc710
159 #define DWC3_DGCMD		0xc714
160 #define DWC3_DALEPENA		0xc720
161 #define DWC3_DCFG1		0xc740 /* DWC_usb32 only */
162 
163 #define DWC3_DEP_BASE(n)	(0xc800 + ((n) * 0x10))
164 #define DWC3_DEPCMDPAR2		0x00
165 #define DWC3_DEPCMDPAR1		0x04
166 #define DWC3_DEPCMDPAR0		0x08
167 #define DWC3_DEPCMD		0x0c
168 
169 #define DWC3_DEV_IMOD(n)	(0xca00 + ((n) * 0x4))
170 
171 /* OTG Registers */
172 #define DWC3_OCFG		0xcc00
173 #define DWC3_OCTL		0xcc04
174 #define DWC3_OEVT		0xcc08
175 #define DWC3_OEVTEN		0xcc0C
176 #define DWC3_OSTS		0xcc10
177 
178 #define DWC3_LLUCTL		0xd024
179 
180 /* Bit fields */
181 
182 /* Global SoC Bus Configuration INCRx Register 0 */
183 #define DWC3_GSBUSCFG0_INCR256BRSTENA	(1 << 7) /* INCR256 burst */
184 #define DWC3_GSBUSCFG0_INCR128BRSTENA	(1 << 6) /* INCR128 burst */
185 #define DWC3_GSBUSCFG0_INCR64BRSTENA	(1 << 5) /* INCR64 burst */
186 #define DWC3_GSBUSCFG0_INCR32BRSTENA	(1 << 4) /* INCR32 burst */
187 #define DWC3_GSBUSCFG0_INCR16BRSTENA	(1 << 3) /* INCR16 burst */
188 #define DWC3_GSBUSCFG0_INCR8BRSTENA	(1 << 2) /* INCR8 burst */
189 #define DWC3_GSBUSCFG0_INCR4BRSTENA	(1 << 1) /* INCR4 burst */
190 #define DWC3_GSBUSCFG0_INCRBRSTENA	(1 << 0) /* undefined length enable */
191 #define DWC3_GSBUSCFG0_INCRBRST_MASK	0xff
192 
193 /* Global Debug LSP MUX Select */
194 #define DWC3_GDBGLSPMUX_ENDBC		BIT(15)	/* Host only */
195 #define DWC3_GDBGLSPMUX_HOSTSELECT(n)	((n) & 0x3fff)
196 #define DWC3_GDBGLSPMUX_DEVSELECT(n)	(((n) & 0xf) << 4)
197 #define DWC3_GDBGLSPMUX_EPSELECT(n)	((n) & 0xf)
198 
199 /* Global Debug Queue/FIFO Space Available Register */
200 #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
201 #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
202 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
203 
204 #define DWC3_TXFIFO		0
205 #define DWC3_RXFIFO		1
206 #define DWC3_TXREQQ		2
207 #define DWC3_RXREQQ		3
208 #define DWC3_RXINFOQ		4
209 #define DWC3_PSTATQ		5
210 #define DWC3_DESCFETCHQ		6
211 #define DWC3_EVENTQ		7
212 #define DWC3_AUXEVENTQ		8
213 
214 /* Global RX Threshold Configuration Register */
215 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
216 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
217 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
218 
219 /* Global TX Threshold Configuration Register */
220 #define DWC3_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0xff) << 16)
221 #define DWC3_GTXTHRCFG_TXPKTCNT(n) (((n) & 0xf) << 24)
222 #define DWC3_GTXTHRCFG_PKTCNTSEL BIT(29)
223 
224 /* Global RX Threshold Configuration Register for DWC_usb31 only */
225 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n)	(((n) & 0x1f) << 16)
226 #define DWC31_GRXTHRCFG_RXPKTCNT(n)		(((n) & 0x1f) << 21)
227 #define DWC31_GRXTHRCFG_PKTCNTSEL		BIT(26)
228 #define DWC31_RXTHRNUMPKTSEL_HS_PRD		BIT(15)
229 #define DWC31_RXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
230 #define DWC31_RXTHRNUMPKTSEL_PRD		BIT(10)
231 #define DWC31_RXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
232 #define DWC31_MAXRXBURSTSIZE_PRD(n)		((n) & 0x1f)
233 
234 /* Global TX Threshold Configuration Register for DWC_usb31 only */
235 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n)	(((n) & 0x1f) << 16)
236 #define DWC31_GTXTHRCFG_TXPKTCNT(n)		(((n) & 0x1f) << 21)
237 #define DWC31_GTXTHRCFG_PKTCNTSEL		BIT(26)
238 #define DWC31_TXTHRNUMPKTSEL_HS_PRD		BIT(15)
239 #define DWC31_TXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
240 #define DWC31_TXTHRNUMPKTSEL_PRD		BIT(10)
241 #define DWC31_TXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
242 #define DWC31_MAXTXBURSTSIZE_PRD(n)		((n) & 0x1f)
243 
244 /* Global Configuration Register */
245 #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
246 #define DWC3_GCTL_PWRDNSCALE_MASK	GENMASK(31, 19)
247 #define DWC3_GCTL_U2RSTECN	BIT(16)
248 #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
249 #define DWC3_GCTL_CLK_BUS	(0)
250 #define DWC3_GCTL_CLK_PIPE	(1)
251 #define DWC3_GCTL_CLK_PIPEHALF	(2)
252 #define DWC3_GCTL_CLK_MASK	(3)
253 
254 #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
255 #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
256 #define DWC3_GCTL_PRTCAP_HOST	1
257 #define DWC3_GCTL_PRTCAP_DEVICE	2
258 #define DWC3_GCTL_PRTCAP_OTG	3
259 
260 #define DWC3_GCTL_CORESOFTRESET		BIT(11)
261 #define DWC3_GCTL_SOFITPSYNC		BIT(10)
262 #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
263 #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
264 #define DWC3_GCTL_DISSCRAMBLE		BIT(3)
265 #define DWC3_GCTL_U2EXIT_LFPS		BIT(2)
266 #define DWC3_GCTL_GBLHIBERNATIONEN	BIT(1)
267 #define DWC3_GCTL_DSBLCLKGTNG		BIT(0)
268 
269 /* Global User Control 1 Register */
270 #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT	BIT(31)
271 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS	BIT(28)
272 #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK	BIT(26)
273 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW		BIT(24)
274 #define DWC3_GUCTL1_PARKMODE_DISABLE_SS		BIT(17)
275 #define DWC3_GUCTL1_PARKMODE_DISABLE_HS		BIT(16)
276 #define DWC3_GUCTL1_RESUME_OPMODE_HS_HOST	BIT(10)
277 
278 /* Global Status Register */
279 #define DWC3_GSTS_OTG_IP	BIT(10)
280 #define DWC3_GSTS_BC_IP		BIT(9)
281 #define DWC3_GSTS_ADP_IP	BIT(8)
282 #define DWC3_GSTS_HOST_IP	BIT(7)
283 #define DWC3_GSTS_DEVICE_IP	BIT(6)
284 #define DWC3_GSTS_CSR_TIMEOUT	BIT(5)
285 #define DWC3_GSTS_BUS_ERR_ADDR_VLD	BIT(4)
286 #define DWC3_GSTS_CURMOD(n)	((n) & 0x3)
287 #define DWC3_GSTS_CURMOD_DEVICE	0
288 #define DWC3_GSTS_CURMOD_HOST	1
289 
290 /* Global USB2 PHY Configuration Register */
291 #define DWC3_GUSB2PHYCFG_PHYSOFTRST	BIT(31)
292 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	BIT(30)
293 #define DWC3_GUSB2PHYCFG_ULPIEXTVBUSDRV	BIT(17)
294 #define DWC3_GUSB2PHYCFG_SUSPHY		BIT(6)
295 #define DWC3_GUSB2PHYCFG_ULPI_UTMI	BIT(4)
296 #define DWC3_GUSB2PHYCFG_ENBLSLPM	BIT(8)
297 #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
298 #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
299 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
300 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
301 #define USBTRDTIM_UTMI_8_BIT		9
302 #define USBTRDTIM_UTMI_16_BIT		5
303 #define UTMI_PHYIF_16_BIT		1
304 #define UTMI_PHYIF_8_BIT		0
305 
306 /* Global USB2 PHY Vendor Control Register */
307 #define DWC3_GUSB2PHYACC_NEWREGREQ	BIT(25)
308 #define DWC3_GUSB2PHYACC_DONE		BIT(24)
309 #define DWC3_GUSB2PHYACC_BUSY		BIT(23)
310 #define DWC3_GUSB2PHYACC_WRITE		BIT(22)
311 #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
312 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
313 #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
314 
315 /* Global USB3 PIPE Control Register */
316 #define DWC3_GUSB3PIPECTL_PHYSOFTRST	BIT(31)
317 #define DWC3_GUSB3PIPECTL_U2SSINP3OK	BIT(29)
318 #define DWC3_GUSB3PIPECTL_DISRXDETINP3	BIT(28)
319 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX	BIT(27)
320 #define DWC3_GUSB3PIPECTL_REQP1P2P3	BIT(24)
321 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
322 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
323 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
324 #define DWC3_GUSB3PIPECTL_DEPOCHANGE	BIT(18)
325 #define DWC3_GUSB3PIPECTL_SUSPHY	BIT(17)
326 #define DWC3_GUSB3PIPECTL_LFPSFILT	BIT(9)
327 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	BIT(8)
328 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
329 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
330 
331 /* Global TX Fifo Size Register */
332 #define DWC31_GTXFIFOSIZ_TXFRAMNUM	BIT(15)		/* DWC_usb31 only */
333 #define DWC31_GTXFIFOSIZ_TXFDEP(n)	((n) & 0x7fff)	/* DWC_usb31 only */
334 #define DWC3_GTXFIFOSIZ_TXFDEP(n)	((n) & 0xffff)
335 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
336 
337 /* Global RX Fifo Size Register */
338 #define DWC31_GRXFIFOSIZ_RXFDEP(n)	((n) & 0x7fff)	/* DWC_usb31 only */
339 #define DWC3_GRXFIFOSIZ_RXFDEP(n)	((n) & 0xffff)
340 
341 /* Global Event Size Registers */
342 #define DWC3_GEVNTSIZ_INTMASK		BIT(31)
343 #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
344 
345 /* Global HWPARAMS0 Register */
346 #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
347 #define DWC3_GHWPARAMS0_MODE_GADGET	0
348 #define DWC3_GHWPARAMS0_MODE_HOST	1
349 #define DWC3_GHWPARAMS0_MODE_DRD	2
350 #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
351 #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
352 #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
353 #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
354 #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
355 
356 /* Global HWPARAMS1 Register */
357 #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
358 #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
359 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
360 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
361 #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
362 #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
363 #define DWC3_GHWPARAMS1_ENDBC		BIT(31)
364 
365 /* Global HWPARAMS3 Register */
366 #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
367 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
368 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
369 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
370 #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
371 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
372 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
373 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
374 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
375 #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
376 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
377 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
378 
379 /* Global HWPARAMS4 Register */
380 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
381 #define DWC3_MAX_HIBER_SCRATCHBUFS		15
382 
383 /* Global HWPARAMS6 Register */
384 #define DWC3_GHWPARAMS6_BCSUPPORT		BIT(14)
385 #define DWC3_GHWPARAMS6_OTG3SUPPORT		BIT(13)
386 #define DWC3_GHWPARAMS6_ADPSUPPORT		BIT(12)
387 #define DWC3_GHWPARAMS6_HNPSUPPORT		BIT(11)
388 #define DWC3_GHWPARAMS6_SRPSUPPORT		BIT(10)
389 #define DWC3_GHWPARAMS6_EN_FPGA			BIT(7)
390 
391 /* DWC_usb32 only */
392 #define DWC3_GHWPARAMS6_MDWIDTH(n)		((n) & (0x3 << 8))
393 
394 /* Global HWPARAMS7 Register */
395 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
396 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
397 
398 /* Global HWPARAMS9 Register */
399 #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS	BIT(0)
400 #define DWC3_GHWPARAMS9_DEV_MST			BIT(1)
401 
402 /* Global Frame Length Adjustment Register */
403 #define DWC3_GFLADJ_30MHZ_SDBND_SEL		BIT(7)
404 #define DWC3_GFLADJ_30MHZ_MASK			0x3f
405 #define DWC3_GFLADJ_REFCLK_FLADJ_MASK		GENMASK(21, 8)
406 #define DWC3_GFLADJ_REFCLK_LPM_SEL		BIT(23)
407 #define DWC3_GFLADJ_240MHZDECR			GENMASK(30, 24)
408 #define DWC3_GFLADJ_240MHZDECR_PLS1		BIT(31)
409 
410 /* Global User Control Register*/
411 #define DWC3_GUCTL_REFCLKPER_MASK		0xffc00000
412 #define DWC3_GUCTL_REFCLKPER_SEL		22
413 
414 /* Global User Control Register 2 */
415 #define DWC3_GUCTL2_RST_ACTBITLATER		BIT(14)
416 
417 /* Global User Control Register 3 */
418 #define DWC3_GUCTL3_SPLITDISABLE		BIT(14)
419 
420 /* Device Configuration Register */
421 #define DWC3_DCFG_NUMLANES(n)	(((n) & 0x3) << 30) /* DWC_usb32 only */
422 
423 #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
424 #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
425 
426 #define DWC3_DCFG_SPEED_MASK	(7 << 0)
427 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
428 #define DWC3_DCFG_SUPERSPEED	(4 << 0)
429 #define DWC3_DCFG_HIGHSPEED	(0 << 0)
430 #define DWC3_DCFG_FULLSPEED	BIT(0)
431 
432 #define DWC3_DCFG_NUMP_SHIFT	17
433 #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
434 #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
435 #define DWC3_DCFG_LPM_CAP	BIT(22)
436 #define DWC3_DCFG_IGNSTRMPP	BIT(23)
437 
438 /* Device Control Register */
439 #define DWC3_DCTL_RUN_STOP	BIT(31)
440 #define DWC3_DCTL_CSFTRST	BIT(30)
441 #define DWC3_DCTL_LSFTRST	BIT(29)
442 
443 #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
444 #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
445 
446 #define DWC3_DCTL_APPL1RES	BIT(23)
447 
448 /* These apply for core versions 1.87a and earlier */
449 #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
450 #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
451 #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
452 #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
453 #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
454 #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
455 #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
456 
457 /* These apply for core versions 1.94a and later */
458 #define DWC3_DCTL_NYET_THRES(n)		(((n) & 0xf) << 20)
459 
460 #define DWC3_DCTL_KEEP_CONNECT		BIT(19)
461 #define DWC3_DCTL_L1_HIBER_EN		BIT(18)
462 #define DWC3_DCTL_CRS			BIT(17)
463 #define DWC3_DCTL_CSS			BIT(16)
464 
465 #define DWC3_DCTL_INITU2ENA		BIT(12)
466 #define DWC3_DCTL_ACCEPTU2ENA		BIT(11)
467 #define DWC3_DCTL_INITU1ENA		BIT(10)
468 #define DWC3_DCTL_ACCEPTU1ENA		BIT(9)
469 #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
470 
471 #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
472 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
473 
474 #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
475 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
476 #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
477 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
478 #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
479 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
480 #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
481 
482 /* Device Event Enable Register */
483 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	BIT(12)
484 #define DWC3_DEVTEN_EVNTOVERFLOWEN	BIT(11)
485 #define DWC3_DEVTEN_CMDCMPLTEN		BIT(10)
486 #define DWC3_DEVTEN_ERRTICERREN		BIT(9)
487 #define DWC3_DEVTEN_SOFEN		BIT(7)
488 #define DWC3_DEVTEN_U3L2L1SUSPEN	BIT(6)
489 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	BIT(5)
490 #define DWC3_DEVTEN_WKUPEVTEN		BIT(4)
491 #define DWC3_DEVTEN_ULSTCNGEN		BIT(3)
492 #define DWC3_DEVTEN_CONNECTDONEEN	BIT(2)
493 #define DWC3_DEVTEN_USBRSTEN		BIT(1)
494 #define DWC3_DEVTEN_DISCONNEVTEN	BIT(0)
495 
496 #define DWC3_DSTS_CONNLANES(n)		(((n) >> 30) & 0x3) /* DWC_usb32 only */
497 
498 /* Device Status Register */
499 #define DWC3_DSTS_DCNRD			BIT(29)
500 
501 /* This applies for core versions 1.87a and earlier */
502 #define DWC3_DSTS_PWRUPREQ		BIT(24)
503 
504 /* These apply for core versions 1.94a and later */
505 #define DWC3_DSTS_RSS			BIT(25)
506 #define DWC3_DSTS_SSS			BIT(24)
507 
508 #define DWC3_DSTS_COREIDLE		BIT(23)
509 #define DWC3_DSTS_DEVCTRLHLT		BIT(22)
510 
511 #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
512 #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
513 
514 #define DWC3_DSTS_RXFIFOEMPTY		BIT(17)
515 
516 #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
517 #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
518 
519 #define DWC3_DSTS_CONNECTSPD		(7 << 0)
520 
521 #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
522 #define DWC3_DSTS_SUPERSPEED		(4 << 0)
523 #define DWC3_DSTS_HIGHSPEED		(0 << 0)
524 #define DWC3_DSTS_FULLSPEED		BIT(0)
525 
526 /* Device Generic Command Register */
527 #define DWC3_DGCMD_SET_LMP		0x01
528 #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
529 #define DWC3_DGCMD_XMIT_FUNCTION	0x03
530 
531 /* These apply for core versions 1.94a and later */
532 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
533 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
534 
535 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
536 #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
537 #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
538 #define DWC3_DGCMD_SET_ENDPOINT_PRIME	0x0d
539 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
540 #define DWC3_DGCMD_DEV_NOTIFICATION	0x07
541 
542 #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
543 #define DWC3_DGCMD_CMDACT		BIT(10)
544 #define DWC3_DGCMD_CMDIOC		BIT(8)
545 
546 /* Device Generic Command Parameter Register */
547 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	BIT(0)
548 #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
549 #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
550 #define DWC3_DGCMDPAR_TX_FIFO			BIT(5)
551 #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
552 #define DWC3_DGCMDPAR_LOOPBACK_ENA		BIT(0)
553 #define DWC3_DGCMDPAR_DN_FUNC_WAKE		BIT(0)
554 #define DWC3_DGCMDPAR_INTF_SEL(n)		((n) << 4)
555 
556 /* Device Endpoint Command Register */
557 #define DWC3_DEPCMD_PARAM_SHIFT		16
558 #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
559 #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
560 #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
561 #define DWC3_DEPCMD_HIPRI_FORCERM	BIT(11)
562 #define DWC3_DEPCMD_CLEARPENDIN		BIT(11)
563 #define DWC3_DEPCMD_CMDACT		BIT(10)
564 #define DWC3_DEPCMD_CMDIOC		BIT(8)
565 
566 #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
567 #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
568 #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
569 #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
570 #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
571 #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
572 /* This applies for core versions 1.90a and earlier */
573 #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
574 /* This applies for core versions 1.94a and later */
575 #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
576 #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
577 #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
578 
579 #define DWC3_DEPCMD_CMD(x)		((x) & 0xf)
580 
581 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
582 #define DWC3_DALEPENA_EP(n)		BIT(n)
583 
584 /* DWC_usb32 DCFG1 config */
585 #define DWC3_DCFG1_DIS_MST_ENH		BIT(1)
586 
587 #define DWC3_DEPCMD_TYPE_CONTROL	0
588 #define DWC3_DEPCMD_TYPE_ISOC		1
589 #define DWC3_DEPCMD_TYPE_BULK		2
590 #define DWC3_DEPCMD_TYPE_INTR		3
591 
592 #define DWC3_DEV_IMOD_COUNT_SHIFT	16
593 #define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
594 #define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
595 #define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)
596 
597 /* OTG Configuration Register */
598 #define DWC3_OCFG_DISPWRCUTTOFF		BIT(5)
599 #define DWC3_OCFG_HIBDISMASK		BIT(4)
600 #define DWC3_OCFG_SFTRSTMASK		BIT(3)
601 #define DWC3_OCFG_OTGVERSION		BIT(2)
602 #define DWC3_OCFG_HNPCAP		BIT(1)
603 #define DWC3_OCFG_SRPCAP		BIT(0)
604 
605 /* OTG CTL Register */
606 #define DWC3_OCTL_OTG3GOERR		BIT(7)
607 #define DWC3_OCTL_PERIMODE		BIT(6)
608 #define DWC3_OCTL_PRTPWRCTL		BIT(5)
609 #define DWC3_OCTL_HNPREQ		BIT(4)
610 #define DWC3_OCTL_SESREQ		BIT(3)
611 #define DWC3_OCTL_TERMSELIDPULSE	BIT(2)
612 #define DWC3_OCTL_DEVSETHNPEN		BIT(1)
613 #define DWC3_OCTL_HSTSETHNPEN		BIT(0)
614 
615 /* OTG Event Register */
616 #define DWC3_OEVT_DEVICEMODE		BIT(31)
617 #define DWC3_OEVT_XHCIRUNSTPSET		BIT(27)
618 #define DWC3_OEVT_DEVRUNSTPSET		BIT(26)
619 #define DWC3_OEVT_HIBENTRY		BIT(25)
620 #define DWC3_OEVT_CONIDSTSCHNG		BIT(24)
621 #define DWC3_OEVT_HRRCONFNOTIF		BIT(23)
622 #define DWC3_OEVT_HRRINITNOTIF		BIT(22)
623 #define DWC3_OEVT_ADEVIDLE		BIT(21)
624 #define DWC3_OEVT_ADEVBHOSTEND		BIT(20)
625 #define DWC3_OEVT_ADEVHOST		BIT(19)
626 #define DWC3_OEVT_ADEVHNPCHNG		BIT(18)
627 #define DWC3_OEVT_ADEVSRPDET		BIT(17)
628 #define DWC3_OEVT_ADEVSESSENDDET	BIT(16)
629 #define DWC3_OEVT_BDEVBHOSTEND		BIT(11)
630 #define DWC3_OEVT_BDEVHNPCHNG		BIT(10)
631 #define DWC3_OEVT_BDEVSESSVLDDET	BIT(9)
632 #define DWC3_OEVT_BDEVVBUSCHNG		BIT(8)
633 #define DWC3_OEVT_BSESSVLD		BIT(3)
634 #define DWC3_OEVT_HSTNEGSTS		BIT(2)
635 #define DWC3_OEVT_SESREQSTS		BIT(1)
636 #define DWC3_OEVT_ERROR			BIT(0)
637 
638 /* OTG Event Enable Register */
639 #define DWC3_OEVTEN_XHCIRUNSTPSETEN	BIT(27)
640 #define DWC3_OEVTEN_DEVRUNSTPSETEN	BIT(26)
641 #define DWC3_OEVTEN_HIBENTRYEN		BIT(25)
642 #define DWC3_OEVTEN_CONIDSTSCHNGEN	BIT(24)
643 #define DWC3_OEVTEN_HRRCONFNOTIFEN	BIT(23)
644 #define DWC3_OEVTEN_HRRINITNOTIFEN	BIT(22)
645 #define DWC3_OEVTEN_ADEVIDLEEN		BIT(21)
646 #define DWC3_OEVTEN_ADEVBHOSTENDEN	BIT(20)
647 #define DWC3_OEVTEN_ADEVHOSTEN		BIT(19)
648 #define DWC3_OEVTEN_ADEVHNPCHNGEN	BIT(18)
649 #define DWC3_OEVTEN_ADEVSRPDETEN	BIT(17)
650 #define DWC3_OEVTEN_ADEVSESSENDDETEN	BIT(16)
651 #define DWC3_OEVTEN_BDEVBHOSTENDEN	BIT(11)
652 #define DWC3_OEVTEN_BDEVHNPCHNGEN	BIT(10)
653 #define DWC3_OEVTEN_BDEVSESSVLDDETEN	BIT(9)
654 #define DWC3_OEVTEN_BDEVVBUSCHNGEN	BIT(8)
655 
656 /* OTG Status Register */
657 #define DWC3_OSTS_DEVRUNSTP		BIT(13)
658 #define DWC3_OSTS_XHCIRUNSTP		BIT(12)
659 #define DWC3_OSTS_PERIPHERALSTATE	BIT(4)
660 #define DWC3_OSTS_XHCIPRTPOWER		BIT(3)
661 #define DWC3_OSTS_BSESVLD		BIT(2)
662 #define DWC3_OSTS_VBUSVLD		BIT(1)
663 #define DWC3_OSTS_CONIDSTS		BIT(0)
664 
665 /* Force Gen1 speed on Gen2 link */
666 #define DWC3_LLUCTL_FORCE_GEN1		BIT(10)
667 
668 /* Structures */
669 
670 struct dwc3_trb;
671 
672 /**
673  * struct dwc3_event_buffer - Software event buffer representation
674  * @buf: _THE_ buffer
675  * @cache: The buffer cache used in the threaded interrupt
676  * @length: size of this buffer
677  * @lpos: event offset
678  * @count: cache of last read event count register
679  * @flags: flags related to this event buffer
680  * @dma: dma_addr_t
681  * @dwc: pointer to DWC controller
682  */
683 struct dwc3_event_buffer {
684 	void			*buf;
685 	void			*cache;
686 	unsigned int		length;
687 	unsigned int		lpos;
688 	unsigned int		count;
689 	unsigned int		flags;
690 
691 #define DWC3_EVENT_PENDING	BIT(0)
692 
693 	dma_addr_t		dma;
694 
695 	struct dwc3		*dwc;
696 
697 	ANDROID_KABI_RESERVE(1);
698 };
699 
700 #define DWC3_EP_FLAG_STALLED	BIT(0)
701 #define DWC3_EP_FLAG_WEDGED	BIT(1)
702 
703 #define DWC3_EP_DIRECTION_TX	true
704 #define DWC3_EP_DIRECTION_RX	false
705 
706 #define DWC3_TRB_NUM		256
707 
708 /**
709  * struct dwc3_ep - device side endpoint representation
710  * @endpoint: usb endpoint
711  * @cancelled_list: list of cancelled requests for this endpoint
712  * @pending_list: list of pending requests for this endpoint
713  * @started_list: list of started requests on this endpoint
714  * @regs: pointer to first endpoint register
715  * @trb_pool: array of transaction buffers
716  * @trb_pool_dma: dma address of @trb_pool
717  * @trb_enqueue: enqueue 'pointer' into TRB array
718  * @trb_dequeue: dequeue 'pointer' into TRB array
719  * @dwc: pointer to DWC controller
720  * @saved_state: ep state saved during hibernation
721  * @flags: endpoint flags (wedged, stalled, ...)
722  * @number: endpoint number (1 - 15)
723  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
724  * @resource_index: Resource transfer index
725  * @frame_number: set to the frame number we want this transfer to start (ISOC)
726  * @interval: the interval on which the ISOC transfer is started
727  * @name: a human readable name e.g. ep1out-bulk
728  * @direction: true for TX, false for RX
729  * @stream_capable: true when streams are enabled
730  * @combo_num: the test combination BIT[15:14] of the frame number to test
731  *		isochronous START TRANSFER command failure workaround
732  * @start_cmd_status: the status of testing START TRANSFER command with
733  *		combo_num = 'b00
734  */
735 struct dwc3_ep {
736 	struct usb_ep		endpoint;
737 	struct list_head	cancelled_list;
738 	struct list_head	pending_list;
739 	struct list_head	started_list;
740 
741 	void __iomem		*regs;
742 
743 	struct dwc3_trb		*trb_pool;
744 	dma_addr_t		trb_pool_dma;
745 	struct dwc3		*dwc;
746 
747 	u32			saved_state;
748 	unsigned int		flags;
749 #define DWC3_EP_ENABLED			BIT(0)
750 #define DWC3_EP_STALL			BIT(1)
751 #define DWC3_EP_WEDGE			BIT(2)
752 #define DWC3_EP_TRANSFER_STARTED	BIT(3)
753 #define DWC3_EP_END_TRANSFER_PENDING	BIT(4)
754 #define DWC3_EP_PENDING_REQUEST		BIT(5)
755 #define DWC3_EP_DELAY_START		BIT(6)
756 #define DWC3_EP_WAIT_TRANSFER_COMPLETE	BIT(7)
757 #define DWC3_EP_IGNORE_NEXT_NOSTREAM	BIT(8)
758 #define DWC3_EP_FORCE_RESTART_STREAM	BIT(9)
759 #define DWC3_EP_FIRST_STREAM_PRIMED	BIT(10)
760 #define DWC3_EP_PENDING_CLEAR_STALL	BIT(11)
761 #define DWC3_EP_TXFIFO_RESIZED		BIT(12)
762 #define DWC3_EP_DELAY_STOP             BIT(13)
763 
764 	/* This last one is specific to EP0 */
765 #define DWC3_EP0_DIR_IN			BIT(31)
766 
767 	/*
768 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
769 	 * use a u8 type here. If anybody decides to increase number of TRBs to
770 	 * anything larger than 256 - I can't see why people would want to do
771 	 * this though - then this type needs to be changed.
772 	 *
773 	 * By using u8 types we ensure that our % operator when incrementing
774 	 * enqueue and dequeue get optimized away by the compiler.
775 	 */
776 	u8			trb_enqueue;
777 	u8			trb_dequeue;
778 
779 	u8			number;
780 	u8			type;
781 	u8			resource_index;
782 	u32			frame_number;
783 	u32			interval;
784 
785 	char			name[20];
786 
787 	unsigned		direction:1;
788 	unsigned		stream_capable:1;
789 
790 	/* For isochronous START TRANSFER workaround only */
791 	u8			combo_num;
792 	int			start_cmd_status;
793 
794 	ANDROID_KABI_RESERVE(1);
795 	ANDROID_KABI_RESERVE(2);
796 };
797 
798 enum dwc3_phy {
799 	DWC3_PHY_UNKNOWN = 0,
800 	DWC3_PHY_USB3,
801 	DWC3_PHY_USB2,
802 };
803 
804 enum dwc3_ep0_next {
805 	DWC3_EP0_UNKNOWN = 0,
806 	DWC3_EP0_COMPLETE,
807 	DWC3_EP0_NRDY_DATA,
808 	DWC3_EP0_NRDY_STATUS,
809 };
810 
811 enum dwc3_ep0_state {
812 	EP0_UNCONNECTED		= 0,
813 	EP0_SETUP_PHASE,
814 	EP0_DATA_PHASE,
815 	EP0_STATUS_PHASE,
816 };
817 
818 enum dwc3_link_state {
819 	/* In SuperSpeed */
820 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
821 	DWC3_LINK_STATE_U1		= 0x01,
822 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
823 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
824 	DWC3_LINK_STATE_SS_DIS		= 0x04,
825 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
826 	DWC3_LINK_STATE_SS_INACT	= 0x06,
827 	DWC3_LINK_STATE_POLL		= 0x07,
828 	DWC3_LINK_STATE_RECOV		= 0x08,
829 	DWC3_LINK_STATE_HRESET		= 0x09,
830 	DWC3_LINK_STATE_CMPLY		= 0x0a,
831 	DWC3_LINK_STATE_LPBK		= 0x0b,
832 	DWC3_LINK_STATE_RESET		= 0x0e,
833 	DWC3_LINK_STATE_RESUME		= 0x0f,
834 	DWC3_LINK_STATE_MASK		= 0x0f,
835 };
836 
837 /* TRB Length, PCM and Status */
838 #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
839 #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
840 #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
841 #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
842 
843 #define DWC3_TRBSTS_OK			0
844 #define DWC3_TRBSTS_MISSED_ISOC		1
845 #define DWC3_TRBSTS_SETUP_PENDING	2
846 #define DWC3_TRB_STS_XFER_IN_PROG	4
847 
848 /* TRB Control */
849 #define DWC3_TRB_CTRL_HWO		BIT(0)
850 #define DWC3_TRB_CTRL_LST		BIT(1)
851 #define DWC3_TRB_CTRL_CHN		BIT(2)
852 #define DWC3_TRB_CTRL_CSP		BIT(3)
853 #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
854 #define DWC3_TRB_CTRL_ISP_IMI		BIT(10)
855 #define DWC3_TRB_CTRL_IOC		BIT(11)
856 #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
857 #define DWC3_TRB_CTRL_GET_SID_SOFN(n)	(((n) & (0xffff << 14)) >> 14)
858 
859 #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
860 #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
861 #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
862 #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
863 #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
864 #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
865 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
866 #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
867 #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
868 
869 /**
870  * struct dwc3_trb - transfer request block (hw format)
871  * @bpl: DW0-3
872  * @bph: DW4-7
873  * @size: DW8-B
874  * @ctrl: DWC-F
875  */
876 struct dwc3_trb {
877 	u32		bpl;
878 	u32		bph;
879 	u32		size;
880 	u32		ctrl;
881 } __packed;
882 
883 /**
884  * struct dwc3_hwparams - copy of HWPARAMS registers
885  * @hwparams0: GHWPARAMS0
886  * @hwparams1: GHWPARAMS1
887  * @hwparams2: GHWPARAMS2
888  * @hwparams3: GHWPARAMS3
889  * @hwparams4: GHWPARAMS4
890  * @hwparams5: GHWPARAMS5
891  * @hwparams6: GHWPARAMS6
892  * @hwparams7: GHWPARAMS7
893  * @hwparams8: GHWPARAMS8
894  * @hwparams9: GHWPARAMS9
895  */
896 struct dwc3_hwparams {
897 	u32	hwparams0;
898 	u32	hwparams1;
899 	u32	hwparams2;
900 	u32	hwparams3;
901 	u32	hwparams4;
902 	u32	hwparams5;
903 	u32	hwparams6;
904 	u32	hwparams7;
905 	u32	hwparams8;
906 	u32	hwparams9;
907 
908 	ANDROID_KABI_RESERVE(1);
909 	ANDROID_KABI_RESERVE(2);
910 };
911 
912 /* HWPARAMS0 */
913 #define DWC3_MODE(n)		((n) & 0x7)
914 
915 /* HWPARAMS1 */
916 #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
917 
918 /* HWPARAMS3 */
919 #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
920 #define DWC3_NUM_EPS_MASK	(0x3f << 12)
921 #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
922 			(DWC3_NUM_EPS_MASK)) >> 12)
923 #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
924 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
925 
926 /* HWPARAMS7 */
927 #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
928 
929 /* HWPARAMS9 */
930 #define DWC3_MST_CAPABLE(p)	(!!((p)->hwparams9 &		\
931 			DWC3_GHWPARAMS9_DEV_MST))
932 
933 /**
934  * struct dwc3_request - representation of a transfer request
935  * @request: struct usb_request to be transferred
936  * @list: a list_head used for request queueing
937  * @dep: struct dwc3_ep owning this request
938  * @sg: pointer to first incomplete sg
939  * @start_sg: pointer to the sg which should be queued next
940  * @num_pending_sgs: counter to pending sgs
941  * @num_queued_sgs: counter to the number of sgs which already got queued
942  * @remaining: amount of data remaining
943  * @status: internal dwc3 request status tracking
944  * @epnum: endpoint number to which this request refers
945  * @trb: pointer to struct dwc3_trb
946  * @trb_dma: DMA address of @trb
947  * @num_trbs: number of TRBs used by this request
948  * @needs_extra_trb: true when request needs one extra TRB (either due to ZLP
949  *	or unaligned OUT)
950  * @direction: IN or OUT direction flag
951  * @mapped: true when request has been dma-mapped
952  */
953 struct dwc3_request {
954 	struct usb_request	request;
955 	struct list_head	list;
956 	struct dwc3_ep		*dep;
957 	struct scatterlist	*sg;
958 	struct scatterlist	*start_sg;
959 
960 	unsigned int		num_pending_sgs;
961 	unsigned int		num_queued_sgs;
962 	unsigned int		remaining;
963 
964 	unsigned int		status;
965 #define DWC3_REQUEST_STATUS_QUEUED		0
966 #define DWC3_REQUEST_STATUS_STARTED		1
967 #define DWC3_REQUEST_STATUS_DISCONNECTED	2
968 #define DWC3_REQUEST_STATUS_DEQUEUED		3
969 #define DWC3_REQUEST_STATUS_STALLED		4
970 #define DWC3_REQUEST_STATUS_COMPLETED		5
971 #define DWC3_REQUEST_STATUS_UNKNOWN		-1
972 
973 	u8			epnum;
974 	struct dwc3_trb		*trb;
975 	dma_addr_t		trb_dma;
976 
977 	unsigned int		num_trbs;
978 
979 	unsigned int		needs_extra_trb:1;
980 	unsigned int		direction:1;
981 	unsigned int		mapped:1;
982 
983 	ANDROID_KABI_RESERVE(1);
984 	ANDROID_KABI_RESERVE(2);
985 };
986 
987 /*
988  * struct dwc3_scratchpad_array - hibernation scratchpad array
989  * (format defined by hw)
990  */
991 struct dwc3_scratchpad_array {
992 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
993 };
994 
995 /**
996  * struct dwc3 - representation of our controller
997  * @drd_work: workqueue used for role swapping
998  * @ep0_trb: trb which is used for the ctrl_req
999  * @bounce: address of bounce buffer
1000  * @setup_buf: used while precessing STD USB requests
1001  * @ep0_trb_addr: dma address of @ep0_trb
1002  * @bounce_addr: dma address of @bounce
1003  * @ep0_usb_req: dummy req used while handling STD USB requests
1004  * @ep0_in_setup: one control transfer is completed and enter setup phase
1005  * @lock: for synchronizing
1006  * @mutex: for mode switching
1007  * @dev: pointer to our struct device
1008  * @sysdev: pointer to the DMA-capable device
1009  * @xhci: pointer to our xHCI child
1010  * @xhci_resources: struct resources for our @xhci child
1011  * @ev_buf: struct dwc3_event_buffer pointer
1012  * @eps: endpoint array
1013  * @gadget: device side representation of the peripheral controller
1014  * @gadget_driver: pointer to the gadget driver
1015  * @bus_clk: clock for accessing the registers
1016  * @ref_clk: reference clock
1017  * @susp_clk: clock used when the SS phy is in low power (S3) state
1018  * @reset: reset control
1019  * @regs: base address for our registers
1020  * @regs_size: address space size
1021  * @fladj: frame length adjustment
1022  * @ref_clk_per: reference clock period configuration
1023  * @irq_gadget: peripheral controller's IRQ number
1024  * @otg_irq: IRQ number for OTG IRQs
1025  * @current_otg_role: current role of operation while using the OTG block
1026  * @desired_otg_role: desired role of operation while using the OTG block
1027  * @otg_restart_host: flag that OTG controller needs to restart host
1028  * @u1u2: only used on revisions <1.83a for workaround
1029  * @maximum_speed: maximum speed requested (mainly for testing purposes)
1030  * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count
1031  * @gadget_max_speed: maximum gadget speed requested
1032  * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling
1033  *			rate and lane count.
1034  * @ip: controller's ID
1035  * @revision: controller's version of an IP
1036  * @version_type: VERSIONTYPE register contents, a sub release of a revision
1037  * @dr_mode: requested mode of operation
1038  * @current_dr_role: current role of operation when in dual-role mode
1039  * @desired_dr_role: desired role of operation when in dual-role mode
1040  * @edev: extcon handle
1041  * @edev_nb: extcon notifier
1042  * @hsphy_mode: UTMI phy mode, one of following:
1043  *		- USBPHY_INTERFACE_MODE_UTMI
1044  *		- USBPHY_INTERFACE_MODE_UTMIW
1045  * @role_sw: usb_role_switch handle
1046  * @role_switch_default_mode: default operation mode of controller while
1047  *			usb role is USB_ROLE_NONE.
1048  * @usb_psy: pointer to power supply interface.
1049  * @usb2_phy: pointer to USB2 PHY
1050  * @usb3_phy: pointer to USB3 PHY
1051  * @usb2_generic_phy: pointer to USB2 PHY
1052  * @usb3_generic_phy: pointer to USB3 PHY
1053  * @phys_ready: flag to indicate that PHYs are ready
1054  * @ulpi: pointer to ulpi interface
1055  * @ulpi_ready: flag to indicate that ULPI is initialized
1056  * @u2sel: parameter from Set SEL request.
1057  * @u2pel: parameter from Set SEL request.
1058  * @u1sel: parameter from Set SEL request.
1059  * @u1pel: parameter from Set SEL request.
1060  * @num_eps: number of endpoints
1061  * @ep0_next_event: hold the next expected event
1062  * @ep0state: state of endpoint zero
1063  * @link_state: link state
1064  * @speed: device speed (super, high, full, low)
1065  * @hwparams: copy of hwparams registers
1066  * @regset: debugfs pointer to regdump file
1067  * @dbg_lsp_select: current debug lsp mux register selection
1068  * @test_mode: true when we're entering a USB test mode
1069  * @test_mode_nr: test feature selector
1070  * @lpm_nyet_threshold: LPM NYET response threshold
1071  * @hird_threshold: HIRD threshold
1072  * @rx_thr_num_pkt: USB receive packet count
1073  * @rx_max_burst: max USB receive burst size
1074  * @tx_thr_num_pkt: USB transmit packet count
1075  * @tx_max_burst: max USB transmit burst size
1076  * @rx_thr_num_pkt_prd: periodic ESS receive packet count
1077  * @rx_max_burst_prd: max periodic ESS receive burst size
1078  * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
1079  * @tx_max_burst_prd: max periodic ESS transmit burst size
1080  * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize
1081  * @clear_stall_protocol: endpoint number that requires a delayed status phase
1082  * @num_hc_interrupters: number of host controller interrupters
1083  * @hsphy_interface: "utmi" or "ulpi"
1084  * @connected: true when we're connected to a host, false otherwise
1085  * @softconnect: true when gadget connect is called, false when disconnect runs
1086  * @delayed_status: true when gadget driver asks for delayed status
1087  * @ep0_bounced: true when we used bounce buffer
1088  * @ep0_expect_in: true when we expect a DATA IN transfer
1089  * @sysdev_is_parent: true when dwc3 device has a parent driver
1090  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
1091  *			there's now way for software to detect this in runtime.
1092  * @is_utmi_l1_suspend: the core asserts output signal
1093  *	0	- utmi_sleep_n
1094  *	1	- utmi_l1_suspend_n
1095  * @is_fpga: true when we are using the FPGA board
1096  * @pending_events: true when we have pending IRQs to be handled
1097  * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints
1098  * @pullups_connected: true when Run/Stop bit is set
1099  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
1100  * @three_stage_setup: set if we perform a three phase setup
1101  * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is
1102  *			not needed for DWC_usb31 version 1.70a-ea06 and below
1103  * @usb3_lpm_capable: set if hadrware supports Link Power Management
1104  * @usb2_lpm_disable: set to disable usb2 lpm for host
1105  * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget
1106  * @disable_scramble_quirk: set if we enable the disable scramble quirk
1107  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
1108  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
1109  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
1110  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
1111  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
1112  * @lfps_filter_quirk: set if we enable LFPS filter quirk
1113  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
1114  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
1115  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
1116  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
1117  *                      disabling the suspend signal to the PHY.
1118  * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled.
1119  * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled.
1120  * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
1121  * @async_callbacks: if set, indicate that async callbacks will be used.
1122  *
1123  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
1124  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
1125  *			provide a free-running PHY clock.
1126  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
1127  *			change quirk.
1128  * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
1129  *			check during HS transmit.
1130  * @resume_hs_terminations: Set if we enable quirk for fixing improper crc
1131  *			generation after resume from suspend.
1132  * @ulpi_ext_vbus_drv: Set to confiure the upli chip to drives CPEN pin
1133  *			VBUS with an external supply.
1134  * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed
1135  *			instances in park mode.
1136  * @parkmode_disable_hs_quirk: set if we need to disable all HishSpeed
1137  *			instances in park mode.
1138  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
1139  * @tx_de_emphasis: Tx de-emphasis value
1140  *	0	- -6dB de-emphasis
1141  *	1	- -3.5dB de-emphasis
1142  *	2	- No de-emphasis
1143  *	3	- Reserved
1144  * @dis_metastability_quirk: set to disable metastability quirk.
1145  * @dis_split_quirk: set to disable split boundary.
1146  * @sys_wakeup: set if the device may do system wakeup.
1147  * @wakeup_configured: set if the device is configured for remote wakeup.
1148  * @suspended: set to track suspend event due to U3/L2.
1149  * @imod_interval: set the interrupt moderation interval in 250ns
1150  *			increments or 0 to disable.
1151  * @max_cfg_eps: current max number of IN eps used across all USB configs.
1152  * @last_fifo_depth: last fifo depth used to determine next fifo ram start
1153  *		     address.
1154  * @num_ep_resized: carries the current number endpoints which have had its tx
1155  *		    fifo resized.
1156  * @debug_root: root debugfs directory for this device to put its files in.
1157  */
1158 struct dwc3 {
1159 	struct work_struct	drd_work;
1160 	struct dwc3_trb		*ep0_trb;
1161 	void			*bounce;
1162 	u8			*setup_buf;
1163 	dma_addr_t		ep0_trb_addr;
1164 	dma_addr_t		bounce_addr;
1165 	struct dwc3_request	ep0_usb_req;
1166 	struct completion	ep0_in_setup;
1167 
1168 	/* device lock */
1169 	spinlock_t		lock;
1170 
1171 	/* mode switching lock */
1172 	struct mutex		mutex;
1173 
1174 	struct device		*dev;
1175 	struct device		*sysdev;
1176 
1177 	struct platform_device	*xhci;
1178 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1179 
1180 	struct dwc3_event_buffer *ev_buf;
1181 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
1182 
1183 	struct usb_gadget	*gadget;
1184 	struct usb_gadget_driver *gadget_driver;
1185 
1186 	struct clk		*bus_clk;
1187 	struct clk		*ref_clk;
1188 	struct clk		*susp_clk;
1189 
1190 	struct reset_control	*reset;
1191 
1192 	struct usb_phy		*usb2_phy;
1193 	struct usb_phy		*usb3_phy;
1194 
1195 	struct phy		*usb2_generic_phy;
1196 	struct phy		*usb3_generic_phy;
1197 
1198 	bool			phys_ready;
1199 
1200 	struct ulpi		*ulpi;
1201 	bool			ulpi_ready;
1202 
1203 	void __iomem		*regs;
1204 	size_t			regs_size;
1205 
1206 	enum usb_dr_mode	dr_mode;
1207 	u32			current_dr_role;
1208 	u32			desired_dr_role;
1209 	struct extcon_dev	*edev;
1210 	struct notifier_block	edev_nb;
1211 	enum usb_phy_interface	hsphy_mode;
1212 	struct usb_role_switch	*role_sw;
1213 	enum usb_dr_mode	role_switch_default_mode;
1214 
1215 	struct power_supply	*usb_psy;
1216 
1217 	u32			fladj;
1218 	u32			ref_clk_per;
1219 	u32			irq_gadget;
1220 	u32			otg_irq;
1221 	u32			current_otg_role;
1222 	u32			desired_otg_role;
1223 	bool			otg_restart_host;
1224 	u32			u1u2;
1225 	u32			maximum_speed;
1226 	u32			gadget_max_speed;
1227 	enum usb_ssp_rate	max_ssp_rate;
1228 	enum usb_ssp_rate	gadget_ssp_rate;
1229 
1230 	u32			ip;
1231 
1232 #define DWC3_IP			0x5533
1233 #define DWC31_IP		0x3331
1234 #define DWC32_IP		0x3332
1235 
1236 	u32			revision;
1237 
1238 #define DWC3_REVISION_ANY	0x0
1239 #define DWC3_REVISION_173A	0x5533173a
1240 #define DWC3_REVISION_175A	0x5533175a
1241 #define DWC3_REVISION_180A	0x5533180a
1242 #define DWC3_REVISION_183A	0x5533183a
1243 #define DWC3_REVISION_185A	0x5533185a
1244 #define DWC3_REVISION_187A	0x5533187a
1245 #define DWC3_REVISION_188A	0x5533188a
1246 #define DWC3_REVISION_190A	0x5533190a
1247 #define DWC3_REVISION_194A	0x5533194a
1248 #define DWC3_REVISION_200A	0x5533200a
1249 #define DWC3_REVISION_202A	0x5533202a
1250 #define DWC3_REVISION_210A	0x5533210a
1251 #define DWC3_REVISION_220A	0x5533220a
1252 #define DWC3_REVISION_230A	0x5533230a
1253 #define DWC3_REVISION_240A	0x5533240a
1254 #define DWC3_REVISION_250A	0x5533250a
1255 #define DWC3_REVISION_260A	0x5533260a
1256 #define DWC3_REVISION_270A	0x5533270a
1257 #define DWC3_REVISION_280A	0x5533280a
1258 #define DWC3_REVISION_290A	0x5533290a
1259 #define DWC3_REVISION_300A	0x5533300a
1260 #define DWC3_REVISION_310A	0x5533310a
1261 #define DWC3_REVISION_330A	0x5533330a
1262 
1263 #define DWC31_REVISION_ANY	0x0
1264 #define DWC31_REVISION_110A	0x3131302a
1265 #define DWC31_REVISION_120A	0x3132302a
1266 #define DWC31_REVISION_160A	0x3136302a
1267 #define DWC31_REVISION_170A	0x3137302a
1268 #define DWC31_REVISION_180A	0x3138302a
1269 #define DWC31_REVISION_190A	0x3139302a
1270 #define DWC31_REVISION_200A	0x3230302a
1271 
1272 #define DWC32_REVISION_ANY	0x0
1273 #define DWC32_REVISION_100A	0x3130302a
1274 
1275 	u32			version_type;
1276 
1277 #define DWC31_VERSIONTYPE_ANY		0x0
1278 #define DWC31_VERSIONTYPE_EA01		0x65613031
1279 #define DWC31_VERSIONTYPE_EA02		0x65613032
1280 #define DWC31_VERSIONTYPE_EA03		0x65613033
1281 #define DWC31_VERSIONTYPE_EA04		0x65613034
1282 #define DWC31_VERSIONTYPE_EA05		0x65613035
1283 #define DWC31_VERSIONTYPE_EA06		0x65613036
1284 
1285 	enum dwc3_ep0_next	ep0_next_event;
1286 	enum dwc3_ep0_state	ep0state;
1287 	enum dwc3_link_state	link_state;
1288 
1289 	u16			u2sel;
1290 	u16			u2pel;
1291 	u8			u1sel;
1292 	u8			u1pel;
1293 
1294 	u8			speed;
1295 
1296 	u8			num_eps;
1297 
1298 	struct dwc3_hwparams	hwparams;
1299 	struct debugfs_regset32	*regset;
1300 
1301 	u32			dbg_lsp_select;
1302 
1303 	u8			test_mode;
1304 	u8			test_mode_nr;
1305 	u8			lpm_nyet_threshold;
1306 	u8			hird_threshold;
1307 	u8			rx_thr_num_pkt;
1308 	u8			rx_max_burst;
1309 	u8			tx_thr_num_pkt;
1310 	u8			tx_max_burst;
1311 	u8			rx_thr_num_pkt_prd;
1312 	u8			rx_max_burst_prd;
1313 	u8			tx_thr_num_pkt_prd;
1314 	u8			tx_max_burst_prd;
1315 	u8			tx_fifo_resize_max_num;
1316 	u8			clear_stall_protocol;
1317 	u16			num_hc_interrupters;
1318 
1319 	const char		*hsphy_interface;
1320 
1321 	unsigned		connected:1;
1322 	unsigned		softconnect:1;
1323 	unsigned		delayed_status:1;
1324 	unsigned		ep0_bounced:1;
1325 	unsigned		ep0_expect_in:1;
1326 	unsigned		sysdev_is_parent:1;
1327 	unsigned		has_lpm_erratum:1;
1328 	unsigned		is_utmi_l1_suspend:1;
1329 	unsigned		is_fpga:1;
1330 	unsigned		pending_events:1;
1331 	unsigned		do_fifo_resize:1;
1332 	unsigned		pullups_connected:1;
1333 	unsigned		setup_packet_pending:1;
1334 	unsigned		three_stage_setup:1;
1335 	unsigned		dis_start_transfer_quirk:1;
1336 	unsigned		usb3_lpm_capable:1;
1337 	unsigned		usb2_lpm_disable:1;
1338 	unsigned		usb2_gadget_lpm_disable:1;
1339 
1340 	unsigned		disable_scramble_quirk:1;
1341 	unsigned		u2exit_lfps_quirk:1;
1342 	unsigned		u2ss_inp3_quirk:1;
1343 	unsigned		req_p1p2p3_quirk:1;
1344 	unsigned                del_p1p2p3_quirk:1;
1345 	unsigned		del_phy_power_chg_quirk:1;
1346 	unsigned		lfps_filter_quirk:1;
1347 	unsigned		rx_detect_poll_quirk:1;
1348 	unsigned		dis_u3_susphy_quirk:1;
1349 	unsigned		dis_u2_susphy_quirk:1;
1350 	unsigned		dis_enblslpm_quirk:1;
1351 	unsigned		dis_u1_entry_quirk:1;
1352 	unsigned		dis_u2_entry_quirk:1;
1353 	unsigned		dis_rxdet_inp3_quirk:1;
1354 	unsigned		dis_u2_freeclk_exists_quirk:1;
1355 	unsigned		dis_del_phy_power_chg_quirk:1;
1356 	unsigned		dis_tx_ipgap_linecheck_quirk:1;
1357 	unsigned		resume_hs_terminations:1;
1358 	unsigned		ulpi_ext_vbus_drv:1;
1359 	unsigned		parkmode_disable_ss_quirk:1;
1360 	unsigned		parkmode_disable_hs_quirk:1;
1361 	unsigned		gfladj_refclk_lpm_sel:1;
1362 
1363 	unsigned		tx_de_emphasis_quirk:1;
1364 	unsigned		tx_de_emphasis:2;
1365 
1366 	unsigned		dis_metastability_quirk:1;
1367 
1368 	unsigned		dis_split_quirk:1;
1369 	unsigned		async_callbacks:1;
1370 	unsigned		sys_wakeup:1;
1371 	unsigned		wakeup_configured:1;
1372 	unsigned		suspended:1;
1373 
1374 	u16			imod_interval;
1375 
1376 	int			max_cfg_eps;
1377 	int			last_fifo_depth;
1378 	int			num_ep_resized;
1379 	struct dentry		*debug_root;
1380 
1381 	ANDROID_KABI_RESERVE(1);
1382 	ANDROID_KABI_RESERVE(2);
1383 	ANDROID_KABI_RESERVE(3);
1384 	ANDROID_KABI_RESERVE(4);
1385 };
1386 
1387 #define INCRX_BURST_MODE 0
1388 #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1389 
1390 #define work_to_dwc(w)		(container_of((w), struct dwc3, drd_work))
1391 
1392 /* -------------------------------------------------------------------------- */
1393 
1394 struct dwc3_event_type {
1395 	u32	is_devspec:1;
1396 	u32	type:7;
1397 	u32	reserved8_31:24;
1398 } __packed;
1399 
1400 #define DWC3_DEPEVT_XFERCOMPLETE	0x01
1401 #define DWC3_DEPEVT_XFERINPROGRESS	0x02
1402 #define DWC3_DEPEVT_XFERNOTREADY	0x03
1403 #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
1404 #define DWC3_DEPEVT_STREAMEVT		0x06
1405 #define DWC3_DEPEVT_EPCMDCMPLT		0x07
1406 
1407 /**
1408  * struct dwc3_event_depevt - Device Endpoint Events
1409  * @one_bit: indicates this is an endpoint event (not used)
1410  * @endpoint_number: number of the endpoint
1411  * @endpoint_event: The event we have:
1412  *	0x00	- Reserved
1413  *	0x01	- XferComplete
1414  *	0x02	- XferInProgress
1415  *	0x03	- XferNotReady
1416  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1417  *	0x05	- Reserved
1418  *	0x06	- StreamEvt
1419  *	0x07	- EPCmdCmplt
1420  * @reserved11_10: Reserved, don't use.
1421  * @status: Indicates the status of the event. Refer to databook for
1422  *	more information.
1423  * @parameters: Parameters of the current event. Refer to databook for
1424  *	more information.
1425  */
1426 struct dwc3_event_depevt {
1427 	u32	one_bit:1;
1428 	u32	endpoint_number:5;
1429 	u32	endpoint_event:4;
1430 	u32	reserved11_10:2;
1431 	u32	status:4;
1432 
1433 /* Within XferNotReady */
1434 #define DEPEVT_STATUS_TRANSFER_ACTIVE	BIT(3)
1435 
1436 /* Within XferComplete or XferInProgress */
1437 #define DEPEVT_STATUS_BUSERR	BIT(0)
1438 #define DEPEVT_STATUS_SHORT	BIT(1)
1439 #define DEPEVT_STATUS_IOC	BIT(2)
1440 #define DEPEVT_STATUS_LST	BIT(3) /* XferComplete */
1441 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1442 
1443 /* Stream event only */
1444 #define DEPEVT_STREAMEVT_FOUND		1
1445 #define DEPEVT_STREAMEVT_NOTFOUND	2
1446 
1447 /* Stream event parameter */
1448 #define DEPEVT_STREAM_PRIME		0xfffe
1449 #define DEPEVT_STREAM_NOSTREAM		0x0
1450 
1451 /* Control-only Status */
1452 #define DEPEVT_STATUS_CONTROL_DATA	1
1453 #define DEPEVT_STATUS_CONTROL_STATUS	2
1454 #define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1455 
1456 /* In response to Start Transfer */
1457 #define DEPEVT_TRANSFER_NO_RESOURCE	1
1458 #define DEPEVT_TRANSFER_BUS_EXPIRY	2
1459 
1460 	u32	parameters:16;
1461 
1462 /* For Command Complete Events */
1463 #define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1464 } __packed;
1465 
1466 /**
1467  * struct dwc3_event_devt - Device Events
1468  * @one_bit: indicates this is a non-endpoint event (not used)
1469  * @device_event: indicates it's a device event. Should read as 0x00
1470  * @type: indicates the type of device event.
1471  *	0	- DisconnEvt
1472  *	1	- USBRst
1473  *	2	- ConnectDone
1474  *	3	- ULStChng
1475  *	4	- WkUpEvt
1476  *	5	- Reserved
1477  *	6	- Suspend (EOPF on revisions 2.10a and prior)
1478  *	7	- SOF
1479  *	8	- Reserved
1480  *	9	- ErrticErr
1481  *	10	- CmdCmplt
1482  *	11	- EvntOverflow
1483  *	12	- VndrDevTstRcved
1484  * @reserved15_12: Reserved, not used
1485  * @event_info: Information about this event
1486  * @reserved31_25: Reserved, not used
1487  */
1488 struct dwc3_event_devt {
1489 	u32	one_bit:1;
1490 	u32	device_event:7;
1491 	u32	type:4;
1492 	u32	reserved15_12:4;
1493 	u32	event_info:9;
1494 	u32	reserved31_25:7;
1495 } __packed;
1496 
1497 /**
1498  * struct dwc3_event_gevt - Other Core Events
1499  * @one_bit: indicates this is a non-endpoint event (not used)
1500  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1501  * @phy_port_number: self-explanatory
1502  * @reserved31_12: Reserved, not used.
1503  */
1504 struct dwc3_event_gevt {
1505 	u32	one_bit:1;
1506 	u32	device_event:7;
1507 	u32	phy_port_number:4;
1508 	u32	reserved31_12:20;
1509 } __packed;
1510 
1511 /**
1512  * union dwc3_event - representation of Event Buffer contents
1513  * @raw: raw 32-bit event
1514  * @type: the type of the event
1515  * @depevt: Device Endpoint Event
1516  * @devt: Device Event
1517  * @gevt: Global Event
1518  */
1519 union dwc3_event {
1520 	u32				raw;
1521 	struct dwc3_event_type		type;
1522 	struct dwc3_event_depevt	depevt;
1523 	struct dwc3_event_devt		devt;
1524 	struct dwc3_event_gevt		gevt;
1525 };
1526 
1527 /**
1528  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1529  * parameters
1530  * @param2: third parameter
1531  * @param1: second parameter
1532  * @param0: first parameter
1533  */
1534 struct dwc3_gadget_ep_cmd_params {
1535 	u32	param2;
1536 	u32	param1;
1537 	u32	param0;
1538 };
1539 
1540 /*
1541  * DWC3 Features to be used as Driver Data
1542  */
1543 
1544 #define DWC3_HAS_PERIPHERAL		BIT(0)
1545 #define DWC3_HAS_XHCI			BIT(1)
1546 #define DWC3_HAS_OTG			BIT(3)
1547 
1548 /* prototypes */
1549 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1550 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1551 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1552 
1553 #define DWC3_IP_IS(_ip)							\
1554 	(dwc->ip == _ip##_IP)
1555 
1556 #define DWC3_VER_IS(_ip, _ver)						\
1557 	(DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
1558 
1559 #define DWC3_VER_IS_PRIOR(_ip, _ver)					\
1560 	(DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
1561 
1562 #define DWC3_VER_IS_WITHIN(_ip, _from, _to)				\
1563 	(DWC3_IP_IS(_ip) &&						\
1564 	 dwc->revision >= _ip##_REVISION_##_from &&			\
1565 	 (!(_ip##_REVISION_##_to) ||					\
1566 	  dwc->revision <= _ip##_REVISION_##_to))
1567 
1568 #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to)			\
1569 	(DWC3_VER_IS(_ip, _ver) &&					\
1570 	 dwc->version_type >= _ip##_VERSIONTYPE_##_from &&		\
1571 	 (!(_ip##_VERSIONTYPE_##_to) ||					\
1572 	  dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1573 
1574 /**
1575  * dwc3_mdwidth - get MDWIDTH value in bits
1576  * @dwc: pointer to our context structure
1577  *
1578  * Return MDWIDTH configuration value in bits.
1579  */
dwc3_mdwidth(struct dwc3 * dwc)1580 static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1581 {
1582 	u32 mdwidth;
1583 
1584 	mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1585 	if (DWC3_IP_IS(DWC32))
1586 		mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1587 
1588 	return mdwidth;
1589 }
1590 
1591 bool dwc3_has_imod(struct dwc3 *dwc);
1592 
1593 int dwc3_event_buffers_setup(struct dwc3 *dwc);
1594 void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1595 
1596 int dwc3_core_soft_reset(struct dwc3 *dwc);
1597 void dwc3_enable_susphy(struct dwc3 *dwc, bool enable);
1598 
1599 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1600 int dwc3_host_init(struct dwc3 *dwc);
1601 void dwc3_host_exit(struct dwc3 *dwc);
1602 #else
dwc3_host_init(struct dwc3 * dwc)1603 static inline int dwc3_host_init(struct dwc3 *dwc)
1604 { return 0; }
dwc3_host_exit(struct dwc3 * dwc)1605 static inline void dwc3_host_exit(struct dwc3 *dwc)
1606 { }
1607 #endif
1608 
1609 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1610 int dwc3_gadget_init(struct dwc3 *dwc);
1611 void dwc3_gadget_exit(struct dwc3 *dwc);
1612 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1613 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1614 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1615 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1616 		struct dwc3_gadget_ep_cmd_params *params);
1617 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
1618 		u32 param);
1619 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc);
1620 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status);
1621 #else
dwc3_gadget_init(struct dwc3 * dwc)1622 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1623 { return 0; }
dwc3_gadget_exit(struct dwc3 * dwc)1624 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1625 { }
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)1626 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1627 { return 0; }
dwc3_gadget_get_link_state(struct dwc3 * dwc)1628 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1629 { return 0; }
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)1630 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1631 		enum dwc3_link_state state)
1632 { return 0; }
1633 
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned int cmd,struct dwc3_gadget_ep_cmd_params * params)1634 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1635 		struct dwc3_gadget_ep_cmd_params *params)
1636 { return 0; }
dwc3_send_gadget_generic_command(struct dwc3 * dwc,int cmd,u32 param)1637 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1638 		int cmd, u32 param)
1639 { return 0; }
dwc3_gadget_clear_tx_fifos(struct dwc3 * dwc)1640 static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
1641 { }
1642 #endif
1643 
1644 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1645 int dwc3_drd_init(struct dwc3 *dwc);
1646 void dwc3_drd_exit(struct dwc3 *dwc);
1647 void dwc3_otg_init(struct dwc3 *dwc);
1648 void dwc3_otg_exit(struct dwc3 *dwc);
1649 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1650 void dwc3_otg_host_init(struct dwc3 *dwc);
1651 #else
dwc3_drd_init(struct dwc3 * dwc)1652 static inline int dwc3_drd_init(struct dwc3 *dwc)
1653 { return 0; }
dwc3_drd_exit(struct dwc3 * dwc)1654 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1655 { }
dwc3_otg_init(struct dwc3 * dwc)1656 static inline void dwc3_otg_init(struct dwc3 *dwc)
1657 { }
dwc3_otg_exit(struct dwc3 * dwc)1658 static inline void dwc3_otg_exit(struct dwc3 *dwc)
1659 { }
dwc3_otg_update(struct dwc3 * dwc,bool ignore_idstatus)1660 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1661 { }
dwc3_otg_host_init(struct dwc3 * dwc)1662 static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1663 { }
1664 #endif
1665 
1666 /* power management interface */
1667 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1668 int dwc3_gadget_suspend(struct dwc3 *dwc);
1669 int dwc3_gadget_resume(struct dwc3 *dwc);
1670 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1671 #else
dwc3_gadget_suspend(struct dwc3 * dwc)1672 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1673 {
1674 	return 0;
1675 }
1676 
dwc3_gadget_resume(struct dwc3 * dwc)1677 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1678 {
1679 	return 0;
1680 }
1681 
dwc3_gadget_process_pending_events(struct dwc3 * dwc)1682 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1683 {
1684 }
1685 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1686 
1687 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1688 int dwc3_ulpi_init(struct dwc3 *dwc);
1689 void dwc3_ulpi_exit(struct dwc3 *dwc);
1690 #else
dwc3_ulpi_init(struct dwc3 * dwc)1691 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1692 { return 0; }
dwc3_ulpi_exit(struct dwc3 * dwc)1693 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1694 { }
1695 #endif
1696 
1697 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1698