• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Copyright © 2023 Intel Corporation
4  */
5 
6 #ifndef __INTEL_DISPLAY_DEVICE_H__
7 #define __INTEL_DISPLAY_DEVICE_H__
8 
9 #include <linux/types.h>
10 
11 #include "intel_display_limits.h"
12 
13 struct drm_i915_private;
14 struct drm_printer;
15 
16 #define DEV_INFO_DISPLAY_FOR_EACH_FLAG(func) \
17 	/* Keep in alphabetical order */ \
18 	func(cursor_needs_physical); \
19 	func(has_cdclk_crawl); \
20 	func(has_cdclk_squash); \
21 	func(has_ddi); \
22 	func(has_dp_mst); \
23 	func(has_dsb); \
24 	func(has_fpga_dbg); \
25 	func(has_gmch); \
26 	func(has_hotplug); \
27 	func(has_hti); \
28 	func(has_ipc); \
29 	func(has_overlay); \
30 	func(has_psr); \
31 	func(has_psr_hw_tracking); \
32 	func(overlay_needs_physical); \
33 	func(supports_tv);
34 
35 #define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)
36 #define HAS_CDCLK_CRAWL(i915)		(DISPLAY_INFO(i915)->has_cdclk_crawl)
37 #define HAS_CDCLK_SQUASH(i915)		(DISPLAY_INFO(i915)->has_cdclk_squash)
38 #define HAS_CUR_FBC(i915)		(!HAS_GMCH(i915) && DISPLAY_VER(i915) >= 7)
39 #define HAS_D12_PLANE_MINIMIZATION(i915) (IS_ROCKETLAKE(i915) || IS_ALDERLAKE_S(i915))
40 #define HAS_DDI(i915)			(DISPLAY_INFO(i915)->has_ddi)
41 #define HAS_DISPLAY(i915)		(DISPLAY_RUNTIME_INFO(i915)->pipe_mask != 0)
42 #define HAS_DMC(i915)			(DISPLAY_RUNTIME_INFO(i915)->has_dmc)
43 #define HAS_DOUBLE_BUFFERED_M_N(i915)	(DISPLAY_VER(i915) >= 9 || IS_BROADWELL(i915))
44 #define HAS_DP_MST(i915)		(DISPLAY_INFO(i915)->has_dp_mst)
45 #define HAS_DP20(i915)			(IS_DG2(i915) || DISPLAY_VER(i915) >= 14)
46 #define HAS_DPT(i915)			(DISPLAY_VER(i915) >= 13)
47 #define HAS_DSB(i915)			(DISPLAY_INFO(i915)->has_dsb)
48 #define HAS_DSC(__i915)			(DISPLAY_RUNTIME_INFO(__i915)->has_dsc)
49 #define HAS_DSC_MST(__i915)		(DISPLAY_VER(__i915) >= 12 && HAS_DSC(__i915))
50 #define HAS_FBC(i915)			(DISPLAY_RUNTIME_INFO(i915)->fbc_mask != 0)
51 #define HAS_FPGA_DBG_UNCLAIMED(i915)	(DISPLAY_INFO(i915)->has_fpga_dbg)
52 #define HAS_FW_BLC(i915)		(DISPLAY_VER(i915) > 2)
53 #define HAS_GMBUS_IRQ(i915)		(DISPLAY_VER(i915) >= 4)
54 #define HAS_GMBUS_BURST_READ(i915)	(DISPLAY_VER(i915) >= 10 || IS_KABYLAKE(i915))
55 #define HAS_GMCH(i915)			(DISPLAY_INFO(i915)->has_gmch)
56 #define HAS_HW_SAGV_WM(i915)		(DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))
57 #define HAS_IPC(i915)			(DISPLAY_INFO(i915)->has_ipc)
58 #define HAS_IPS(i915)			(IS_HASWELL_ULT(i915) || IS_BROADWELL(i915))
59 #define HAS_LSPCON(i915)		(IS_DISPLAY_VER(i915, 9, 10))
60 #define HAS_MBUS_JOINING(i915)		(IS_ALDERLAKE_P(i915) || DISPLAY_VER(i915) >= 14)
61 #define HAS_MSO(i915)			(DISPLAY_VER(i915) >= 12)
62 #define HAS_OVERLAY(i915)		(DISPLAY_INFO(i915)->has_overlay)
63 #define HAS_PSR(i915)			(DISPLAY_INFO(i915)->has_psr)
64 #define HAS_PSR_HW_TRACKING(i915)	(DISPLAY_INFO(i915)->has_psr_hw_tracking)
65 #define HAS_PSR2_SEL_FETCH(i915)	(DISPLAY_VER(i915) >= 12)
66 #define HAS_SAGV(i915)			(DISPLAY_VER(i915) >= 9 && !IS_LP(i915))
67 #define HAS_TRANSCODER(i915, trans)	((DISPLAY_RUNTIME_INFO(i915)->cpu_transcoder_mask & \
68 					  BIT(trans)) != 0)
69 #define HAS_VRR(i915)			(DISPLAY_VER(i915) >= 11)
70 #define INTEL_NUM_PIPES(i915)		(hweight8(DISPLAY_RUNTIME_INFO(i915)->pipe_mask))
71 #define I915_HAS_HOTPLUG(i915)		(DISPLAY_INFO(i915)->has_hotplug)
72 #define OVERLAY_NEEDS_PHYSICAL(i915)	(DISPLAY_INFO(i915)->overlay_needs_physical)
73 #define SUPPORTS_TV(i915)		(DISPLAY_INFO(i915)->supports_tv)
74 
75 struct intel_display_runtime_info {
76 	struct {
77 		u16 ver;
78 		u16 rel;
79 		u16 step;
80 	} ip;
81 
82 	u8 pipe_mask;
83 	u8 cpu_transcoder_mask;
84 	u16 port_mask;
85 
86 	u8 num_sprites[I915_MAX_PIPES];
87 	u8 num_scalers[I915_MAX_PIPES];
88 
89 	u8 fbc_mask;
90 
91 	bool has_hdcp;
92 	bool has_dmc;
93 	bool has_dsc;
94 };
95 
96 struct intel_display_device_info {
97 	/* Initial runtime info. */
98 	const struct intel_display_runtime_info __runtime_defaults;
99 
100 	u8 abox_mask;
101 
102 	struct {
103 		u16 size; /* in blocks */
104 		u8 slice_mask;
105 	} dbuf;
106 
107 #define DEFINE_FLAG(name) u8 name:1
108 	DEV_INFO_DISPLAY_FOR_EACH_FLAG(DEFINE_FLAG);
109 #undef DEFINE_FLAG
110 
111 	/* Global register offset for the display engine */
112 	u32 mmio_offset;
113 
114 	/* Register offsets for the various display pipes and transcoders */
115 	u32 pipe_offsets[I915_MAX_TRANSCODERS];
116 	u32 trans_offsets[I915_MAX_TRANSCODERS];
117 	u32 cursor_offsets[I915_MAX_PIPES];
118 
119 	struct {
120 		u32 degamma_lut_size;
121 		u32 gamma_lut_size;
122 		u32 degamma_lut_tests;
123 		u32 gamma_lut_tests;
124 	} color;
125 };
126 
127 const struct intel_display_device_info *
128 intel_display_device_probe(struct drm_i915_private *i915, bool has_gmdid,
129 			   u16 *ver, u16 *rel, u16 *step);
130 void intel_display_device_info_runtime_init(struct drm_i915_private *i915);
131 
132 void intel_display_device_info_print(const struct intel_display_device_info *info,
133 				     const struct intel_display_runtime_info *runtime,
134 				     struct drm_printer *p);
135 
136 #endif
137