1 // SPDX-License-Identifier: MIT
2 /*
3 * Copyright © 2022 Intel Corporation
4 */
5
6 #include "i915_drv.h"
7 #include "i915_irq.h"
8 #include "i915_reg.h"
9 #include "intel_backlight_regs.h"
10 #include "intel_combo_phy.h"
11 #include "intel_combo_phy_regs.h"
12 #include "intel_crt.h"
13 #include "intel_de.h"
14 #include "intel_display_irq.h"
15 #include "intel_display_power_well.h"
16 #include "intel_display_types.h"
17 #include "intel_dkl_phy.h"
18 #include "intel_dkl_phy_regs.h"
19 #include "intel_dmc.h"
20 #include "intel_dp_aux_regs.h"
21 #include "intel_dpio_phy.h"
22 #include "intel_dpll.h"
23 #include "intel_hotplug.h"
24 #include "intel_pcode.h"
25 #include "intel_pps.h"
26 #include "intel_tc.h"
27 #include "intel_vga.h"
28 #include "skl_watermark.h"
29 #include "vlv_sideband.h"
30 #include "vlv_sideband_reg.h"
31
32 struct i915_power_well_regs {
33 i915_reg_t bios;
34 i915_reg_t driver;
35 i915_reg_t kvmr;
36 i915_reg_t debug;
37 };
38
39 struct i915_power_well_ops {
40 const struct i915_power_well_regs *regs;
41 /*
42 * Synchronize the well's hw state to match the current sw state, for
43 * example enable/disable it based on the current refcount. Called
44 * during driver init and resume time, possibly after first calling
45 * the enable/disable handlers.
46 */
47 void (*sync_hw)(struct drm_i915_private *i915,
48 struct i915_power_well *power_well);
49 /*
50 * Enable the well and resources that depend on it (for example
51 * interrupts located on the well). Called after the 0->1 refcount
52 * transition.
53 */
54 void (*enable)(struct drm_i915_private *i915,
55 struct i915_power_well *power_well);
56 /*
57 * Disable the well and resources that depend on it. Called after
58 * the 1->0 refcount transition.
59 */
60 void (*disable)(struct drm_i915_private *i915,
61 struct i915_power_well *power_well);
62 /* Returns the hw enabled state. */
63 bool (*is_enabled)(struct drm_i915_private *i915,
64 struct i915_power_well *power_well);
65 };
66
67 static const struct i915_power_well_instance *
i915_power_well_instance(const struct i915_power_well * power_well)68 i915_power_well_instance(const struct i915_power_well *power_well)
69 {
70 return &power_well->desc->instances->list[power_well->instance_idx];
71 }
72
73 struct i915_power_well *
lookup_power_well(struct drm_i915_private * i915,enum i915_power_well_id power_well_id)74 lookup_power_well(struct drm_i915_private *i915,
75 enum i915_power_well_id power_well_id)
76 {
77 struct i915_power_well *power_well;
78
79 for_each_power_well(i915, power_well)
80 if (i915_power_well_instance(power_well)->id == power_well_id)
81 return power_well;
82
83 /*
84 * It's not feasible to add error checking code to the callers since
85 * this condition really shouldn't happen and it doesn't even make sense
86 * to abort things like display initialization sequences. Just return
87 * the first power well and hope the WARN gets reported so we can fix
88 * our driver.
89 */
90 drm_WARN(&i915->drm, 1,
91 "Power well %d not defined for this platform\n",
92 power_well_id);
93 return &i915->display.power.domains.power_wells[0];
94 }
95
intel_power_well_enable(struct drm_i915_private * i915,struct i915_power_well * power_well)96 void intel_power_well_enable(struct drm_i915_private *i915,
97 struct i915_power_well *power_well)
98 {
99 drm_dbg_kms(&i915->drm, "enabling %s\n", intel_power_well_name(power_well));
100 power_well->desc->ops->enable(i915, power_well);
101 power_well->hw_enabled = true;
102 }
103
intel_power_well_disable(struct drm_i915_private * i915,struct i915_power_well * power_well)104 void intel_power_well_disable(struct drm_i915_private *i915,
105 struct i915_power_well *power_well)
106 {
107 drm_dbg_kms(&i915->drm, "disabling %s\n", intel_power_well_name(power_well));
108 power_well->hw_enabled = false;
109 power_well->desc->ops->disable(i915, power_well);
110 }
111
intel_power_well_sync_hw(struct drm_i915_private * i915,struct i915_power_well * power_well)112 void intel_power_well_sync_hw(struct drm_i915_private *i915,
113 struct i915_power_well *power_well)
114 {
115 power_well->desc->ops->sync_hw(i915, power_well);
116 power_well->hw_enabled =
117 power_well->desc->ops->is_enabled(i915, power_well);
118 }
119
intel_power_well_get(struct drm_i915_private * i915,struct i915_power_well * power_well)120 void intel_power_well_get(struct drm_i915_private *i915,
121 struct i915_power_well *power_well)
122 {
123 if (!power_well->count++)
124 intel_power_well_enable(i915, power_well);
125 }
126
intel_power_well_put(struct drm_i915_private * i915,struct i915_power_well * power_well)127 void intel_power_well_put(struct drm_i915_private *i915,
128 struct i915_power_well *power_well)
129 {
130 drm_WARN(&i915->drm, !power_well->count,
131 "Use count on power well %s is already zero",
132 i915_power_well_instance(power_well)->name);
133
134 if (!--power_well->count)
135 intel_power_well_disable(i915, power_well);
136 }
137
intel_power_well_is_enabled(struct drm_i915_private * i915,struct i915_power_well * power_well)138 bool intel_power_well_is_enabled(struct drm_i915_private *i915,
139 struct i915_power_well *power_well)
140 {
141 return power_well->desc->ops->is_enabled(i915, power_well);
142 }
143
intel_power_well_is_enabled_cached(struct i915_power_well * power_well)144 bool intel_power_well_is_enabled_cached(struct i915_power_well *power_well)
145 {
146 return power_well->hw_enabled;
147 }
148
intel_display_power_well_is_enabled(struct drm_i915_private * dev_priv,enum i915_power_well_id power_well_id)149 bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
150 enum i915_power_well_id power_well_id)
151 {
152 struct i915_power_well *power_well;
153
154 power_well = lookup_power_well(dev_priv, power_well_id);
155
156 return intel_power_well_is_enabled(dev_priv, power_well);
157 }
158
intel_power_well_is_always_on(struct i915_power_well * power_well)159 bool intel_power_well_is_always_on(struct i915_power_well *power_well)
160 {
161 return power_well->desc->always_on;
162 }
163
intel_power_well_name(struct i915_power_well * power_well)164 const char *intel_power_well_name(struct i915_power_well *power_well)
165 {
166 return i915_power_well_instance(power_well)->name;
167 }
168
intel_power_well_domains(struct i915_power_well * power_well)169 struct intel_power_domain_mask *intel_power_well_domains(struct i915_power_well *power_well)
170 {
171 return &power_well->domains;
172 }
173
intel_power_well_refcount(struct i915_power_well * power_well)174 int intel_power_well_refcount(struct i915_power_well *power_well)
175 {
176 return power_well->count;
177 }
178
179 /*
180 * Starting with Haswell, we have a "Power Down Well" that can be turned off
181 * when not needed anymore. We have 4 registers that can request the power well
182 * to be enabled, and it will only be disabled if none of the registers is
183 * requesting it to be enabled.
184 */
hsw_power_well_post_enable(struct drm_i915_private * dev_priv,u8 irq_pipe_mask,bool has_vga)185 static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv,
186 u8 irq_pipe_mask, bool has_vga)
187 {
188 if (has_vga)
189 intel_vga_reset_io_mem(dev_priv);
190
191 if (irq_pipe_mask)
192 gen8_irq_power_well_post_enable(dev_priv, irq_pipe_mask);
193 }
194
hsw_power_well_pre_disable(struct drm_i915_private * dev_priv,u8 irq_pipe_mask)195 static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv,
196 u8 irq_pipe_mask)
197 {
198 if (irq_pipe_mask)
199 gen8_irq_power_well_pre_disable(dev_priv, irq_pipe_mask);
200 }
201
202 #define ICL_AUX_PW_TO_CH(pw_idx) \
203 ((pw_idx) - ICL_PW_CTL_IDX_AUX_A + AUX_CH_A)
204
205 #define ICL_TBT_AUX_PW_TO_CH(pw_idx) \
206 ((pw_idx) - ICL_PW_CTL_IDX_AUX_TBT1 + AUX_CH_C)
207
icl_aux_pw_to_ch(const struct i915_power_well * power_well)208 static enum aux_ch icl_aux_pw_to_ch(const struct i915_power_well *power_well)
209 {
210 int pw_idx = i915_power_well_instance(power_well)->hsw.idx;
211
212 return power_well->desc->is_tc_tbt ? ICL_TBT_AUX_PW_TO_CH(pw_idx) :
213 ICL_AUX_PW_TO_CH(pw_idx);
214 }
215
216 static struct intel_digital_port *
aux_ch_to_digital_port(struct drm_i915_private * dev_priv,enum aux_ch aux_ch)217 aux_ch_to_digital_port(struct drm_i915_private *dev_priv,
218 enum aux_ch aux_ch)
219 {
220 struct intel_digital_port *dig_port = NULL;
221 struct intel_encoder *encoder;
222
223 for_each_intel_encoder(&dev_priv->drm, encoder) {
224 /* We'll check the MST primary port */
225 if (encoder->type == INTEL_OUTPUT_DP_MST)
226 continue;
227
228 dig_port = enc_to_dig_port(encoder);
229 if (!dig_port)
230 continue;
231
232 if (dig_port->aux_ch != aux_ch) {
233 dig_port = NULL;
234 continue;
235 }
236
237 break;
238 }
239
240 return dig_port;
241 }
242
icl_aux_pw_to_phy(struct drm_i915_private * i915,const struct i915_power_well * power_well)243 static enum phy icl_aux_pw_to_phy(struct drm_i915_private *i915,
244 const struct i915_power_well *power_well)
245 {
246 enum aux_ch aux_ch = icl_aux_pw_to_ch(power_well);
247 struct intel_digital_port *dig_port = aux_ch_to_digital_port(i915, aux_ch);
248
249 /*
250 * FIXME should we care about the (VBT defined) dig_port->aux_ch
251 * relationship or should this be purely defined by the hardware layout?
252 * Currently if the port doesn't appear in the VBT, or if it's declared
253 * as HDMI-only and routed to a combo PHY, the encoder either won't be
254 * present at all or it will not have an aux_ch assigned.
255 */
256 return dig_port ? intel_port_to_phy(i915, dig_port->base.port) : PHY_NONE;
257 }
258
hsw_wait_for_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well,bool timeout_expected)259 static void hsw_wait_for_power_well_enable(struct drm_i915_private *dev_priv,
260 struct i915_power_well *power_well,
261 bool timeout_expected)
262 {
263 const struct i915_power_well_regs *regs = power_well->desc->ops->regs;
264 int pw_idx = i915_power_well_instance(power_well)->hsw.idx;
265 int timeout = power_well->desc->enable_timeout ? : 1;
266
267 /*
268 * For some power wells we're not supposed to watch the status bit for
269 * an ack, but rather just wait a fixed amount of time and then
270 * proceed. This is only used on DG2.
271 */
272 if (IS_DG2(dev_priv) && power_well->desc->fixed_enable_delay) {
273 usleep_range(600, 1200);
274 return;
275 }
276
277 /* Timeout for PW1:10 us, AUX:not specified, other PWs:20 us. */
278 if (intel_de_wait_for_set(dev_priv, regs->driver,
279 HSW_PWR_WELL_CTL_STATE(pw_idx), timeout)) {
280 drm_dbg_kms(&dev_priv->drm, "%s power well enable timeout\n",
281 intel_power_well_name(power_well));
282
283 drm_WARN_ON(&dev_priv->drm, !timeout_expected);
284
285 }
286 }
287
hsw_power_well_requesters(struct drm_i915_private * dev_priv,const struct i915_power_well_regs * regs,int pw_idx)288 static u32 hsw_power_well_requesters(struct drm_i915_private *dev_priv,
289 const struct i915_power_well_regs *regs,
290 int pw_idx)
291 {
292 u32 req_mask = HSW_PWR_WELL_CTL_REQ(pw_idx);
293 u32 ret;
294
295 ret = intel_de_read(dev_priv, regs->bios) & req_mask ? 1 : 0;
296 ret |= intel_de_read(dev_priv, regs->driver) & req_mask ? 2 : 0;
297 if (regs->kvmr.reg)
298 ret |= intel_de_read(dev_priv, regs->kvmr) & req_mask ? 4 : 0;
299 ret |= intel_de_read(dev_priv, regs->debug) & req_mask ? 8 : 0;
300
301 return ret;
302 }
303
hsw_wait_for_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)304 static void hsw_wait_for_power_well_disable(struct drm_i915_private *dev_priv,
305 struct i915_power_well *power_well)
306 {
307 const struct i915_power_well_regs *regs = power_well->desc->ops->regs;
308 int pw_idx = i915_power_well_instance(power_well)->hsw.idx;
309 bool disabled;
310 u32 reqs;
311
312 /*
313 * Bspec doesn't require waiting for PWs to get disabled, but still do
314 * this for paranoia. The known cases where a PW will be forced on:
315 * - a KVMR request on any power well via the KVMR request register
316 * - a DMC request on PW1 and MISC_IO power wells via the BIOS and
317 * DEBUG request registers
318 * Skip the wait in case any of the request bits are set and print a
319 * diagnostic message.
320 */
321 wait_for((disabled = !(intel_de_read(dev_priv, regs->driver) &
322 HSW_PWR_WELL_CTL_STATE(pw_idx))) ||
323 (reqs = hsw_power_well_requesters(dev_priv, regs, pw_idx)), 1);
324 if (disabled)
325 return;
326
327 drm_dbg_kms(&dev_priv->drm,
328 "%s forced on (bios:%d driver:%d kvmr:%d debug:%d)\n",
329 intel_power_well_name(power_well),
330 !!(reqs & 1), !!(reqs & 2), !!(reqs & 4), !!(reqs & 8));
331 }
332
gen9_wait_for_power_well_fuses(struct drm_i915_private * dev_priv,enum skl_power_gate pg)333 static void gen9_wait_for_power_well_fuses(struct drm_i915_private *dev_priv,
334 enum skl_power_gate pg)
335 {
336 /* Timeout 5us for PG#0, for other PGs 1us */
337 drm_WARN_ON(&dev_priv->drm,
338 intel_de_wait_for_set(dev_priv, SKL_FUSE_STATUS,
339 SKL_FUSE_PG_DIST_STATUS(pg), 1));
340 }
341
hsw_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)342 static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
343 struct i915_power_well *power_well)
344 {
345 const struct i915_power_well_regs *regs = power_well->desc->ops->regs;
346 int pw_idx = i915_power_well_instance(power_well)->hsw.idx;
347
348 if (power_well->desc->has_fuses) {
349 enum skl_power_gate pg;
350
351 pg = DISPLAY_VER(dev_priv) >= 11 ? ICL_PW_CTL_IDX_TO_PG(pw_idx) :
352 SKL_PW_CTL_IDX_TO_PG(pw_idx);
353
354 /* Wa_16013190616:adlp */
355 if (IS_ALDERLAKE_P(dev_priv) && pg == SKL_PG1)
356 intel_de_rmw(dev_priv, GEN8_CHICKEN_DCPR_1, 0, DISABLE_FLR_SRC);
357
358 /*
359 * For PW1 we have to wait both for the PW0/PG0 fuse state
360 * before enabling the power well and PW1/PG1's own fuse
361 * state after the enabling. For all other power wells with
362 * fuses we only have to wait for that PW/PG's fuse state
363 * after the enabling.
364 */
365 if (pg == SKL_PG1)
366 gen9_wait_for_power_well_fuses(dev_priv, SKL_PG0);
367 }
368
369 intel_de_rmw(dev_priv, regs->driver, 0, HSW_PWR_WELL_CTL_REQ(pw_idx));
370
371 hsw_wait_for_power_well_enable(dev_priv, power_well, false);
372
373 if (power_well->desc->has_fuses) {
374 enum skl_power_gate pg;
375
376 pg = DISPLAY_VER(dev_priv) >= 11 ? ICL_PW_CTL_IDX_TO_PG(pw_idx) :
377 SKL_PW_CTL_IDX_TO_PG(pw_idx);
378 gen9_wait_for_power_well_fuses(dev_priv, pg);
379 }
380
381 hsw_power_well_post_enable(dev_priv,
382 power_well->desc->irq_pipe_mask,
383 power_well->desc->has_vga);
384 }
385
hsw_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)386 static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
387 struct i915_power_well *power_well)
388 {
389 const struct i915_power_well_regs *regs = power_well->desc->ops->regs;
390 int pw_idx = i915_power_well_instance(power_well)->hsw.idx;
391
392 hsw_power_well_pre_disable(dev_priv,
393 power_well->desc->irq_pipe_mask);
394
395 intel_de_rmw(dev_priv, regs->driver, HSW_PWR_WELL_CTL_REQ(pw_idx), 0);
396 hsw_wait_for_power_well_disable(dev_priv, power_well);
397 }
398
intel_port_is_edp(struct drm_i915_private * i915,enum port port)399 static bool intel_port_is_edp(struct drm_i915_private *i915, enum port port)
400 {
401 struct intel_encoder *encoder;
402
403 for_each_intel_encoder(&i915->drm, encoder) {
404 if (encoder->type == INTEL_OUTPUT_EDP &&
405 encoder->port == port)
406 return true;
407 }
408
409 return false;
410 }
411
412 static void
icl_combo_phy_aux_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)413 icl_combo_phy_aux_power_well_enable(struct drm_i915_private *dev_priv,
414 struct i915_power_well *power_well)
415 {
416 const struct i915_power_well_regs *regs = power_well->desc->ops->regs;
417 int pw_idx = i915_power_well_instance(power_well)->hsw.idx;
418 enum phy phy = icl_aux_pw_to_phy(dev_priv, power_well);
419
420 drm_WARN_ON(&dev_priv->drm, !IS_ICELAKE(dev_priv));
421
422 intel_de_rmw(dev_priv, regs->driver, 0, HSW_PWR_WELL_CTL_REQ(pw_idx));
423
424 /* FIXME this is a mess */
425 if (phy != PHY_NONE)
426 intel_de_rmw(dev_priv, ICL_PORT_CL_DW12(phy),
427 0, ICL_LANE_ENABLE_AUX);
428
429 hsw_wait_for_power_well_enable(dev_priv, power_well, false);
430
431 /* Display WA #1178: icl */
432 if (pw_idx >= ICL_PW_CTL_IDX_AUX_A && pw_idx <= ICL_PW_CTL_IDX_AUX_B &&
433 !intel_port_is_edp(dev_priv, (enum port)phy))
434 intel_de_rmw(dev_priv, ICL_AUX_ANAOVRD1(pw_idx),
435 0, ICL_AUX_ANAOVRD1_ENABLE | ICL_AUX_ANAOVRD1_LDO_BYPASS);
436 }
437
438 static void
icl_combo_phy_aux_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)439 icl_combo_phy_aux_power_well_disable(struct drm_i915_private *dev_priv,
440 struct i915_power_well *power_well)
441 {
442 const struct i915_power_well_regs *regs = power_well->desc->ops->regs;
443 int pw_idx = i915_power_well_instance(power_well)->hsw.idx;
444 enum phy phy = icl_aux_pw_to_phy(dev_priv, power_well);
445
446 drm_WARN_ON(&dev_priv->drm, !IS_ICELAKE(dev_priv));
447
448 /* FIXME this is a mess */
449 if (phy != PHY_NONE)
450 intel_de_rmw(dev_priv, ICL_PORT_CL_DW12(phy),
451 ICL_LANE_ENABLE_AUX, 0);
452
453 intel_de_rmw(dev_priv, regs->driver, HSW_PWR_WELL_CTL_REQ(pw_idx), 0);
454
455 hsw_wait_for_power_well_disable(dev_priv, power_well);
456 }
457
458 #if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
459
icl_tc_port_assert_ref_held(struct drm_i915_private * dev_priv,struct i915_power_well * power_well,struct intel_digital_port * dig_port)460 static void icl_tc_port_assert_ref_held(struct drm_i915_private *dev_priv,
461 struct i915_power_well *power_well,
462 struct intel_digital_port *dig_port)
463 {
464 if (drm_WARN_ON(&dev_priv->drm, !dig_port))
465 return;
466
467 if (DISPLAY_VER(dev_priv) == 11 && intel_tc_cold_requires_aux_pw(dig_port))
468 return;
469
470 drm_WARN_ON(&dev_priv->drm, !intel_tc_port_ref_held(dig_port));
471 }
472
473 #else
474
icl_tc_port_assert_ref_held(struct drm_i915_private * dev_priv,struct i915_power_well * power_well,struct intel_digital_port * dig_port)475 static void icl_tc_port_assert_ref_held(struct drm_i915_private *dev_priv,
476 struct i915_power_well *power_well,
477 struct intel_digital_port *dig_port)
478 {
479 }
480
481 #endif
482
483 #define TGL_AUX_PW_TO_TC_PORT(pw_idx) ((pw_idx) - TGL_PW_CTL_IDX_AUX_TC1)
484
icl_tc_cold_exit(struct drm_i915_private * i915)485 static void icl_tc_cold_exit(struct drm_i915_private *i915)
486 {
487 int ret, tries = 0;
488
489 while (1) {
490 ret = snb_pcode_write_timeout(&i915->uncore, ICL_PCODE_EXIT_TCCOLD, 0,
491 250, 1);
492 if (ret != -EAGAIN || ++tries == 3)
493 break;
494 msleep(1);
495 }
496
497 /* Spec states that TC cold exit can take up to 1ms to complete */
498 if (!ret)
499 msleep(1);
500
501 /* TODO: turn failure into a error as soon i915 CI updates ICL IFWI */
502 drm_dbg_kms(&i915->drm, "TC cold block %s\n", ret ? "failed" :
503 "succeeded");
504 }
505
506 static void
icl_tc_phy_aux_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)507 icl_tc_phy_aux_power_well_enable(struct drm_i915_private *dev_priv,
508 struct i915_power_well *power_well)
509 {
510 enum aux_ch aux_ch = icl_aux_pw_to_ch(power_well);
511 struct intel_digital_port *dig_port = aux_ch_to_digital_port(dev_priv, aux_ch);
512 const struct i915_power_well_regs *regs = power_well->desc->ops->regs;
513 bool is_tbt = power_well->desc->is_tc_tbt;
514 bool timeout_expected;
515
516 icl_tc_port_assert_ref_held(dev_priv, power_well, dig_port);
517
518 intel_de_rmw(dev_priv, DP_AUX_CH_CTL(aux_ch),
519 DP_AUX_CH_CTL_TBT_IO, is_tbt ? DP_AUX_CH_CTL_TBT_IO : 0);
520
521 intel_de_rmw(dev_priv, regs->driver,
522 0,
523 HSW_PWR_WELL_CTL_REQ(i915_power_well_instance(power_well)->hsw.idx));
524
525 /*
526 * An AUX timeout is expected if the TBT DP tunnel is down,
527 * or need to enable AUX on a legacy TypeC port as part of the TC-cold
528 * exit sequence.
529 */
530 timeout_expected = is_tbt || intel_tc_cold_requires_aux_pw(dig_port);
531 if (DISPLAY_VER(dev_priv) == 11 && intel_tc_cold_requires_aux_pw(dig_port))
532 icl_tc_cold_exit(dev_priv);
533
534 hsw_wait_for_power_well_enable(dev_priv, power_well, timeout_expected);
535
536 if (DISPLAY_VER(dev_priv) >= 12 && !is_tbt) {
537 enum tc_port tc_port;
538
539 tc_port = TGL_AUX_PW_TO_TC_PORT(i915_power_well_instance(power_well)->hsw.idx);
540
541 if (wait_for(intel_dkl_phy_read(dev_priv, DKL_CMN_UC_DW_27(tc_port)) &
542 DKL_CMN_UC_DW27_UC_HEALTH, 1))
543 drm_warn(&dev_priv->drm,
544 "Timeout waiting TC uC health\n");
545 }
546 }
547
548 static void
icl_aux_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)549 icl_aux_power_well_enable(struct drm_i915_private *dev_priv,
550 struct i915_power_well *power_well)
551 {
552 enum phy phy = icl_aux_pw_to_phy(dev_priv, power_well);
553
554 if (intel_phy_is_tc(dev_priv, phy))
555 return icl_tc_phy_aux_power_well_enable(dev_priv, power_well);
556 else if (IS_ICELAKE(dev_priv))
557 return icl_combo_phy_aux_power_well_enable(dev_priv,
558 power_well);
559 else
560 return hsw_power_well_enable(dev_priv, power_well);
561 }
562
563 static void
icl_aux_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)564 icl_aux_power_well_disable(struct drm_i915_private *dev_priv,
565 struct i915_power_well *power_well)
566 {
567 enum phy phy = icl_aux_pw_to_phy(dev_priv, power_well);
568
569 if (intel_phy_is_tc(dev_priv, phy))
570 return hsw_power_well_disable(dev_priv, power_well);
571 else if (IS_ICELAKE(dev_priv))
572 return icl_combo_phy_aux_power_well_disable(dev_priv,
573 power_well);
574 else
575 return hsw_power_well_disable(dev_priv, power_well);
576 }
577
578 /*
579 * We should only use the power well if we explicitly asked the hardware to
580 * enable it, so check if it's enabled and also check if we've requested it to
581 * be enabled.
582 */
hsw_power_well_enabled(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)583 static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
584 struct i915_power_well *power_well)
585 {
586 const struct i915_power_well_regs *regs = power_well->desc->ops->regs;
587 enum i915_power_well_id id = i915_power_well_instance(power_well)->id;
588 int pw_idx = i915_power_well_instance(power_well)->hsw.idx;
589 u32 mask = HSW_PWR_WELL_CTL_REQ(pw_idx) |
590 HSW_PWR_WELL_CTL_STATE(pw_idx);
591 u32 val;
592
593 val = intel_de_read(dev_priv, regs->driver);
594
595 /*
596 * On GEN9 big core due to a DMC bug the driver's request bits for PW1
597 * and the MISC_IO PW will be not restored, so check instead for the
598 * BIOS's own request bits, which are forced-on for these power wells
599 * when exiting DC5/6.
600 */
601 if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv) &&
602 (id == SKL_DISP_PW_1 || id == SKL_DISP_PW_MISC_IO))
603 val |= intel_de_read(dev_priv, regs->bios);
604
605 return (val & mask) == mask;
606 }
607
assert_can_enable_dc9(struct drm_i915_private * dev_priv)608 static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
609 {
610 drm_WARN_ONCE(&dev_priv->drm,
611 (intel_de_read(dev_priv, DC_STATE_EN) & DC_STATE_EN_DC9),
612 "DC9 already programmed to be enabled.\n");
613 drm_WARN_ONCE(&dev_priv->drm,
614 intel_de_read(dev_priv, DC_STATE_EN) &
615 DC_STATE_EN_UPTO_DC5,
616 "DC5 still not disabled to enable DC9.\n");
617 drm_WARN_ONCE(&dev_priv->drm,
618 intel_de_read(dev_priv, HSW_PWR_WELL_CTL2) &
619 HSW_PWR_WELL_CTL_REQ(SKL_PW_CTL_IDX_PW_2),
620 "Power well 2 on.\n");
621 drm_WARN_ONCE(&dev_priv->drm, intel_irqs_enabled(dev_priv),
622 "Interrupts not disabled yet.\n");
623
624 /*
625 * TODO: check for the following to verify the conditions to enter DC9
626 * state are satisfied:
627 * 1] Check relevant display engine registers to verify if mode set
628 * disable sequence was followed.
629 * 2] Check if display uninitialize sequence is initialized.
630 */
631 }
632
assert_can_disable_dc9(struct drm_i915_private * dev_priv)633 static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
634 {
635 drm_WARN_ONCE(&dev_priv->drm, intel_irqs_enabled(dev_priv),
636 "Interrupts not disabled yet.\n");
637 drm_WARN_ONCE(&dev_priv->drm,
638 intel_de_read(dev_priv, DC_STATE_EN) &
639 DC_STATE_EN_UPTO_DC5,
640 "DC5 still not disabled.\n");
641
642 /*
643 * TODO: check for the following to verify DC9 state was indeed
644 * entered before programming to disable it:
645 * 1] Check relevant display engine registers to verify if mode
646 * set disable sequence was followed.
647 * 2] Check if display uninitialize sequence is initialized.
648 */
649 }
650
gen9_write_dc_state(struct drm_i915_private * dev_priv,u32 state)651 static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
652 u32 state)
653 {
654 int rewrites = 0;
655 int rereads = 0;
656 u32 v;
657
658 intel_de_write(dev_priv, DC_STATE_EN, state);
659
660 /* It has been observed that disabling the dc6 state sometimes
661 * doesn't stick and dmc keeps returning old value. Make sure
662 * the write really sticks enough times and also force rewrite until
663 * we are confident that state is exactly what we want.
664 */
665 do {
666 v = intel_de_read(dev_priv, DC_STATE_EN);
667
668 if (v != state) {
669 intel_de_write(dev_priv, DC_STATE_EN, state);
670 rewrites++;
671 rereads = 0;
672 } else if (rereads++ > 5) {
673 break;
674 }
675
676 } while (rewrites < 100);
677
678 if (v != state)
679 drm_err(&dev_priv->drm,
680 "Writing dc state to 0x%x failed, now 0x%x\n",
681 state, v);
682
683 /* Most of the times we need one retry, avoid spam */
684 if (rewrites > 1)
685 drm_dbg_kms(&dev_priv->drm,
686 "Rewrote dc state to 0x%x %d times\n",
687 state, rewrites);
688 }
689
gen9_dc_mask(struct drm_i915_private * dev_priv)690 static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
691 {
692 u32 mask;
693
694 mask = DC_STATE_EN_UPTO_DC5;
695
696 if (DISPLAY_VER(dev_priv) >= 12)
697 mask |= DC_STATE_EN_DC3CO | DC_STATE_EN_UPTO_DC6
698 | DC_STATE_EN_DC9;
699 else if (DISPLAY_VER(dev_priv) == 11)
700 mask |= DC_STATE_EN_UPTO_DC6 | DC_STATE_EN_DC9;
701 else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
702 mask |= DC_STATE_EN_DC9;
703 else
704 mask |= DC_STATE_EN_UPTO_DC6;
705
706 return mask;
707 }
708
gen9_sanitize_dc_state(struct drm_i915_private * i915)709 void gen9_sanitize_dc_state(struct drm_i915_private *i915)
710 {
711 struct i915_power_domains *power_domains = &i915->display.power.domains;
712 u32 val;
713
714 if (!HAS_DISPLAY(i915))
715 return;
716
717 val = intel_de_read(i915, DC_STATE_EN) & gen9_dc_mask(i915);
718
719 drm_dbg_kms(&i915->drm,
720 "Resetting DC state tracking from %02x to %02x\n",
721 power_domains->dc_state, val);
722 power_domains->dc_state = val;
723 }
724
725 /**
726 * gen9_set_dc_state - set target display C power state
727 * @dev_priv: i915 device instance
728 * @state: target DC power state
729 * - DC_STATE_DISABLE
730 * - DC_STATE_EN_UPTO_DC5
731 * - DC_STATE_EN_UPTO_DC6
732 * - DC_STATE_EN_DC9
733 *
734 * Signal to DMC firmware/HW the target DC power state passed in @state.
735 * DMC/HW can turn off individual display clocks and power rails when entering
736 * a deeper DC power state (higher in number) and turns these back when exiting
737 * that state to a shallower power state (lower in number). The HW will decide
738 * when to actually enter a given state on an on-demand basis, for instance
739 * depending on the active state of display pipes. The state of display
740 * registers backed by affected power rails are saved/restored as needed.
741 *
742 * Based on the above enabling a deeper DC power state is asynchronous wrt.
743 * enabling it. Disabling a deeper power state is synchronous: for instance
744 * setting %DC_STATE_DISABLE won't complete until all HW resources are turned
745 * back on and register state is restored. This is guaranteed by the MMIO write
746 * to DC_STATE_EN blocking until the state is restored.
747 */
gen9_set_dc_state(struct drm_i915_private * dev_priv,u32 state)748 void gen9_set_dc_state(struct drm_i915_private *dev_priv, u32 state)
749 {
750 struct i915_power_domains *power_domains = &dev_priv->display.power.domains;
751 u32 val;
752 u32 mask;
753
754 if (!HAS_DISPLAY(dev_priv))
755 return;
756
757 if (drm_WARN_ON_ONCE(&dev_priv->drm,
758 state & ~power_domains->allowed_dc_mask))
759 state &= power_domains->allowed_dc_mask;
760
761 val = intel_de_read(dev_priv, DC_STATE_EN);
762 mask = gen9_dc_mask(dev_priv);
763 drm_dbg_kms(&dev_priv->drm, "Setting DC state from %02x to %02x\n",
764 val & mask, state);
765
766 /* Check if DMC is ignoring our DC state requests */
767 if ((val & mask) != power_domains->dc_state)
768 drm_err(&dev_priv->drm, "DC state mismatch (0x%x -> 0x%x)\n",
769 power_domains->dc_state, val & mask);
770
771 val &= ~mask;
772 val |= state;
773
774 gen9_write_dc_state(dev_priv, val);
775
776 power_domains->dc_state = val & mask;
777 }
778
tgl_enable_dc3co(struct drm_i915_private * dev_priv)779 static void tgl_enable_dc3co(struct drm_i915_private *dev_priv)
780 {
781 drm_dbg_kms(&dev_priv->drm, "Enabling DC3CO\n");
782 gen9_set_dc_state(dev_priv, DC_STATE_EN_DC3CO);
783 }
784
tgl_disable_dc3co(struct drm_i915_private * dev_priv)785 static void tgl_disable_dc3co(struct drm_i915_private *dev_priv)
786 {
787 drm_dbg_kms(&dev_priv->drm, "Disabling DC3CO\n");
788 intel_de_rmw(dev_priv, DC_STATE_EN, DC_STATE_DC3CO_STATUS, 0);
789 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
790 /*
791 * Delay of 200us DC3CO Exit time B.Spec 49196
792 */
793 usleep_range(200, 210);
794 }
795
assert_can_enable_dc5(struct drm_i915_private * dev_priv)796 static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
797 {
798 enum i915_power_well_id high_pg;
799
800 /* Power wells at this level and above must be disabled for DC5 entry */
801 if (DISPLAY_VER(dev_priv) == 12)
802 high_pg = ICL_DISP_PW_3;
803 else
804 high_pg = SKL_DISP_PW_2;
805
806 drm_WARN_ONCE(&dev_priv->drm,
807 intel_display_power_well_is_enabled(dev_priv, high_pg),
808 "Power wells above platform's DC5 limit still enabled.\n");
809
810 drm_WARN_ONCE(&dev_priv->drm,
811 (intel_de_read(dev_priv, DC_STATE_EN) &
812 DC_STATE_EN_UPTO_DC5),
813 "DC5 already programmed to be enabled.\n");
814 assert_rpm_wakelock_held(&dev_priv->runtime_pm);
815
816 assert_dmc_loaded(dev_priv);
817 }
818
gen9_enable_dc5(struct drm_i915_private * dev_priv)819 void gen9_enable_dc5(struct drm_i915_private *dev_priv)
820 {
821 assert_can_enable_dc5(dev_priv);
822
823 drm_dbg_kms(&dev_priv->drm, "Enabling DC5\n");
824
825 /* Wa Display #1183: skl,kbl,cfl */
826 if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
827 intel_de_rmw(dev_priv, GEN8_CHICKEN_DCPR_1,
828 0, SKL_SELECT_ALTERNATE_DC_EXIT);
829
830 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
831 }
832
assert_can_enable_dc6(struct drm_i915_private * dev_priv)833 static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
834 {
835 drm_WARN_ONCE(&dev_priv->drm,
836 (intel_de_read(dev_priv, UTIL_PIN_CTL) &
837 (UTIL_PIN_ENABLE | UTIL_PIN_MODE_MASK)) ==
838 (UTIL_PIN_ENABLE | UTIL_PIN_MODE_PWM),
839 "Utility pin enabled in PWM mode\n");
840 drm_WARN_ONCE(&dev_priv->drm,
841 (intel_de_read(dev_priv, DC_STATE_EN) &
842 DC_STATE_EN_UPTO_DC6),
843 "DC6 already programmed to be enabled.\n");
844
845 assert_dmc_loaded(dev_priv);
846 }
847
skl_enable_dc6(struct drm_i915_private * dev_priv)848 void skl_enable_dc6(struct drm_i915_private *dev_priv)
849 {
850 assert_can_enable_dc6(dev_priv);
851
852 drm_dbg_kms(&dev_priv->drm, "Enabling DC6\n");
853
854 /* Wa Display #1183: skl,kbl,cfl */
855 if (DISPLAY_VER(dev_priv) == 9 && !IS_BROXTON(dev_priv))
856 intel_de_rmw(dev_priv, GEN8_CHICKEN_DCPR_1,
857 0, SKL_SELECT_ALTERNATE_DC_EXIT);
858
859 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
860 }
861
bxt_enable_dc9(struct drm_i915_private * dev_priv)862 void bxt_enable_dc9(struct drm_i915_private *dev_priv)
863 {
864 assert_can_enable_dc9(dev_priv);
865
866 drm_dbg_kms(&dev_priv->drm, "Enabling DC9\n");
867 /*
868 * Power sequencer reset is not needed on
869 * platforms with South Display Engine on PCH,
870 * because PPS registers are always on.
871 */
872 if (!HAS_PCH_SPLIT(dev_priv))
873 intel_pps_reset_all(dev_priv);
874 gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
875 }
876
bxt_disable_dc9(struct drm_i915_private * dev_priv)877 void bxt_disable_dc9(struct drm_i915_private *dev_priv)
878 {
879 assert_can_disable_dc9(dev_priv);
880
881 drm_dbg_kms(&dev_priv->drm, "Disabling DC9\n");
882
883 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
884
885 intel_pps_unlock_regs_wa(dev_priv);
886 }
887
hsw_power_well_sync_hw(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)888 static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
889 struct i915_power_well *power_well)
890 {
891 const struct i915_power_well_regs *regs = power_well->desc->ops->regs;
892 int pw_idx = i915_power_well_instance(power_well)->hsw.idx;
893 u32 mask = HSW_PWR_WELL_CTL_REQ(pw_idx);
894 u32 bios_req = intel_de_read(dev_priv, regs->bios);
895
896 /* Take over the request bit if set by BIOS. */
897 if (bios_req & mask) {
898 u32 drv_req = intel_de_read(dev_priv, regs->driver);
899
900 if (!(drv_req & mask))
901 intel_de_write(dev_priv, regs->driver, drv_req | mask);
902 intel_de_write(dev_priv, regs->bios, bios_req & ~mask);
903 }
904 }
905
bxt_dpio_cmn_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)906 static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
907 struct i915_power_well *power_well)
908 {
909 bxt_ddi_phy_init(dev_priv, i915_power_well_instance(power_well)->bxt.phy);
910 }
911
bxt_dpio_cmn_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)912 static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
913 struct i915_power_well *power_well)
914 {
915 bxt_ddi_phy_uninit(dev_priv, i915_power_well_instance(power_well)->bxt.phy);
916 }
917
bxt_dpio_cmn_power_well_enabled(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)918 static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
919 struct i915_power_well *power_well)
920 {
921 return bxt_ddi_phy_is_enabled(dev_priv, i915_power_well_instance(power_well)->bxt.phy);
922 }
923
bxt_verify_ddi_phy_power_wells(struct drm_i915_private * dev_priv)924 static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
925 {
926 struct i915_power_well *power_well;
927
928 power_well = lookup_power_well(dev_priv, BXT_DISP_PW_DPIO_CMN_A);
929 if (intel_power_well_refcount(power_well) > 0)
930 bxt_ddi_phy_verify_state(dev_priv, i915_power_well_instance(power_well)->bxt.phy);
931
932 power_well = lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
933 if (intel_power_well_refcount(power_well) > 0)
934 bxt_ddi_phy_verify_state(dev_priv, i915_power_well_instance(power_well)->bxt.phy);
935
936 if (IS_GEMINILAKE(dev_priv)) {
937 power_well = lookup_power_well(dev_priv,
938 GLK_DISP_PW_DPIO_CMN_C);
939 if (intel_power_well_refcount(power_well) > 0)
940 bxt_ddi_phy_verify_state(dev_priv,
941 i915_power_well_instance(power_well)->bxt.phy);
942 }
943 }
944
gen9_dc_off_power_well_enabled(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)945 static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
946 struct i915_power_well *power_well)
947 {
948 return ((intel_de_read(dev_priv, DC_STATE_EN) & DC_STATE_EN_DC3CO) == 0 &&
949 (intel_de_read(dev_priv, DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0);
950 }
951
gen9_assert_dbuf_enabled(struct drm_i915_private * dev_priv)952 static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
953 {
954 u8 hw_enabled_dbuf_slices = intel_enabled_dbuf_slices_mask(dev_priv);
955 u8 enabled_dbuf_slices = dev_priv->display.dbuf.enabled_slices;
956
957 drm_WARN(&dev_priv->drm,
958 hw_enabled_dbuf_slices != enabled_dbuf_slices,
959 "Unexpected DBuf power power state (0x%08x, expected 0x%08x)\n",
960 hw_enabled_dbuf_slices,
961 enabled_dbuf_slices);
962 }
963
gen9_disable_dc_states(struct drm_i915_private * dev_priv)964 void gen9_disable_dc_states(struct drm_i915_private *dev_priv)
965 {
966 struct i915_power_domains *power_domains = &dev_priv->display.power.domains;
967 struct intel_cdclk_config cdclk_config = {};
968
969 if (power_domains->target_dc_state == DC_STATE_EN_DC3CO) {
970 tgl_disable_dc3co(dev_priv);
971 return;
972 }
973
974 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
975
976 if (!HAS_DISPLAY(dev_priv))
977 return;
978
979 intel_cdclk_get_cdclk(dev_priv, &cdclk_config);
980 /* Can't read out voltage_level so can't use intel_cdclk_changed() */
981 drm_WARN_ON(&dev_priv->drm,
982 intel_cdclk_needs_modeset(&dev_priv->display.cdclk.hw,
983 &cdclk_config));
984
985 gen9_assert_dbuf_enabled(dev_priv);
986
987 if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
988 bxt_verify_ddi_phy_power_wells(dev_priv);
989
990 if (DISPLAY_VER(dev_priv) >= 11)
991 /*
992 * DMC retains HW context only for port A, the other combo
993 * PHY's HW context for port B is lost after DC transitions,
994 * so we need to restore it manually.
995 */
996 intel_combo_phy_init(dev_priv);
997 }
998
gen9_dc_off_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)999 static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
1000 struct i915_power_well *power_well)
1001 {
1002 gen9_disable_dc_states(dev_priv);
1003 }
1004
gen9_dc_off_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1005 static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
1006 struct i915_power_well *power_well)
1007 {
1008 struct i915_power_domains *power_domains = &dev_priv->display.power.domains;
1009
1010 if (!intel_dmc_has_payload(dev_priv))
1011 return;
1012
1013 switch (power_domains->target_dc_state) {
1014 case DC_STATE_EN_DC3CO:
1015 tgl_enable_dc3co(dev_priv);
1016 break;
1017 case DC_STATE_EN_UPTO_DC6:
1018 skl_enable_dc6(dev_priv);
1019 break;
1020 case DC_STATE_EN_UPTO_DC5:
1021 gen9_enable_dc5(dev_priv);
1022 break;
1023 }
1024 }
1025
i9xx_power_well_sync_hw_noop(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1026 static void i9xx_power_well_sync_hw_noop(struct drm_i915_private *dev_priv,
1027 struct i915_power_well *power_well)
1028 {
1029 }
1030
i9xx_always_on_power_well_noop(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1031 static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
1032 struct i915_power_well *power_well)
1033 {
1034 }
1035
i9xx_always_on_power_well_enabled(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1036 static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
1037 struct i915_power_well *power_well)
1038 {
1039 return true;
1040 }
1041
i830_pipes_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1042 static void i830_pipes_power_well_enable(struct drm_i915_private *dev_priv,
1043 struct i915_power_well *power_well)
1044 {
1045 if ((intel_de_read(dev_priv, TRANSCONF(PIPE_A)) & TRANSCONF_ENABLE) == 0)
1046 i830_enable_pipe(dev_priv, PIPE_A);
1047 if ((intel_de_read(dev_priv, TRANSCONF(PIPE_B)) & TRANSCONF_ENABLE) == 0)
1048 i830_enable_pipe(dev_priv, PIPE_B);
1049 }
1050
i830_pipes_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1051 static void i830_pipes_power_well_disable(struct drm_i915_private *dev_priv,
1052 struct i915_power_well *power_well)
1053 {
1054 i830_disable_pipe(dev_priv, PIPE_B);
1055 i830_disable_pipe(dev_priv, PIPE_A);
1056 }
1057
i830_pipes_power_well_enabled(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1058 static bool i830_pipes_power_well_enabled(struct drm_i915_private *dev_priv,
1059 struct i915_power_well *power_well)
1060 {
1061 return intel_de_read(dev_priv, TRANSCONF(PIPE_A)) & TRANSCONF_ENABLE &&
1062 intel_de_read(dev_priv, TRANSCONF(PIPE_B)) & TRANSCONF_ENABLE;
1063 }
1064
i830_pipes_power_well_sync_hw(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1065 static void i830_pipes_power_well_sync_hw(struct drm_i915_private *dev_priv,
1066 struct i915_power_well *power_well)
1067 {
1068 if (intel_power_well_refcount(power_well) > 0)
1069 i830_pipes_power_well_enable(dev_priv, power_well);
1070 else
1071 i830_pipes_power_well_disable(dev_priv, power_well);
1072 }
1073
vlv_set_power_well(struct drm_i915_private * dev_priv,struct i915_power_well * power_well,bool enable)1074 static void vlv_set_power_well(struct drm_i915_private *dev_priv,
1075 struct i915_power_well *power_well, bool enable)
1076 {
1077 int pw_idx = i915_power_well_instance(power_well)->vlv.idx;
1078 u32 mask;
1079 u32 state;
1080 u32 ctrl;
1081
1082 mask = PUNIT_PWRGT_MASK(pw_idx);
1083 state = enable ? PUNIT_PWRGT_PWR_ON(pw_idx) :
1084 PUNIT_PWRGT_PWR_GATE(pw_idx);
1085
1086 vlv_punit_get(dev_priv);
1087
1088 #define COND \
1089 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
1090
1091 if (COND)
1092 goto out;
1093
1094 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
1095 ctrl &= ~mask;
1096 ctrl |= state;
1097 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
1098
1099 if (wait_for(COND, 100))
1100 drm_err(&dev_priv->drm,
1101 "timeout setting power well state %08x (%08x)\n",
1102 state,
1103 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
1104
1105 #undef COND
1106
1107 out:
1108 vlv_punit_put(dev_priv);
1109 }
1110
vlv_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1111 static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
1112 struct i915_power_well *power_well)
1113 {
1114 vlv_set_power_well(dev_priv, power_well, true);
1115 }
1116
vlv_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1117 static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
1118 struct i915_power_well *power_well)
1119 {
1120 vlv_set_power_well(dev_priv, power_well, false);
1121 }
1122
vlv_power_well_enabled(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1123 static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
1124 struct i915_power_well *power_well)
1125 {
1126 int pw_idx = i915_power_well_instance(power_well)->vlv.idx;
1127 bool enabled = false;
1128 u32 mask;
1129 u32 state;
1130 u32 ctrl;
1131
1132 mask = PUNIT_PWRGT_MASK(pw_idx);
1133 ctrl = PUNIT_PWRGT_PWR_ON(pw_idx);
1134
1135 vlv_punit_get(dev_priv);
1136
1137 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
1138 /*
1139 * We only ever set the power-on and power-gate states, anything
1140 * else is unexpected.
1141 */
1142 drm_WARN_ON(&dev_priv->drm, state != PUNIT_PWRGT_PWR_ON(pw_idx) &&
1143 state != PUNIT_PWRGT_PWR_GATE(pw_idx));
1144 if (state == ctrl)
1145 enabled = true;
1146
1147 /*
1148 * A transient state at this point would mean some unexpected party
1149 * is poking at the power controls too.
1150 */
1151 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
1152 drm_WARN_ON(&dev_priv->drm, ctrl != state);
1153
1154 vlv_punit_put(dev_priv);
1155
1156 return enabled;
1157 }
1158
vlv_init_display_clock_gating(struct drm_i915_private * dev_priv)1159 static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
1160 {
1161 /*
1162 * On driver load, a pipe may be active and driving a DSI display.
1163 * Preserve DPOUNIT_CLOCK_GATE_DISABLE to avoid the pipe getting stuck
1164 * (and never recovering) in this case. intel_dsi_post_disable() will
1165 * clear it when we turn off the display.
1166 */
1167 intel_de_rmw(dev_priv, DSPCLK_GATE_D(dev_priv),
1168 ~DPOUNIT_CLOCK_GATE_DISABLE, VRHUNIT_CLOCK_GATE_DISABLE);
1169
1170 /*
1171 * Disable trickle feed and enable pnd deadline calculation
1172 */
1173 intel_de_write(dev_priv, MI_ARB_VLV,
1174 MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
1175 intel_de_write(dev_priv, CBR1_VLV, 0);
1176
1177 drm_WARN_ON(&dev_priv->drm, RUNTIME_INFO(dev_priv)->rawclk_freq == 0);
1178 intel_de_write(dev_priv, RAWCLK_FREQ_VLV,
1179 DIV_ROUND_CLOSEST(RUNTIME_INFO(dev_priv)->rawclk_freq,
1180 1000));
1181 }
1182
vlv_display_power_well_init(struct drm_i915_private * dev_priv)1183 static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
1184 {
1185 struct intel_encoder *encoder;
1186 enum pipe pipe;
1187
1188 /*
1189 * Enable the CRI clock source so we can get at the
1190 * display and the reference clock for VGA
1191 * hotplug / manual detection. Supposedly DSI also
1192 * needs the ref clock up and running.
1193 *
1194 * CHV DPLL B/C have some issues if VGA mode is enabled.
1195 */
1196 for_each_pipe(dev_priv, pipe) {
1197 u32 val = intel_de_read(dev_priv, DPLL(pipe));
1198
1199 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1200 if (pipe != PIPE_A)
1201 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1202
1203 intel_de_write(dev_priv, DPLL(pipe), val);
1204 }
1205
1206 vlv_init_display_clock_gating(dev_priv);
1207
1208 spin_lock_irq(&dev_priv->irq_lock);
1209 valleyview_enable_display_irqs(dev_priv);
1210 spin_unlock_irq(&dev_priv->irq_lock);
1211
1212 /*
1213 * During driver initialization/resume we can avoid restoring the
1214 * part of the HW/SW state that will be inited anyway explicitly.
1215 */
1216 if (dev_priv->display.power.domains.initializing)
1217 return;
1218
1219 intel_hpd_init(dev_priv);
1220 intel_hpd_poll_disable(dev_priv);
1221
1222 /* Re-enable the ADPA, if we have one */
1223 for_each_intel_encoder(&dev_priv->drm, encoder) {
1224 if (encoder->type == INTEL_OUTPUT_ANALOG)
1225 intel_crt_reset(&encoder->base);
1226 }
1227
1228 intel_vga_redisable_power_on(dev_priv);
1229
1230 intel_pps_unlock_regs_wa(dev_priv);
1231 }
1232
vlv_display_power_well_deinit(struct drm_i915_private * dev_priv)1233 static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
1234 {
1235 spin_lock_irq(&dev_priv->irq_lock);
1236 valleyview_disable_display_irqs(dev_priv);
1237 spin_unlock_irq(&dev_priv->irq_lock);
1238
1239 /* make sure we're done processing display irqs */
1240 intel_synchronize_irq(dev_priv);
1241
1242 intel_pps_reset_all(dev_priv);
1243
1244 /* Prevent us from re-enabling polling on accident in late suspend */
1245 if (!dev_priv->drm.dev->power.is_suspended)
1246 intel_hpd_poll_enable(dev_priv);
1247 }
1248
vlv_display_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1249 static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
1250 struct i915_power_well *power_well)
1251 {
1252 vlv_set_power_well(dev_priv, power_well, true);
1253
1254 vlv_display_power_well_init(dev_priv);
1255 }
1256
vlv_display_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1257 static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
1258 struct i915_power_well *power_well)
1259 {
1260 vlv_display_power_well_deinit(dev_priv);
1261
1262 vlv_set_power_well(dev_priv, power_well, false);
1263 }
1264
vlv_dpio_cmn_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1265 static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1266 struct i915_power_well *power_well)
1267 {
1268 /* since ref/cri clock was enabled */
1269 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1270
1271 vlv_set_power_well(dev_priv, power_well, true);
1272
1273 /*
1274 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1275 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1276 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1277 * b. The other bits such as sfr settings / modesel may all
1278 * be set to 0.
1279 *
1280 * This should only be done on init and resume from S3 with
1281 * both PLLs disabled, or we risk losing DPIO and PLL
1282 * synchronization.
1283 */
1284 intel_de_rmw(dev_priv, DPIO_CTL, 0, DPIO_CMNRST);
1285 }
1286
vlv_dpio_cmn_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1287 static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1288 struct i915_power_well *power_well)
1289 {
1290 enum pipe pipe;
1291
1292 for_each_pipe(dev_priv, pipe)
1293 assert_pll_disabled(dev_priv, pipe);
1294
1295 /* Assert common reset */
1296 intel_de_rmw(dev_priv, DPIO_CTL, DPIO_CMNRST, 0);
1297
1298 vlv_set_power_well(dev_priv, power_well, false);
1299 }
1300
1301 #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
1302
assert_chv_phy_status(struct drm_i915_private * dev_priv)1303 static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
1304 {
1305 struct i915_power_well *cmn_bc =
1306 lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
1307 struct i915_power_well *cmn_d =
1308 lookup_power_well(dev_priv, CHV_DISP_PW_DPIO_CMN_D);
1309 u32 phy_control = dev_priv->display.power.chv_phy_control;
1310 u32 phy_status = 0;
1311 u32 phy_status_mask = 0xffffffff;
1312
1313 /*
1314 * The BIOS can leave the PHY is some weird state
1315 * where it doesn't fully power down some parts.
1316 * Disable the asserts until the PHY has been fully
1317 * reset (ie. the power well has been disabled at
1318 * least once).
1319 */
1320 if (!dev_priv->display.power.chv_phy_assert[DPIO_PHY0])
1321 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
1322 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
1323 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
1324 PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
1325 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
1326 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
1327
1328 if (!dev_priv->display.power.chv_phy_assert[DPIO_PHY1])
1329 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
1330 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
1331 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
1332
1333 if (intel_power_well_is_enabled(dev_priv, cmn_bc)) {
1334 phy_status |= PHY_POWERGOOD(DPIO_PHY0);
1335
1336 /* this assumes override is only used to enable lanes */
1337 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
1338 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
1339
1340 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
1341 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
1342
1343 /* CL1 is on whenever anything is on in either channel */
1344 if (BITS_SET(phy_control,
1345 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
1346 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
1347 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
1348
1349 /*
1350 * The DPLLB check accounts for the pipe B + port A usage
1351 * with CL2 powered up but all the lanes in the second channel
1352 * powered down.
1353 */
1354 if (BITS_SET(phy_control,
1355 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
1356 (intel_de_read(dev_priv, DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
1357 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
1358
1359 if (BITS_SET(phy_control,
1360 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
1361 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
1362 if (BITS_SET(phy_control,
1363 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
1364 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
1365
1366 if (BITS_SET(phy_control,
1367 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
1368 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
1369 if (BITS_SET(phy_control,
1370 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
1371 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
1372 }
1373
1374 if (intel_power_well_is_enabled(dev_priv, cmn_d)) {
1375 phy_status |= PHY_POWERGOOD(DPIO_PHY1);
1376
1377 /* this assumes override is only used to enable lanes */
1378 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
1379 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
1380
1381 if (BITS_SET(phy_control,
1382 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
1383 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
1384
1385 if (BITS_SET(phy_control,
1386 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
1387 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
1388 if (BITS_SET(phy_control,
1389 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
1390 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
1391 }
1392
1393 phy_status &= phy_status_mask;
1394
1395 /*
1396 * The PHY may be busy with some initial calibration and whatnot,
1397 * so the power state can take a while to actually change.
1398 */
1399 if (intel_de_wait_for_register(dev_priv, DISPLAY_PHY_STATUS,
1400 phy_status_mask, phy_status, 10))
1401 drm_err(&dev_priv->drm,
1402 "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
1403 intel_de_read(dev_priv, DISPLAY_PHY_STATUS) & phy_status_mask,
1404 phy_status, dev_priv->display.power.chv_phy_control);
1405 }
1406
1407 #undef BITS_SET
1408
chv_dpio_cmn_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1409 static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1410 struct i915_power_well *power_well)
1411 {
1412 enum i915_power_well_id id = i915_power_well_instance(power_well)->id;
1413 enum dpio_phy phy;
1414 enum pipe pipe;
1415 u32 tmp;
1416
1417 drm_WARN_ON_ONCE(&dev_priv->drm,
1418 id != VLV_DISP_PW_DPIO_CMN_BC &&
1419 id != CHV_DISP_PW_DPIO_CMN_D);
1420
1421 if (id == VLV_DISP_PW_DPIO_CMN_BC) {
1422 pipe = PIPE_A;
1423 phy = DPIO_PHY0;
1424 } else {
1425 pipe = PIPE_C;
1426 phy = DPIO_PHY1;
1427 }
1428
1429 /* since ref/cri clock was enabled */
1430 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1431 vlv_set_power_well(dev_priv, power_well, true);
1432
1433 /* Poll for phypwrgood signal */
1434 if (intel_de_wait_for_set(dev_priv, DISPLAY_PHY_STATUS,
1435 PHY_POWERGOOD(phy), 1))
1436 drm_err(&dev_priv->drm, "Display PHY %d is not power up\n",
1437 phy);
1438
1439 vlv_dpio_get(dev_priv);
1440
1441 /* Enable dynamic power down */
1442 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
1443 tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
1444 DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
1445 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
1446
1447 if (id == VLV_DISP_PW_DPIO_CMN_BC) {
1448 tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
1449 tmp |= DPIO_DYNPWRDOWNEN_CH1;
1450 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
1451 } else {
1452 /*
1453 * Force the non-existing CL2 off. BXT does this
1454 * too, so maybe it saves some power even though
1455 * CL2 doesn't exist?
1456 */
1457 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1458 tmp |= DPIO_CL2_LDOFUSE_PWRENB;
1459 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
1460 }
1461
1462 vlv_dpio_put(dev_priv);
1463
1464 dev_priv->display.power.chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
1465 intel_de_write(dev_priv, DISPLAY_PHY_CONTROL,
1466 dev_priv->display.power.chv_phy_control);
1467
1468 drm_dbg_kms(&dev_priv->drm,
1469 "Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1470 phy, dev_priv->display.power.chv_phy_control);
1471
1472 assert_chv_phy_status(dev_priv);
1473 }
1474
chv_dpio_cmn_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1475 static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1476 struct i915_power_well *power_well)
1477 {
1478 enum i915_power_well_id id = i915_power_well_instance(power_well)->id;
1479 enum dpio_phy phy;
1480
1481 drm_WARN_ON_ONCE(&dev_priv->drm,
1482 id != VLV_DISP_PW_DPIO_CMN_BC &&
1483 id != CHV_DISP_PW_DPIO_CMN_D);
1484
1485 if (id == VLV_DISP_PW_DPIO_CMN_BC) {
1486 phy = DPIO_PHY0;
1487 assert_pll_disabled(dev_priv, PIPE_A);
1488 assert_pll_disabled(dev_priv, PIPE_B);
1489 } else {
1490 phy = DPIO_PHY1;
1491 assert_pll_disabled(dev_priv, PIPE_C);
1492 }
1493
1494 dev_priv->display.power.chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
1495 intel_de_write(dev_priv, DISPLAY_PHY_CONTROL,
1496 dev_priv->display.power.chv_phy_control);
1497
1498 vlv_set_power_well(dev_priv, power_well, false);
1499
1500 drm_dbg_kms(&dev_priv->drm,
1501 "Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1502 phy, dev_priv->display.power.chv_phy_control);
1503
1504 /* PHY is fully reset now, so we can enable the PHY state asserts */
1505 dev_priv->display.power.chv_phy_assert[phy] = true;
1506
1507 assert_chv_phy_status(dev_priv);
1508 }
1509
assert_chv_phy_powergate(struct drm_i915_private * dev_priv,enum dpio_phy phy,enum dpio_channel ch,bool override,unsigned int mask)1510 static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1511 enum dpio_channel ch, bool override, unsigned int mask)
1512 {
1513 enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
1514 u32 reg, val, expected, actual;
1515
1516 /*
1517 * The BIOS can leave the PHY is some weird state
1518 * where it doesn't fully power down some parts.
1519 * Disable the asserts until the PHY has been fully
1520 * reset (ie. the power well has been disabled at
1521 * least once).
1522 */
1523 if (!dev_priv->display.power.chv_phy_assert[phy])
1524 return;
1525
1526 if (ch == DPIO_CH0)
1527 reg = _CHV_CMN_DW0_CH0;
1528 else
1529 reg = _CHV_CMN_DW6_CH1;
1530
1531 vlv_dpio_get(dev_priv);
1532 val = vlv_dpio_read(dev_priv, pipe, reg);
1533 vlv_dpio_put(dev_priv);
1534
1535 /*
1536 * This assumes !override is only used when the port is disabled.
1537 * All lanes should power down even without the override when
1538 * the port is disabled.
1539 */
1540 if (!override || mask == 0xf) {
1541 expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1542 /*
1543 * If CH1 common lane is not active anymore
1544 * (eg. for pipe B DPLL) the entire channel will
1545 * shut down, which causes the common lane registers
1546 * to read as 0. That means we can't actually check
1547 * the lane power down status bits, but as the entire
1548 * register reads as 0 it's a good indication that the
1549 * channel is indeed entirely powered down.
1550 */
1551 if (ch == DPIO_CH1 && val == 0)
1552 expected = 0;
1553 } else if (mask != 0x0) {
1554 expected = DPIO_ANYDL_POWERDOWN;
1555 } else {
1556 expected = 0;
1557 }
1558
1559 if (ch == DPIO_CH0)
1560 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
1561 else
1562 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
1563 actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1564
1565 drm_WARN(&dev_priv->drm, actual != expected,
1566 "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
1567 !!(actual & DPIO_ALLDL_POWERDOWN),
1568 !!(actual & DPIO_ANYDL_POWERDOWN),
1569 !!(expected & DPIO_ALLDL_POWERDOWN),
1570 !!(expected & DPIO_ANYDL_POWERDOWN),
1571 reg, val);
1572 }
1573
chv_phy_powergate_ch(struct drm_i915_private * dev_priv,enum dpio_phy phy,enum dpio_channel ch,bool override)1574 bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1575 enum dpio_channel ch, bool override)
1576 {
1577 struct i915_power_domains *power_domains = &dev_priv->display.power.domains;
1578 bool was_override;
1579
1580 mutex_lock(&power_domains->lock);
1581
1582 was_override = dev_priv->display.power.chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1583
1584 if (override == was_override)
1585 goto out;
1586
1587 if (override)
1588 dev_priv->display.power.chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1589 else
1590 dev_priv->display.power.chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1591
1592 intel_de_write(dev_priv, DISPLAY_PHY_CONTROL,
1593 dev_priv->display.power.chv_phy_control);
1594
1595 drm_dbg_kms(&dev_priv->drm,
1596 "Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
1597 phy, ch, dev_priv->display.power.chv_phy_control);
1598
1599 assert_chv_phy_status(dev_priv);
1600
1601 out:
1602 mutex_unlock(&power_domains->lock);
1603
1604 return was_override;
1605 }
1606
chv_phy_powergate_lanes(struct intel_encoder * encoder,bool override,unsigned int mask)1607 void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1608 bool override, unsigned int mask)
1609 {
1610 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1611 struct i915_power_domains *power_domains = &dev_priv->display.power.domains;
1612 enum dpio_phy phy = vlv_dig_port_to_phy(enc_to_dig_port(encoder));
1613 enum dpio_channel ch = vlv_dig_port_to_channel(enc_to_dig_port(encoder));
1614
1615 mutex_lock(&power_domains->lock);
1616
1617 dev_priv->display.power.chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
1618 dev_priv->display.power.chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
1619
1620 if (override)
1621 dev_priv->display.power.chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1622 else
1623 dev_priv->display.power.chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1624
1625 intel_de_write(dev_priv, DISPLAY_PHY_CONTROL,
1626 dev_priv->display.power.chv_phy_control);
1627
1628 drm_dbg_kms(&dev_priv->drm,
1629 "Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
1630 phy, ch, mask, dev_priv->display.power.chv_phy_control);
1631
1632 assert_chv_phy_status(dev_priv);
1633
1634 assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
1635
1636 mutex_unlock(&power_domains->lock);
1637 }
1638
chv_pipe_power_well_enabled(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1639 static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
1640 struct i915_power_well *power_well)
1641 {
1642 enum pipe pipe = PIPE_A;
1643 bool enabled;
1644 u32 state, ctrl;
1645
1646 vlv_punit_get(dev_priv);
1647
1648 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM) & DP_SSS_MASK(pipe);
1649 /*
1650 * We only ever set the power-on and power-gate states, anything
1651 * else is unexpected.
1652 */
1653 drm_WARN_ON(&dev_priv->drm, state != DP_SSS_PWR_ON(pipe) &&
1654 state != DP_SSS_PWR_GATE(pipe));
1655 enabled = state == DP_SSS_PWR_ON(pipe);
1656
1657 /*
1658 * A transient state at this point would mean some unexpected party
1659 * is poking at the power controls too.
1660 */
1661 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM) & DP_SSC_MASK(pipe);
1662 drm_WARN_ON(&dev_priv->drm, ctrl << 16 != state);
1663
1664 vlv_punit_put(dev_priv);
1665
1666 return enabled;
1667 }
1668
chv_set_pipe_power_well(struct drm_i915_private * dev_priv,struct i915_power_well * power_well,bool enable)1669 static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1670 struct i915_power_well *power_well,
1671 bool enable)
1672 {
1673 enum pipe pipe = PIPE_A;
1674 u32 state;
1675 u32 ctrl;
1676
1677 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1678
1679 vlv_punit_get(dev_priv);
1680
1681 #define COND \
1682 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM) & DP_SSS_MASK(pipe)) == state)
1683
1684 if (COND)
1685 goto out;
1686
1687 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
1688 ctrl &= ~DP_SSC_MASK(pipe);
1689 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1690 vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, ctrl);
1691
1692 if (wait_for(COND, 100))
1693 drm_err(&dev_priv->drm,
1694 "timeout setting power well state %08x (%08x)\n",
1695 state,
1696 vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM));
1697
1698 #undef COND
1699
1700 out:
1701 vlv_punit_put(dev_priv);
1702 }
1703
chv_pipe_power_well_sync_hw(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1704 static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
1705 struct i915_power_well *power_well)
1706 {
1707 intel_de_write(dev_priv, DISPLAY_PHY_CONTROL,
1708 dev_priv->display.power.chv_phy_control);
1709 }
1710
chv_pipe_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1711 static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1712 struct i915_power_well *power_well)
1713 {
1714 chv_set_pipe_power_well(dev_priv, power_well, true);
1715
1716 vlv_display_power_well_init(dev_priv);
1717 }
1718
chv_pipe_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1719 static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1720 struct i915_power_well *power_well)
1721 {
1722 vlv_display_power_well_deinit(dev_priv);
1723
1724 chv_set_pipe_power_well(dev_priv, power_well, false);
1725 }
1726
1727 static void
tgl_tc_cold_request(struct drm_i915_private * i915,bool block)1728 tgl_tc_cold_request(struct drm_i915_private *i915, bool block)
1729 {
1730 u8 tries = 0;
1731 int ret;
1732
1733 while (1) {
1734 u32 low_val;
1735 u32 high_val = 0;
1736
1737 if (block)
1738 low_val = TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ;
1739 else
1740 low_val = TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ;
1741
1742 /*
1743 * Spec states that we should timeout the request after 200us
1744 * but the function below will timeout after 500us
1745 */
1746 ret = snb_pcode_read(&i915->uncore, TGL_PCODE_TCCOLD, &low_val, &high_val);
1747 if (ret == 0) {
1748 if (block &&
1749 (low_val & TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED))
1750 ret = -EIO;
1751 else
1752 break;
1753 }
1754
1755 if (++tries == 3)
1756 break;
1757
1758 msleep(1);
1759 }
1760
1761 if (ret)
1762 drm_err(&i915->drm, "TC cold %sblock failed\n",
1763 block ? "" : "un");
1764 else
1765 drm_dbg_kms(&i915->drm, "TC cold %sblock succeeded\n",
1766 block ? "" : "un");
1767 }
1768
1769 static void
tgl_tc_cold_off_power_well_enable(struct drm_i915_private * i915,struct i915_power_well * power_well)1770 tgl_tc_cold_off_power_well_enable(struct drm_i915_private *i915,
1771 struct i915_power_well *power_well)
1772 {
1773 tgl_tc_cold_request(i915, true);
1774 }
1775
1776 static void
tgl_tc_cold_off_power_well_disable(struct drm_i915_private * i915,struct i915_power_well * power_well)1777 tgl_tc_cold_off_power_well_disable(struct drm_i915_private *i915,
1778 struct i915_power_well *power_well)
1779 {
1780 tgl_tc_cold_request(i915, false);
1781 }
1782
1783 static void
tgl_tc_cold_off_power_well_sync_hw(struct drm_i915_private * i915,struct i915_power_well * power_well)1784 tgl_tc_cold_off_power_well_sync_hw(struct drm_i915_private *i915,
1785 struct i915_power_well *power_well)
1786 {
1787 if (intel_power_well_refcount(power_well) > 0)
1788 tgl_tc_cold_off_power_well_enable(i915, power_well);
1789 else
1790 tgl_tc_cold_off_power_well_disable(i915, power_well);
1791 }
1792
1793 static bool
tgl_tc_cold_off_power_well_is_enabled(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1794 tgl_tc_cold_off_power_well_is_enabled(struct drm_i915_private *dev_priv,
1795 struct i915_power_well *power_well)
1796 {
1797 /*
1798 * Not the correctly implementation but there is no way to just read it
1799 * from PCODE, so returning count to avoid state mismatch errors
1800 */
1801 return intel_power_well_refcount(power_well);
1802 }
1803
xelpdp_aux_power_well_enable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1804 static void xelpdp_aux_power_well_enable(struct drm_i915_private *dev_priv,
1805 struct i915_power_well *power_well)
1806 {
1807 enum aux_ch aux_ch = i915_power_well_instance(power_well)->xelpdp.aux_ch;
1808
1809 intel_de_rmw(dev_priv, XELPDP_DP_AUX_CH_CTL(aux_ch),
1810 XELPDP_DP_AUX_CH_CTL_POWER_REQUEST,
1811 XELPDP_DP_AUX_CH_CTL_POWER_REQUEST);
1812
1813 /*
1814 * The power status flag cannot be used to determine whether aux
1815 * power wells have finished powering up. Instead we're
1816 * expected to just wait a fixed 600us after raising the request
1817 * bit.
1818 */
1819 usleep_range(600, 1200);
1820 }
1821
xelpdp_aux_power_well_disable(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1822 static void xelpdp_aux_power_well_disable(struct drm_i915_private *dev_priv,
1823 struct i915_power_well *power_well)
1824 {
1825 enum aux_ch aux_ch = i915_power_well_instance(power_well)->xelpdp.aux_ch;
1826
1827 intel_de_rmw(dev_priv, XELPDP_DP_AUX_CH_CTL(aux_ch),
1828 XELPDP_DP_AUX_CH_CTL_POWER_REQUEST,
1829 0);
1830 usleep_range(10, 30);
1831 }
1832
xelpdp_aux_power_well_enabled(struct drm_i915_private * dev_priv,struct i915_power_well * power_well)1833 static bool xelpdp_aux_power_well_enabled(struct drm_i915_private *dev_priv,
1834 struct i915_power_well *power_well)
1835 {
1836 enum aux_ch aux_ch = i915_power_well_instance(power_well)->xelpdp.aux_ch;
1837
1838 return intel_de_read(dev_priv, XELPDP_DP_AUX_CH_CTL(aux_ch)) &
1839 XELPDP_DP_AUX_CH_CTL_POWER_STATUS;
1840 }
1841
1842 const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
1843 .sync_hw = i9xx_power_well_sync_hw_noop,
1844 .enable = i9xx_always_on_power_well_noop,
1845 .disable = i9xx_always_on_power_well_noop,
1846 .is_enabled = i9xx_always_on_power_well_enabled,
1847 };
1848
1849 const struct i915_power_well_ops chv_pipe_power_well_ops = {
1850 .sync_hw = chv_pipe_power_well_sync_hw,
1851 .enable = chv_pipe_power_well_enable,
1852 .disable = chv_pipe_power_well_disable,
1853 .is_enabled = chv_pipe_power_well_enabled,
1854 };
1855
1856 const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
1857 .sync_hw = i9xx_power_well_sync_hw_noop,
1858 .enable = chv_dpio_cmn_power_well_enable,
1859 .disable = chv_dpio_cmn_power_well_disable,
1860 .is_enabled = vlv_power_well_enabled,
1861 };
1862
1863 const struct i915_power_well_ops i830_pipes_power_well_ops = {
1864 .sync_hw = i830_pipes_power_well_sync_hw,
1865 .enable = i830_pipes_power_well_enable,
1866 .disable = i830_pipes_power_well_disable,
1867 .is_enabled = i830_pipes_power_well_enabled,
1868 };
1869
1870 static const struct i915_power_well_regs hsw_power_well_regs = {
1871 .bios = HSW_PWR_WELL_CTL1,
1872 .driver = HSW_PWR_WELL_CTL2,
1873 .kvmr = HSW_PWR_WELL_CTL3,
1874 .debug = HSW_PWR_WELL_CTL4,
1875 };
1876
1877 const struct i915_power_well_ops hsw_power_well_ops = {
1878 .regs = &hsw_power_well_regs,
1879 .sync_hw = hsw_power_well_sync_hw,
1880 .enable = hsw_power_well_enable,
1881 .disable = hsw_power_well_disable,
1882 .is_enabled = hsw_power_well_enabled,
1883 };
1884
1885 const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
1886 .sync_hw = i9xx_power_well_sync_hw_noop,
1887 .enable = gen9_dc_off_power_well_enable,
1888 .disable = gen9_dc_off_power_well_disable,
1889 .is_enabled = gen9_dc_off_power_well_enabled,
1890 };
1891
1892 const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
1893 .sync_hw = i9xx_power_well_sync_hw_noop,
1894 .enable = bxt_dpio_cmn_power_well_enable,
1895 .disable = bxt_dpio_cmn_power_well_disable,
1896 .is_enabled = bxt_dpio_cmn_power_well_enabled,
1897 };
1898
1899 const struct i915_power_well_ops vlv_display_power_well_ops = {
1900 .sync_hw = i9xx_power_well_sync_hw_noop,
1901 .enable = vlv_display_power_well_enable,
1902 .disable = vlv_display_power_well_disable,
1903 .is_enabled = vlv_power_well_enabled,
1904 };
1905
1906 const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
1907 .sync_hw = i9xx_power_well_sync_hw_noop,
1908 .enable = vlv_dpio_cmn_power_well_enable,
1909 .disable = vlv_dpio_cmn_power_well_disable,
1910 .is_enabled = vlv_power_well_enabled,
1911 };
1912
1913 const struct i915_power_well_ops vlv_dpio_power_well_ops = {
1914 .sync_hw = i9xx_power_well_sync_hw_noop,
1915 .enable = vlv_power_well_enable,
1916 .disable = vlv_power_well_disable,
1917 .is_enabled = vlv_power_well_enabled,
1918 };
1919
1920 static const struct i915_power_well_regs icl_aux_power_well_regs = {
1921 .bios = ICL_PWR_WELL_CTL_AUX1,
1922 .driver = ICL_PWR_WELL_CTL_AUX2,
1923 .debug = ICL_PWR_WELL_CTL_AUX4,
1924 };
1925
1926 const struct i915_power_well_ops icl_aux_power_well_ops = {
1927 .regs = &icl_aux_power_well_regs,
1928 .sync_hw = hsw_power_well_sync_hw,
1929 .enable = icl_aux_power_well_enable,
1930 .disable = icl_aux_power_well_disable,
1931 .is_enabled = hsw_power_well_enabled,
1932 };
1933
1934 static const struct i915_power_well_regs icl_ddi_power_well_regs = {
1935 .bios = ICL_PWR_WELL_CTL_DDI1,
1936 .driver = ICL_PWR_WELL_CTL_DDI2,
1937 .debug = ICL_PWR_WELL_CTL_DDI4,
1938 };
1939
1940 const struct i915_power_well_ops icl_ddi_power_well_ops = {
1941 .regs = &icl_ddi_power_well_regs,
1942 .sync_hw = hsw_power_well_sync_hw,
1943 .enable = hsw_power_well_enable,
1944 .disable = hsw_power_well_disable,
1945 .is_enabled = hsw_power_well_enabled,
1946 };
1947
1948 const struct i915_power_well_ops tgl_tc_cold_off_ops = {
1949 .sync_hw = tgl_tc_cold_off_power_well_sync_hw,
1950 .enable = tgl_tc_cold_off_power_well_enable,
1951 .disable = tgl_tc_cold_off_power_well_disable,
1952 .is_enabled = tgl_tc_cold_off_power_well_is_enabled,
1953 };
1954
1955 const struct i915_power_well_ops xelpdp_aux_power_well_ops = {
1956 .sync_hw = i9xx_power_well_sync_hw_noop,
1957 .enable = xelpdp_aux_power_well_enable,
1958 .disable = xelpdp_aux_power_well_disable,
1959 .is_enabled = xelpdp_aux_power_well_enabled,
1960 };
1961