Searched full:controllers (Results 1 – 25 of 514) sorted by relevance
12345678910>>...21
/Documentation/devicetree/bindings/usb/ |
D | fsl-usb.txt | 1 Freescale SOC USB controllers 10 controllers, or "fsl-usb2-dr" for dual role USB controllers 11 or "fsl,mpc5121-usb2-dr" for dual role USB controllers of MPC5121. 14 - phy_type : For multi port host USB controllers, should be one of 15 "ulpi", or "serial". For dual role USB controllers, should be 19 fsl-usb2-mph compatible controllers. Either this property or 21 controllers. 23 fsl-usb2-mph compatible controllers. Either this property or 25 controllers. 27 controllers. Can be "host", "peripheral", or "otg". Default to
|
D | usb-drd.yaml | 25 Tells Dual-Role USB controllers that we want to work on a particular 26 mode. In case this attribute isn't passed via DT, USB DRD controllers 34 Tells OTG controllers we want to disable OTG HNP. Normally HNP is the 41 Tells OTG controllers we want to disable OTG SRP. SRP is optional for OTG 47 Tells OTG controllers we want to disable OTG ADP. ADP is optional for OTG
|
D | usb.yaml | 35 Tells USB controllers that we want to configure the core to support a 39 selected. In case this isn't passed via DT, USB controllers should 46 Tells USB controllers we want to work up to a certain speed. In case this 47 isn't passed via DT, USB controllers should default to their maximum HW
|
D | pxa-usb.txt | 1 PXA USB controllers 6 - compatible: Should be "marvell,pxa-ohci" for USB controllers 35 - compatible: Should be "marvell,pxa270-udc" for USB controllers
|
/Documentation/devicetree/bindings/mmc/ |
D | sdhci-omap.txt | 8 - compatible: Should be "ti,omap2430-sdhci" for omap2430 controllers 9 Should be "ti,omap3-sdhci" for omap3 controllers 10 Should be "ti,omap4-sdhci" for omap4 and ti81 controllers 11 Should be "ti,omap5-sdhci" for omap5 controllers 12 Should be "ti,dra7-sdhci" for DRA7 and DRA72 controllers 14 Should be "ti,am335-sdhci" for am335x controllers 15 Should be "ti,am437-sdhci" for am437x controllers
|
D | k3-dw-mshc.txt | 15 - "hisilicon,hi3660-dw-mshc": for controllers with hi3660 specific extensions. 16 - "hisilicon,hi3670-dw-mshc", "hisilicon,hi3660-dw-mshc": for controllers 18 - "hisilicon,hi4511-dw-mshc": for controllers with hi4511 specific extensions. 19 - "hisilicon,hi6220-dw-mshc": for controllers with hi6220 specific extensions.
|
D | ti-omap-hsmmc.txt | 12 Should be "ti,omap2-hsmmc", for OMAP2 controllers 13 Should be "ti,omap3-hsmmc", for OMAP3 controllers 14 Should be "ti,omap3-pre-es3-hsmmc" for OMAP3 controllers pre ES3.0 15 Should be "ti,omap4-hsmmc", for OMAP4 controllers 16 Should be "ti,am33xx-hsmmc", for AM335x controllers 17 Should be "ti,k2g-hsmmc", "ti,omap4-hsmmc" for 66AK2G controllers.
|
D | sdhci.txt | 1 The properties specific for SD host controllers. For properties shared by MMC 2 host controllers refer to the mmc[1] bindings.
|
/Documentation/input/devices/ |
D | xpad.rst | 2 xpad - Linux USB driver for Xbox compatible controllers 6 controllers. It has a long history and has enjoyed considerable usage 11 This only affects Original Xbox controllers. All later controller models 14 Rumble is supported on some models of Xbox 360 controllers but not of 15 Original Xbox controllers nor on Xbox One controllers. As of writing 39 unknown controllers. 42 Normal Controllers 77 of buttons, see section 0.3 - Unknown Controllers 82 Unknown Controllers 95 All generations of Xbox controllers speak USB over the wire. [all …]
|
/Documentation/devicetree/bindings/i2c/ |
D | nvidia,tegra20-i2c.yaml | 39 Tegra114 has 5 generic I2C controllers. This controller is very much 52 Tegra124 has 6 generic I2C controllers. These controllers are very 57 Tegra210 has 6 generic I2C controllers. These controllers are very 66 the regular I2C controllers with a few exceptions. The I2C registers 72 Tegra186 has 9 generic I2C controllers, two of which are in the AON 73 (always-on) partition of the SoC. All of these controllers are very 77 Tegra194 has 8 generic I2C controllers, two of which are in the AON 78 (always-on) partition of the SoC. All of these controllers are very 79 similar to those found on Tegra186. However, these controllers have
|
/Documentation/devicetree/bindings/phy/ |
D | realtek,usb3phy.yaml | 16 support multiple XHCI controllers. One PHY device node maps to one XHCI 20 The USB architecture includes three XHCI controllers. 22 controllers. 30 The USB architecture includes three XHCI controllers. 31 Each XHCI maps to one USB 2.0 PHY and map one USB 3.0 PHY on controllers#2. 38 The USB architecture includes three XHCI controllers. 39 Each xhci maps to one USB 2.0 PHY and map one USB 3.0 PHY on controllers#0.
|
D | realtek,usb2phy.yaml | 16 support multiple XHCI controllers. One PHY device node maps to one XHCI 20 The USB architecture includes three XHCI controllers. 22 controllers. 30 The USB architecture includes two XHCI controllers. 38 The USB architecture includes three XHCI controllers. 39 Each XHCI maps to one USB 2.0 PHY and map one USB 3.0 PHY on controllers#2. 46 The USB architecture includes three XHCI controllers. 47 Each xhci maps to one USB 2.0 PHY and map one USB 3.0 PHY on controllers#0. 54 The USB architecture includes three XHCI controllers.
|
D | ralink-usb-phy.txt | 10 - resets: the two reset controllers for host and device 11 - reset-names: the names of the 2 reset controllers
|
/Documentation/ABI/testing/ |
D | sysfs-bus-pci-drivers-ehci_hcd | 7 PCI-based EHCI USB controllers (i.e., high-speed USB-2.0 8 controllers) are often implemented along with a set of 9 "companion" full/low-speed USB-1.1 controllers. When a 35 Note: Some EHCI controllers do not have companions; they 38 mechanism will not work with such controllers. Also, it
|
/Documentation/devicetree/bindings/memory-controllers/ |
D | renesas,dbsc.yaml | 4 $id: http://devicetree.org/schemas/memory-controllers/renesas,dbsc.yaml# 7 title: Renesas DDR Bus Controllers 13 Renesas SoCs contain one or more memory controllers. These memory 14 controllers differ from one SoC variant to another, and are called by
|
/Documentation/PCI/endpoint/ |
D | pci-endpoint-cfs.rst | 25 The pci_ep configfs has two directories at its root: controllers and 27 the *controllers* directory and every EPF driver present in the system 32 .. controllers/ 38 Every registered EPF driver will be listed in controllers directory. The 94 Every registered EPC device will be listed in controllers directory. The 98 /sys/kernel/config/pci_ep/controllers/ 119 | controllers/
|
D | pci-ntb-howto.rst | 31 # ls /sys/kernel/config/pci_ep/controllers 111 NTB function device should be attached to two PCI endpoint controllers 117 # ln -s controllers/2900000.pcie-ep/ functions/pci-epf-ntb/func1/primary 118 # ln -s controllers/2910000.pcie-ep/ functions/pci-epf-ntb/func1/secondary 120 Once the above step is completed, both the PCI endpoint controllers are ready to 128 field should be populated with '1'. For NTB, both the PCI endpoint controllers 131 # echo 1 > controllers/2900000.pcie-ep/start 132 # echo 1 > controllers/2910000.pcie-ep/start
|
/Documentation/devicetree/bindings/gpio/ |
D | gpio-ath79.txt | 8 - reg: Base address and size of the controllers memory area 15 - interrupts: Interrupt specifier for the controllers interrupt. 21 Interrupt Controllers bindings used by client devices.
|
/Documentation/devicetree/bindings/interrupt-controller/ |
D | qca,ath79-misc-intc.txt | 9 - reg: Base address and size of the controllers memory area 10 - interrupts: Interrupt specifier for the controllers interrupt. 19 Interrupt Controllers bindings used by client devices.
|
D | msi.txt | 1 This document describes the generic device tree binding for MSI controllers and 9 those busses to the MSI controllers which they are capable of using, 22 MSI controllers may have restrictions on permitted payloads. 31 MSI controllers: 68 MSI controllers listed in the msi-parent property. 131 * Can generate MSIs to all of the MSI controllers.
|
/Documentation/devicetree/bindings/input/ |
D | twl4030-pwrbutton.txt | 10 - "ti,twl4030-pwrbutton": For controllers compatible with twl4030 12 - <8>: For controllers compatible with twl4030
|
D | tps65218-pwrbutton.txt | 13 - <2>: For controllers compatible with tps65217 14 - <3 IRQ_TYPE_EDGE_BOTH>: For controllers compatible with tps65218
|
/Documentation/devicetree/bindings/memory-controllers/ddr/ |
D | jedec,lpddr-channel.yaml | 4 $id: http://devicetree.org/schemas/memory-controllers/ddr/jedec,lpddr-channel.yaml# 71 $ref: /schemas/memory-controllers/ddr/jedec,lpddr2.yaml# 80 $ref: /schemas/memory-controllers/ddr/jedec,lpddr3.yaml# 89 $ref: /schemas/memory-controllers/ddr/jedec,lpddr4.yaml# 98 $ref: /schemas/memory-controllers/ddr/jedec,lpddr5.yaml#
|
/Documentation/devicetree/bindings/clock/ |
D | marvell,pxa1928.txt | 1 * Marvell PXA1928 Clock Controllers 4 controllers within the PXA1928 SoC. The PXA1928 contains 3 clock controller
|
/Documentation/userspace-api/media/rc/ |
D | rc-intro.rst | 10 remote controllers. Each manufacturer has their own type of control. It 18 However, remove controllers are more flexible than a normal input
|
12345678910>>...21