Searched full:delay (Results 1 – 25 of 414) sorted by relevance
12345678910>>...17
/Documentation/devicetree/bindings/mmc/ |
D | sdhci-sprd.txt | 26 PHY DLL delays are used to delay the data valid window, and align the window 29 write line delay value, clock read command line delay value, clock read data 30 positive edge delay value and clock read data negative edge delay value. 31 Each cell's delay value unit is cycle of the PHY clock. 33 - sprd,phy-delay-legacy: Delay value for legacy timing. 34 - sprd,phy-delay-sd-highspeed: Delay value for SD high-speed timing. 35 - sprd,phy-delay-sd-uhs-sdr50: Delay value for SD UHS SDR50 timing. 36 - sprd,phy-delay-sd-uhs-sdr104: Delay value for SD UHS SDR50 timing. 37 - sprd,phy-delay-mmc-highspeed: Delay value for MMC high-speed timing. 38 - sprd,phy-delay-mmc-ddr52: Delay value for MMC DDR52 timing. [all …]
|
D | cdns,sdhci.yaml | 35 # They are used to delay the data valid window, and align the window to 36 # sampling clock. The delay starts from 5ns (for delay parameter equal to 0) 39 cdns,phy-input-delay-sd-highspeed: 40 description: Value of the delay in the input path for SD high-speed timing 45 cdns,phy-input-delay-legacy: 46 description: Value of the delay in the input path for legacy timing 51 cdns,phy-input-delay-sd-uhs-sdr12: 52 description: Value of the delay in the input path for SD UHS SDR12 timing 57 cdns,phy-input-delay-sd-uhs-sdr25: 58 description: Value of the delay in the input path for SD UHS SDR25 timing [all …]
|
D | sdhci-am654.yaml | 57 # Used to delay the data valid window and align it to the sampling clock. 62 description: Output tap delay for SD/MMC legacy timing 68 description: Output tap delay for MMC high speed timing 74 description: Output tap delay for SD high speed timing 80 description: Output tap delay for SD UHS SDR12 timing 86 description: Output tap delay for SD UHS SDR25 timing 92 description: Output tap delay for SD UHS SDR50 timing 98 description: Output tap delay for SD UHS SDR104 timing 104 description: Output tap delay for SD UHS DDR50 timing 110 description: Output tap delay for eMMC DDR52 timing [all …]
|
D | fsl-imx-esdhc.yaml | 105 fsl,delay-line: 108 Specify the number of delay cells for override mode. 109 This is used to set the clock delay for DLL(Delay Line) on override mode 112 chapter, DLL (Delay Line) section in RM for details. 131 Specify the start delay cell point when send first CMD19 in tuning procedure. 137 Specify the increasing delay cell steps in tuning procedure. 138 The uSDHC use one delay cell as default increasing step to do tuning process. 139 This property allows user to change the tuning step to more than one delay 141 tuning step can't find the proper delay window within limited tuning retries. 144 fsl,strobe-dll-delay-target: [all …]
|
/Documentation/accounting/ |
D | delay-accounting.rst | 2 Delay accounting 9 The per-task delay accounting functionality measures 29 delay statistics aggregated for all tasks (or threads) belonging to a 34 aggregate delay statistics into arbitrary groups. To enable this, delay 42 Delay accounting uses the taskstats interface which is described 45 statistics. The delay accounting functionality populates specific fields of 50 for a description of the fields pertaining to delay accounting. 52 delay seen for cpu, sync block I/O, swapin, memory reclaim, thrash page 56 counter (say cpu_delay_total) for a task will give the delay 66 commands to be run and the corresponding delay statistics to be displayed. It [all …]
|
D | taskstats-struct.rst | 13 2) Delay accounting fields 16 /* Delay accounting fields start */ 20 /* Delay accounting fields end */ 38 6) Extended delay accounting fields for memory reclaim 97 2) Delay accounting fields:: 99 /* Delay accounting fields start 101 * All values, until the comment "Delay accounting fields end" are 102 * available only if delay accounting is enabled, even though the last 105 * xxx_count is the number of delay values recorded 106 * xxx_delay_total is the corresponding cumulative delay in nanoseconds [all …]
|
/Documentation/devicetree/bindings/regulator/ |
D | mt6358-regulator.txt | 33 regulator-ramp-delay = <12500>; 34 regulator-enable-ramp-delay = <0>; 42 regulator-ramp-delay = <6250>; 43 regulator-enable-ramp-delay = <200>; 51 regulator-ramp-delay = <50000>; 52 regulator-enable-ramp-delay = <250>; 59 regulator-ramp-delay = <6250>; 60 regulator-enable-ramp-delay = <200>; 68 regulator-ramp-delay = <6250>; 69 regulator-enable-ramp-delay = <200>; [all …]
|
D | mt6397-regulator.txt | 34 regulator-ramp-delay = <12500>; 35 regulator-enable-ramp-delay = <200>; 43 regulator-ramp-delay = <12500>; 44 regulator-enable-ramp-delay = <115>; 52 regulator-ramp-delay = <12500>; 53 regulator-enable-ramp-delay = <115>; 62 regulator-ramp-delay = <12500>; 63 regulator-enable-ramp-delay = <115>; 72 regulator-ramp-delay = <12500>; 73 regulator-enable-ramp-delay = <115>; [all …]
|
D | mediatek,mt6357-regulator.yaml | 80 regulator-ramp-delay = <6250>; 81 regulator-enable-ramp-delay = <220>; 88 regulator-ramp-delay = <6250>; 89 regulator-enable-ramp-delay = <220>; 96 regulator-ramp-delay = <6250>; 97 regulator-enable-ramp-delay = <220>; 103 regulator-ramp-delay = <12500>; 104 regulator-enable-ramp-delay = <220>; 111 regulator-ramp-delay = <50000>; 112 regulator-enable-ramp-delay = <220>; [all …]
|
D | mt6323-regulator.txt | 27 regulator-ramp-delay = <12500>; 36 regulator-ramp-delay = <25000>; 51 regulator-enable-ramp-delay = <90>; 60 regulator-enable-ramp-delay = <185>; 67 regulator-enable-ramp-delay = <185>; 74 regulator-enable-ramp-delay = <185>; 81 regulator-enable-ramp-delay = <216>; 90 regulator-enable-ramp-delay = <216>; 97 regulator-enable-ramp-delay = <216>; 106 regulator-enable-ramp-delay = <216>; [all …]
|
D | mt6359-regulator.yaml | 111 regulator-enable-ramp-delay = <0>; 118 regulator-ramp-delay = <5000>; 119 regulator-enable-ramp-delay = <200>; 126 regulator-ramp-delay = <10760>; 127 regulator-enable-ramp-delay = <200>; 133 regulator-ramp-delay = <5000>; 134 regulator-enable-ramp-delay = <200>; 141 regulator-ramp-delay = <5000>; 142 regulator-enable-ramp-delay = <200>; 149 regulator-enable-ramp-delay = <0>; [all …]
|
/Documentation/translations/zh_CN/accounting/ |
D | delay-accounting.rst | 3 :Original: Documentation/accounting/delay-accounting.rst 92 CPU count real total virtual total delay total delay average 94 IO count delay total delay average 96 SWAP count delay total delay average 98 RECLAIM count delay total delay average 100 THRASHING count delay total delay average 102 COMPACT count delay total delay average 104 WPCOPY count delay total delay average
|
/Documentation/devicetree/bindings/power/reset/ |
D | gpio-restart.yaml | 23 reset. After a delay specified by active-delay, the GPIO is set to inactive, thus causing an 24 active->inactive edge, triggering negative edge triggered reset. After a delay specified by 25 inactive-delay, the GPIO is driven active again. After a delay specified by wait-delay, the 49 active-delay: 51 description: Delay (default 100) to wait after driving gpio active [ms] 54 inactive-delay: 56 description: Delay (default 100) to wait after driving gpio inactive [ms] 59 wait-delay: 61 description: Delay (default 3000) to wait after completing restart sequence [ms] 76 active-delay = <100>; [all …]
|
D | gpio-poweroff.yaml | 15 from inactive to active. After a delay (active-delay-ms) it 17 delay (inactive-delay-ms) it is configured as active again. 35 active-delay-ms: 37 description: Delay to wait after driving gpio active 39 inactive-delay-ms: 41 description: Delay to wait after driving gpio inactive
|
/Documentation/devicetree/bindings/thermal/ |
D | brcm,sr-thermal.txt | 11 - polling-delay: Max number of milliseconds to wait between polls. 34 polling-delay-passive = <0>; 35 polling-delay = <1000>; 46 polling-delay-passive = <0>; 47 polling-delay = <1000>; 58 polling-delay-passive = <0>; 59 polling-delay = <1000>; 70 polling-delay-passive = <0>; 71 polling-delay = <1000>; 82 polling-delay-passive = <0>; [all …]
|
/Documentation/devicetree/bindings/memory-controllers/ |
D | arm,pl172.txt | 67 - mpmc,write-enable-delay: Delay from chip select assertion to write 70 - mpmc,output-enable-delay: Delay from chip select assertion to output 73 - mpmc,write-access-delay: Delay from chip select assertion to write 76 - mpmc,read-access-delay: Delay from chip select assertion to read 79 - mpmc,page-mode-read-delay: Delay for asynchronous page mode sequential 82 - mpmc,turn-round-delay: Delay between access to memory banks in nano 110 mpmc,write-enable-delay = <0>; 111 mpmc,output-enable-delay = <0>; 112 mpmc,read-enable-delay = <70>; 113 mpmc,page-mode-read-delay = <70>;
|
/Documentation/devicetree/bindings/spi/ |
D | spi-peripheral-props.yaml | 12 controller specific like delay in clock or data lines, etc. These properties 47 spi-cs-setup-delay-ns: 49 Delay in nanoseconds to be introduced by the controller after CS is 52 spi-cs-hold-delay-ns: 54 Delay in nanoseconds to be introduced by the controller before CS is 57 spi-cs-inactive-delay-ns: 59 Delay in nanoseconds to be introduced by the controller after CS is 70 spi-rx-delay-us: 72 Delay, in microseconds, after a read transfer. 74 rx-sample-delay-ns: [all …]
|
D | cdns,qspi-nor-peripheral-props.yaml | 17 cdns,read-delay: 20 Delay for read capture logic, in clock cycles. 24 Delay in nanoseconds for the length that the master mode chip select 29 Delay in nanoseconds between one chip select being de-activated 34 Delay in nanoseconds between last bit of current transaction and 39 Delay in nanoseconds between setting qspi_n_ss_out low and
|
/Documentation/devicetree/bindings/net/dsa/ |
D | nxp,sja1105.yaml | 91 rx-internal-delay-ps: 92 $ref: "#/$defs/internal-delay-ps" 93 tx-internal-delay-ps: 94 $ref: "#/$defs/internal-delay-ps" 101 internal-delay-ps: 103 Disable tunable delay lines using 0 ps, or enable them and select 155 rx-internal-delay-ps = <0>; 156 tx-internal-delay-ps = <0>; 163 rx-internal-delay-ps = <0>; 164 tx-internal-delay-ps = <0>; [all …]
|
/Documentation/devicetree/bindings/display/panel/ |
D | samsung,s6e8aa0.yaml | 29 power-on-delay: 30 description: delay after turning regulators on [ms] 33 reset-delay: 34 description: delay after reset sequence [ms] 37 init-delay: 38 description: delay after initialization sequence [ms] 77 power-on-delay = <50>; 78 reset-delay = <100>; 79 init-delay = <100>;
|
/Documentation/devicetree/bindings/net/ |
D | amlogic,meson-dwmac.yaml | 60 amlogic,tx-delay-ns: 63 The internal RGMII TX clock delay (provided by this driver) in 65 When phy-mode is set to "rgmii" then the TX delay should be 68 the TX clock delay is already provided by the PHY. In that case 70 delay in the MAC to prevent the clock from going off because both 71 PHY and MAC are adding a delay). 74 amlogic,rx-delay-ns: 81 The internal RGMII RX clock delay in nanoseconds. Deprecated, use 82 rx-internal-delay-ps instead. 84 rx-internal-delay-ps: [all …]
|
D | mdio.yaml | 36 reset-delay-us: 42 reset-post-delay-us: 44 Delay after reset deassert in microseconds. It applies to all MDIO 46 communication. This delay happens just before e.g. Ethernet PHY 86 Delay after the reset was asserted in microseconds. If this 87 property is missing the delay will be skipped. 91 Delay after the reset was deasserted in microseconds. If 92 this property is missing the delay will be skipped. 107 reset-delay-us = <2>;
|
D | adi,adin.yaml | 19 adi,rx-internal-delay-ps: 21 RGMII RX Clock Delay used only when PHY operates in RGMII mode with 22 internal delay (phy-mode is 'rgmii-id' or 'rgmii-rxid') in pico-seconds. 26 adi,tx-internal-delay-ps: 28 RGMII TX Clock Delay used only when PHY operates in RGMII mode with 29 internal delay (phy-mode is 'rgmii-id' or 'rgmii-txid') in pico-seconds. 68 adi,rx-internal-delay-ps = <1800>; 69 adi,tx-internal-delay-ps = <2200>;
|
/Documentation/devicetree/bindings/sound/ |
D | dmic-codec.yaml | 33 modeswitch-delay-ms: 34 description: Delay (in ms) to complete DMIC mode switch 36 wakeup-delay-ms: 37 description: Delay (in ms) after enabling the DMIC 52 wakeup-delay-ms = <50>; 53 modeswitch-delay-ms = <35>;
|
/Documentation/devicetree/bindings/mtd/ |
D | cadence-nand-controller.txt | 17 - cdns,board-delay-ps : Estimated Board delay. The value includes the total 18 round trip delay for the signals and is used for deciding on values 21 board delay = RE#PAD delay + PCB trace to device + PCB trace from device 22 + DQ PAD delay 42 cdns,board-delay-ps = <4830>;
|
12345678910>>...17