Searched full:rmii (Results 1 – 25 of 44) sorted by relevance
12
/Documentation/devicetree/bindings/net/ |
D | mediatek-dwmac.yaml | 54 - description: RMII reference clock provided by MAC 81 For MT2712 RMII/MII interface, Allowed value need to be a multiple of 550, 83 For MT8188/MT8195 RGMII/RMII/MII interface, Allowed value need to be a multiple of 290, 91 For MT2712 RMII/MII interface, Allowed value need to be a multiple of 550, 93 For MT8188/MT8195 RGMII/RMII/MII interface, Allowed value need to be a multiple 96 mediatek,rmii-rxc: 99 If present, indicates that the RMII reference clock, which is from external 102 mediatek,rmii-clk-from-mac: 105 If present, indicates that MAC provides the RMII reference clock, which 114 which is from external PHYs in RMII case, and it rarely happen. [all …]
|
D | micrel.txt | 23 - micrel,rmii-reference-clock-select-25-mhz: RMII Reference Clock Select 26 Setting the RMII Reference Clock Select bit enables 25 MHz rather 31 Specifically, a clock reference ("rmii-ref" below) is always needed to 37 - KSZ8021, KSZ8031, KSZ8081, KSZ8091: "rmii-ref": The RMII reference
|
D | nxp,tja11xx.yaml | 34 nxp,rmii-refclk-in: 38 in RMII mode. This clock signal is provided by the PHY and is 45 interface reference clock input when RMII mode enabled. 47 reference clock output when RMII mode enabled. 63 nxp,rmii-refclk-in;
|
D | cpsw-phy-sel.txt | 13 -rmii-clock-ext : If present, the driver will configure the RMII 29 rmii-clock-ext;
|
D | actions,owl-emac.yaml | 14 It provides the RMII and SMII interfaces and is compliant with the 44 - const: rmii 81 clock-names = "eth", "rmii"; 83 phy-mode = "rmii";
|
D | lpc-eth.txt | 10 absent, "rmii" is assumed. 26 phy-mode = "rmii";
|
D | faraday,ftgmac100.yaml | 36 - description: RMII RCLK gate for AST2500/2600 47 - rmii 54 rmii (100bT) but kept as a separate property in case NC-SI grows support
|
D | mediatek,star-emac.yaml | 51 mediatek,rmii-rxc: 54 If present, indicates that the RMII reference clock, which is from external 97 phy-mode = "rmii";
|
D | davinci_emac.txt | 23 - ti,davinci-rmii-en: 1 byte, 1 means use RMII
|
D | adi,adin.yaml | 35 When operating in RMII mode, this option configures the FIFO depth. 77 phy-mode = "rmii";
|
D | sunplus,sp7021-emac.yaml | 116 phy-mode = "rmii"; 124 phy-mode = "rmii";
|
D | vertexcom-mse102x.yaml | 14 They can be connected either via RGMII, RMII or SPI to a host CPU.
|
D | lantiq,etop-xway.yaml | 67 phy-mode = "rmii";
|
D | sti-dwmac.txt | 20 - st,ext-phyclk: valid only for RMII where PHY can generate 50MHz clock or
|
D | rockchip,emac.yaml | 104 phy-mode = "rmii";
|
/Documentation/devicetree/bindings/clock/ |
D | starfive,jh7110-aoncrg.yaml | 23 - description: GMAC0 RMII reference or GMAC0 RGMII RX 30 - description: GMAC0 RMII reference or GMAC0 RGMII RX 38 - description: GMAC0 RMII reference
|
D | starfive,jh7110-syscrg.yaml | 23 - description: GMAC1 RMII reference or GMAC1 RGMII RX 36 - description: GMAC1 RMII reference
|
D | starfive,jh7100-clkgen.yaml | 24 - description: RMII reference clock (50 MHz)
|
D | rockchip,rk3188-cru.yaml | 30 - "ext_rmii" - external RMII clock - optional
|
/Documentation/devicetree/bindings/net/dsa/ |
D | lan9303.txt | 31 fixed-link { /* RMII fixed link to LAN9303 */ 47 port@0 { /* RMII fixed link to master */
|
D | arrow,xrs700x.yaml | 18 RGMII ports and one RMII port and are managed via i2c or mdio.
|
/Documentation/devicetree/bindings/phy/ |
D | ti,phy-gmii-sel.yaml | 15 two 10/100/1000 Ethernet ports with selectable G/MII, RMII, and RGMII interfaces. 31 | | | RMII <-------> 154 - RMII refclk mode
|
/Documentation/devicetree/bindings/net/pcs/ |
D | renesas,rzn1-miic.yaml | 14 responsible to do MII passthrough or convert it to RMII/RGMII. 36 - description: RMII reference clock
|
/Documentation/networking/dsa/ |
D | sja1105.rst | 329 RMII PHY role and out-of-band signaling 332 In the RMII spec, the 50 MHz clock signals are either driven by the MAC or by 337 On the other hand, the SJA1105 is only binary configurable - when in the RMII 339 happening it must be put in RMII PHY role. 341 In the RMII spec, the PHY can transmit extra out-of-band signals via RXD[1:0]. 344 mechanism defined by the RMII spec. 346 clock signal, inevitably an RMII PHY-to-PHY connection is created. The SJA1105 355 The take-away is that in RMII mode, the SJA1105 must be let to drive the
|
D | lan9303.rst | 6 the two external ethernet ports. The third port is an RMII/MII interface to a
|
12