Searched refs:A9 (Results 1 – 22 of 22) sorted by relevance
/drivers/pinctrl/aspeed/ |
D | pinctrl-aspeed-g4.c | 1429 #define A9 172 macro 1430 SIG_EXPR_LIST_DECL_SINGLE(A9, GPIOV4, GPIOV4, SIG_DESC_SET(SCUA0, 20)); 1431 SIG_EXPR_LIST_DECL_SINGLE(A9, RMII2RXD0, RMII2, RMII2_DESC); 1432 SIG_EXPR_LIST_DECL_SINGLE(A9, RGMII2RXD0, RGMII2); 1433 PIN_DECL_(A9, SIG_EXPR_LIST_PTR(A9, GPIOV4), SIG_EXPR_LIST_PTR(A9, RMII2RXD0), 1434 SIG_EXPR_LIST_PTR(A9, RGMII2RXD0)); 1462 FUNC_GROUP_DECL(RMII2, D9, E9, A10, B10, C10, D10, C9, B9, A9, E8, D8, C8); 1463 FUNC_GROUP_DECL(RGMII2, D9, E9, A10, B10, C10, D10, C9, B9, A9, E8, D8, C8); 1927 ASPEED_PINCTRL_PIN(A9),
|
D | pinctrl-aspeed-g5.c | 967 #define A9 130 macro 968 SIG_EXPR_LIST_DECL_SINGLE(A9, SCL4, I2C4, I2C4_DESC); 969 PIN_DECL_1(A9, GPIOQ2, SCL4); 975 FUNC_GROUP_DECL(I2C4, A9, B9); 1922 ASPEED_PINCTRL_PIN(A9),
|
/drivers/soc/tegra/ |
D | Kconfig | 107 the Pascal architecture. It contains an ADSP with a Cortex-A9 CPU
|
/drivers/mailbox/ |
D | Kconfig | 60 send short messages between Highbank's A9 cores and the EnergyCore
|
/drivers/pinctrl/renesas/ |
D | pfc-r8a77970.c | 173 #define IP1_7_4 FM(DU_DG5) F_(0, 0) F_(0, 0) FM(A9) FM(FSO_CFE_1_N_A) F_(0, 0) F_(0, 0) F_(0, … 432 PINMUX_IPSR_GPSR(IP1_7_4, A9),
|
D | pfc-r8a77980.c | 207 #define IP1_7_4 FM(DU_DG5) FM(SDA5) FM(GETHER_MDC_B) FM(A9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0… 508 PINMUX_IPSR_GPSR(IP1_7_4, A9),
|
D | pfc-r8a77990.c | 101 #define GPSR1_9 F_(A9, IP4_3_0) 248 #define IP4_3_0 FM(A9) FM(TX5_A) FM(IRQ3) FM(VI4_DATA16) FM(VI5_VSYNC_N_A) FM(DU_DG7) F_(0, 0… 731 PINMUX_IPSR_GPSR(IP4_3_0, A9),
|
D | pfc-sh7734.c | 635 PINMUX_IPSR_GPSR(IP0_19_18, A9), 1382 GPIO_FN(A9), GPIO_FN(ST0_D5), GPIO_FN(LCD_DATA9_A),
|
D | pfc-r8a77951.c | 118 #define GPSR1_9 F_(A9, IP3_3_0) 280 #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0… 804 PINMUX_IPSR_GPSR(IP3_3_0, A9),
|
D | pfc-r8a7796.c | 123 #define GPSR1_9 F_(A9, IP3_3_0) 283 #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0… 808 PINMUX_IPSR_GPSR(IP3_3_0, A9),
|
D | pfc-r8a77965.c | 123 #define GPSR1_9 F_(A9, IP3_3_0) 283 #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0… 810 PINMUX_IPSR_GPSR(IP3_3_0, A9),
|
D | pfc-r8a779a0.c | 367 #define IP1SR1_7_4 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR5) FM(A9) F_(0, 0) F_(0, 0) … 829 PINMUX_IPSR_GPSR(IP1SR1_7_4, A9),
|
D | pfc-r8a7792.c | 382 PINMUX_SINGLE(A9),
|
D | pfc-sh7264.c | 1277 GPIO_FN(A9),
|
D | pfc-r8a73a4.c | 333 F1(A9), F2(MMCD1_6), IRQ(32),
|
D | pfc-sh7757.c | 1630 GPIO_FN(A9),
|
D | pfc-r8a77470.c | 717 PINMUX_IPSR_GPSR(IP5_11_8, A9),
|
D | pfc-sh7269.c | 1715 GPIO_FN(A9),
|
D | pfc-r8a7778.c | 577 PINMUX_IPSR_GPSR(IP0_20, A9),
|
D | pfc-r8a7794.c | 858 PINMUX_IPSR_GPSR(IP2_5_4, A9),
|
D | pfc-r8a7790.c | 937 PINMUX_IPSR_GPSR(IP2_25_22, A9),
|
D | pfc-r8a7791.c | 879 PINMUX_IPSR_GPSR(IP1_5_4, A9),
|