Home
last modified time | relevance | path

Searched refs:BIT24 (Results 1 – 17 of 17) sorted by relevance

/drivers/staging/rtl8723bs/include/
Drtl8723b_spec.h198 #define IMR_TSF_BIT32_TOGGLE_8723B BIT24 /* TSF Timer BIT32 toggle indication interrupt */
220 #define IMR_BCNDMAINT4_8723B BIT24 /* Beacon DMA Interrupt 4 */
Dhal_com_reg.h691 #define IMR_BCNDOK7 BIT24 /* Beacon Queue DMA OK Interrupt 7 */
738 #define RCR_ENMBID BIT24 /* Enable Multiple BssId. Only response ACK to the packets whose DID(A…
1294 #define SDIO_HIMR_OCPINT_MSK BIT24
1316 #define SDIO_HISR_OCPINT BIT24
Dosdep_service.h41 #define BIT24 0x01000000 macro
Drtw_mlme_ext.h65 #define DYNAMIC_RF_TX_PWR_TRACK BIT24/* ODM_RF_TX_PWR_TRACK */
/drivers/staging/rtl8723bs/hal/
DHal8723BReg.h387 #define IMR_TSF_BIT32_TOGGLE_8723B BIT24 /* TSF Timer BIT32 toggle indication interrupt */
409 #define IMR_BCNDMAINT4_8723B BIT24 /* Beacon DMA Interrupt 4 */
DHalBtc8723b1Ant.c858 u4Tmp &= ~BIT24; in halbtc8723b1ant_SetAntPath()
893 u4Tmp |= BIT24; in halbtc8723b1ant_SetAntPath()
940 u4Tmp &= ~BIT24; in halbtc8723b1ant_SetAntPath()
Dodm.h386 ODM_RF_TX_PWR_TRACK = BIT24,
DHalBtc8723b2Ant.c882 u4Tmp |= BIT24; in halbtc8723b2ant_SetAntPath()
900 u4Tmp &= ~BIT24; in halbtc8723b2ant_SetAntPath()
DHalPhyRf_8723B.c83 PHY_SetBBReg(pDM_Odm->Adapter, rOFDM0_ECCAThreshold, BIT24, value32); in setIqkMatrix_8723B()
107 PHY_SetBBReg(pDM_Odm->Adapter, rOFDM0_ECCAThreshold, BIT24, 0x00); in setIqkMatrix_8723B()
/drivers/net/wireless/realtek/rtlwifi/btcoexist/
Dhalbt_precomp.h55 #define BIT24 0x01000000 macro
Dhalbtc8723b1ant.c847 u32tmp &= ~BIT24; in halbtc8723b1ant_set_ant_path()
899 u32tmp |= BIT24; in halbtc8723b1ant_set_ant_path()
964 u32tmp &= ~BIT24; in halbtc8723b1ant_set_ant_path()
Dhalbtc8821a1ant.c930 u4_tmp |= BIT24; in btc8821a1ant_set_ant_path()
959 u4_tmp &= ~BIT24; in btc8821a1ant_set_ant_path()
Dhalbtc8723b2ant.c1160 u32tmp |= BIT24; in btc8723b2ant_set_ant_path()
1188 u32tmp &= ~BIT24; in btc8723b2ant_set_ant_path()
Dhalbtc8821a2ant.c1086 u4tmp |= BIT24; in btc8821a2ant_set_ant_path()
/drivers/staging/rtl8192e/
Drtl819x_Qos.h34 #define BIT24 0x01000000 macro
/drivers/scsi/
Ddc395x.h52 #define BIT24 0x01000000 macro
/drivers/scsi/lpfc/
Dlpfc_hw4.h791 #define LPFC_SLI4_INTR24 BIT24