Home
last modified time | relevance | path

Searched refs:MC_SEQ_CAS_TIMING_LP (Results 1 – 12 of 12) sorted by relevance

/drivers/gpu/drm/radeon/
Dbtcd.h148 #define MC_SEQ_CAS_TIMING_LP 0x2a70 macro
Dbtc_dpm.c1862 *out_reg = MC_SEQ_CAS_TIMING_LP >> 2; in btc_check_s0_mc_reg_index()
2029 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING)); in btc_initialize_mc_reg_table()
Dnid.h806 #define MC_SEQ_CAS_TIMING_LP 0x2a70 macro
Dsid.h574 #define MC_SEQ_CAS_TIMING_LP 0x2a70 macro
Dcikd.h699 #define MC_SEQ_CAS_TIMING_LP 0x2a70 macro
Devergreend.h324 #define MC_SEQ_CAS_TIMING_LP 0x2a70 macro
Dni_dpm.c2780 *out_reg = MC_SEQ_CAS_TIMING_LP >> 2; in ni_check_s0_mc_reg_index()
2887 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING)); in ni_initialize_mc_reg_table()
Dcypress_dpm.c978 eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_CAS_TIMING_LP >> 2; in cypress_set_mc_reg_address_table()
Dsi_dpm.c5415 *out_reg = MC_SEQ_CAS_TIMING_LP >> 2; in si_check_s0_mc_reg_index()
5526 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING)); in si_initialize_mc_reg_table()
Dci_dpm.c4389 *out_reg = MC_SEQ_CAS_TIMING_LP >> 2; in ci_check_s0_mc_reg_index()
4598 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING)); in ci_initialize_mc_reg_table()
/drivers/gpu/drm/amd/amdgpu/
Dsid.h575 #define MC_SEQ_CAS_TIMING_LP 0xA9C macro
/drivers/gpu/drm/amd/pm/legacy-dpm/
Dsi_dpm.c5908 *out_reg = MC_SEQ_CAS_TIMING_LP; in si_check_s0_mc_reg_index()
6019 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING)); in si_initialize_mc_reg_table()