Home
last modified time | relevance | path

Searched refs:clk_pol (Results 1 – 14 of 14) sorted by relevance

/drivers/media/platform/st/sti/c8sectpfe/
Dc8sectpfe-dvb.c81 .clk_pol = STV0367_CLOCKPOLARITY_DEFAULT,
88 .clk_pol = STV0367_CLOCKPOLARITY_DEFAULT,
95 .clk_pol = STV0367_CLOCKPOLARITY_DEFAULT,
/drivers/media/platform/ti/omap3isp/
Domap3isp.h45 unsigned int clk_pol:1; member
Disp.c443 ispctrl_val |= parcfg->clk_pol << ISPCTRL_PAR_CLK_POL_SHIFT; in omap3isp_configure_bridge()
2067 buscfg->bus.parallel.clk_pol = in isp_parse_of_parallel_endpoint()
/drivers/media/dvb-frontends/
Dstv0367.h27 int clk_pol; member
Dmxl692_defs.h462 u8 clk_pol; member
Dlgs8gxx.c518 u8 serial, u8 clk_pol, u8 clk_gated) in lgs8gxx_set_mpeg_mode() argument
530 t |= clk_pol ? TS_CLK_INVERTED : TS_CLK_NORMAL; in lgs8gxx_set_mpeg_mode()
Dstv0367.c968 stv0367ter_set_clk_pol(state, state->config->clk_pol); in stv0367ter_init()
2277 switch (state->config->clk_pol) { in stv0367cab_init()
/drivers/gpu/drm/imx/lcdc/
Dimx-lcdc.c203 const int clk_pol = in imx_lcdc_pipe_enable() local
220 FIELD_PREP(IMX21LCDC_LPCR_CLKPOL, clk_pol), in imx_lcdc_pipe_enable()
/drivers/gpu/drm/imx/ipuv3/
Dipuv3-crtc.c299 sig_cfg.clk_pol = !!(imx_crtc_state->bus_flags & in ipu_crtc_mode_set_nofb()
/drivers/media/i2c/
Dmt9v032.c332 if (mt9v032->pdata && mt9v032->pdata->clk_pol) { in __mt9v032_set_power()
1039 pdata->clk_pol = !!(endpoint.bus.parallel.flags & in mt9v032_get_pdata()
/drivers/media/pci/ngene/
Dngene-cards.c368 .clk_pol = STV0367_CLOCKPOLARITY_DEFAULT,
375 .clk_pol = STV0367_CLOCKPOLARITY_DEFAULT,
/drivers/gpu/ipu-v3/
Dipu-di.c617 if (sig->clk_pol) in ipu_di_init_sync_panel()
/drivers/media/pci/cx23885/
Dcx23885-dvb.c839 .clk_pol = 0,
846 .clk_pol = 0,
/drivers/media/pci/ddbridge/
Dddbridge-core.c929 .clk_pol = STV0367_CLOCKPOLARITY_DEFAULT,
936 .clk_pol = STV0367_CLOCKPOLARITY_DEFAULT,