Searched refs:clk_post (Results 1 – 9 of 9) sorted by relevance
/drivers/gpu/drm/msm/dsi/phy/ |
D | dsi_phy.c | 114 timing->shared_timings.clk_post = linear_inter(tmax, tmin, pcnt2, 0, in msm_dsi_dphy_timing_calc() 136 timing->shared_timings.clk_pre, timing->shared_timings.clk_post, in msm_dsi_dphy_timing_calc() 226 timing->shared_timings.clk_post = in msm_dsi_dphy_timing_calc_v2() 250 timing->shared_timings.clk_pre, timing->shared_timings.clk_post, in msm_dsi_dphy_timing_calc_v2() 334 timing->shared_timings.clk_post = in msm_dsi_dphy_timing_calc_v3() 360 timing->shared_timings.clk_pre, timing->shared_timings.clk_post, in msm_dsi_dphy_timing_calc_v3() 447 timing->shared_timings.clk_post = linear_inter(tmax, tmin, 5, 0, false); in msm_dsi_dphy_timing_calc_v4() 462 timing->shared_timings.clk_pre, timing->shared_timings.clk_post, in msm_dsi_dphy_timing_calc_v4() 501 timing->shared_timings.clk_post = linear_inter(tmax, tmin, 80, 0, false); in msm_dsi_cphy_timing_calc_v4() 508 timing->shared_timings.clk_pre, timing->shared_timings.clk_post, in msm_dsi_cphy_timing_calc_v4()
|
D | dsi_phy_7nm.c | 1033 timing->shared_timings.clk_post); in dsi_7nm_phy_enable() 1054 timing->shared_timings.clk_post); in dsi_7nm_phy_enable()
|
/drivers/phy/ |
D | phy-core-mipi-dphy.c | 40 cfg->clk_post = 60000 + 52 * ui; in phy_mipi_dphy_calc_config() 120 if (cfg->clk_post < (60000 + 52 * ui)) in phy_mipi_dphy_config_validate()
|
/drivers/phy/rockchip/ |
D | phy-rockchip-inno-dsidphy.c | 372 u32 hs_exit, clk_post, clk_pre, wakeup, lpx, ta_go, ta_sure, ta_wait; in inno_dsidphy_mipi_mode_enable() local 430 clk_post = DIV_ROUND_UP(cfg->clk_post, t_txbyteclkhs); in inno_dsidphy_mipi_mode_enable() 504 T_CLK_POST_CNT_HI(clk_post >> 4)); in inno_dsidphy_mipi_mode_enable() 506 T_CLK_POST_CNT_LO(clk_post)); in inno_dsidphy_mipi_mode_enable()
|
/drivers/gpu/drm/msm/dsi/ |
D | dsi.h | 142 u32 clk_post; member
|
D | dsi_host.c | 780 data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(phy_shared_timings->clk_post) | in dsi_ctrl_enable()
|
/drivers/phy/amlogic/ |
D | phy-meson-axg-mipi-dphy.c | 249 (DIV_ROUND_UP(priv->config.clk_post + in phy_meson_axg_mipi_dphy_power_on()
|
/drivers/gpu/drm/bridge/ |
D | samsung-dsim.c | 726 int clk_prepare, lpx, clk_zero, clk_post, clk_trail; in samsung_dsim_set_phy_ctrl() local 756 clk_post = PS_TO_CYCLE(cfg.clk_post, byte_clock); in samsung_dsim_set_phy_ctrl() 794 DSIM_PHYTIMING1_CLK_POST(clk_post) | in samsung_dsim_set_phy_ctrl()
|
/drivers/media/i2c/ |
D | tc358746.c | 547 val = tc358746_ps_to_cnt(cfg->clk_post, hs_byte_clk); in tc358746_apply_dphy_config()
|