Home
last modified time | relevance | path

Searched refs:clr_ofs (Results 1 – 25 of 155) sorted by relevance

1234567

/drivers/clk/mediatek/
Dclk-mt8183-ipu_conn.c16 .clr_ofs = 0x8,
22 .clr_ofs = 0x10,
28 .clr_ofs = 0x18,
34 .clr_ofs = 0x1c,
40 .clr_ofs = 0x20,
Dclk-mt8186-vdec.c17 .clr_ofs = 0x4,
23 .clr_ofs = 0x190,
29 .clr_ofs = 0x204,
35 .clr_ofs = 0xc,
Dclk-mt8195-vdo1.c15 .clr_ofs = 0x108,
21 .clr_ofs = 0x128,
27 .clr_ofs = 0x138,
33 .clr_ofs = 0x148,
39 .clr_ofs = 0x400,
Dclk-mt8188-vdo1.c18 .clr_ofs = 0x108,
24 .clr_ofs = 0x118,
30 .clr_ofs = 0x128,
36 .clr_ofs = 0x138,
42 .clr_ofs = 0x148,
Dclk-gate.c21 int clr_ofs; member
62 regmap_write(cg->regmap, cg->clr_ofs, BIT(cg->bit)); in mtk_cg_clr_bit()
158 int clr_ofs, int sta_ofs, u8 bit, in mtk_clk_register_gate() argument
178 cg->clr_ofs = clr_ofs; in mtk_clk_register_gate()
234 gate->regs->clr_ofs, in mtk_clk_register_gates()
Dclk-mt8365.c575 .clr_ofs = 0,
581 .clr_ofs = 0x104,
587 .clr_ofs = 0x320,
627 .clr_ofs = 0x84,
633 .clr_ofs = 0x8c,
639 .clr_ofs = 0xa8,
645 .clr_ofs = 0xc4,
651 .clr_ofs = 0xd4,
756 .clr_ofs = 0x20c,
Dclk-mt8188-infra_ao.c17 .clr_ofs = 0x84,
23 .clr_ofs = 0x8c,
29 .clr_ofs = 0xa8,
35 .clr_ofs = 0xc4,
41 .clr_ofs = 0xe4,
Dclk-mt7622-aud.c33 .clr_ofs = 0x0,
39 .clr_ofs = 0x10,
45 .clr_ofs = 0x14,
51 .clr_ofs = 0x634,
Dclk-mt2701-aud.c32 .clr_ofs = 0x0,
38 .clr_ofs = 0x10,
44 .clr_ofs = 0x14,
50 .clr_ofs = 0x634,
Dclk-mt8195-infra_ao.c16 .clr_ofs = 0x84,
22 .clr_ofs = 0x8c,
28 .clr_ofs = 0xa8,
34 .clr_ofs = 0xc4,
40 .clr_ofs = 0xe4,
Dclk-mt8188-vdec.c16 .clr_ofs = 0x4,
22 .clr_ofs = 0x204,
28 .clr_ofs = 0xc,
Dclk-mt8192-vdec.c17 .clr_ofs = 0x4,
23 .clr_ofs = 0x204,
29 .clr_ofs = 0xc,
Dclk-mt8195-vdec.c15 .clr_ofs = 0x4,
21 .clr_ofs = 0x204,
27 .clr_ofs = 0xc,
Dclk-mt7986-eth.c19 .clr_ofs = 0xe4,
35 .clr_ofs = 0xe4,
51 .clr_ofs = 0x30,
Dclk-mt7981-eth.c21 .clr_ofs = 0xE4,
43 .clr_ofs = 0xE4,
65 .clr_ofs = 0x30,
Dclk-mt8188-wpe.c18 .clr_ofs = 0x0,
24 .clr_ofs = 0x58,
30 .clr_ofs = 0x5c,
Dclk-mt8195-vpp0.c15 .clr_ofs = 0x28,
21 .clr_ofs = 0x34,
27 .clr_ofs = 0x40,
Dclk-mt8188-vdo0.c18 .clr_ofs = 0x108,
24 .clr_ofs = 0x118,
30 .clr_ofs = 0x128,
Dclk-mt8192-mm.c16 .clr_ofs = 0x108,
22 .clr_ofs = 0x118,
28 .clr_ofs = 0x1a8,
Dclk-mt8188-vpp0.c16 .clr_ofs = 0x28,
22 .clr_ofs = 0x34,
28 .clr_ofs = 0x40,
Dclk-mt8192-aud.c17 .clr_ofs = 0x0,
23 .clr_ofs = 0x4,
29 .clr_ofs = 0x8,
Dclk-mt8192.c715 .clr_ofs = 0x84,
721 .clr_ofs = 0x8c,
727 .clr_ofs = 0xa8,
733 .clr_ofs = 0xc4,
739 .clr_ofs = 0xd4,
745 .clr_ofs = 0xe4,
917 .clr_ofs = 0x20c,
930 .clr_ofs = 0x150,
Dclk-mt8195-vdo0.c15 .clr_ofs = 0x108,
21 .clr_ofs = 0x118,
27 .clr_ofs = 0x128,
Dclk-mt2712-mm.c17 .clr_ofs = 0x108,
23 .clr_ofs = 0x118,
29 .clr_ofs = 0x228,
Dclk-mt8195-wpe.c15 .clr_ofs = 0x0,
21 .clr_ofs = 0x58,
27 .clr_ofs = 0x5c,

1234567