Home
last modified time | relevance | path

Searched refs:cr0 (Results 1 – 13 of 13) sorted by relevance

/drivers/input/touchscreen/
Dmc13783_ts.c71 int cr0, cr1; in mc13783_ts_report_sample() local
83 cr0 = (priv->sample[2] >> 12) & 0xfff; in mc13783_ts_report_sample()
88 x0, x1, x2, y0, y1, y2, cr0, cr1); in mc13783_ts_report_sample()
93 cr0 = (cr0 + cr1) / 2; in mc13783_ts_report_sample()
95 if (!cr0 || !sample_tolerance || in mc13783_ts_report_sample()
99 if (cr0) { in mc13783_ts_report_sample()
104 x1, y1, 0x1000 - cr0); in mc13783_ts_report_sample()
111 cr0 ? 0x1000 - cr0 : cr0); in mc13783_ts_report_sample()
112 input_report_key(idev, BTN_TOUCH, cr0); in mc13783_ts_report_sample()
/drivers/spi/
Dspi-dw-core.c29 u32 cr0; member
268 u32 cr0 = 0; in dw_spi_prepare_cr0() local
272 cr0 |= FIELD_PREP(DW_PSSI_CTRLR0_FRF_MASK, DW_SPI_CTRLR0_FRF_MOTO_SPI); in dw_spi_prepare_cr0()
280 cr0 |= DW_PSSI_CTRLR0_SCPOL; in dw_spi_prepare_cr0()
282 cr0 |= DW_PSSI_CTRLR0_SCPHA; in dw_spi_prepare_cr0()
286 cr0 |= DW_PSSI_CTRLR0_SRL; in dw_spi_prepare_cr0()
289 cr0 |= FIELD_PREP(DW_HSSI_CTRLR0_FRF_MASK, DW_SPI_CTRLR0_FRF_MOTO_SPI); in dw_spi_prepare_cr0()
297 cr0 |= DW_HSSI_CTRLR0_SCPOL; in dw_spi_prepare_cr0()
299 cr0 |= DW_HSSI_CTRLR0_SCPHA; in dw_spi_prepare_cr0()
303 cr0 |= DW_HSSI_CTRLR0_SRL; in dw_spi_prepare_cr0()
[all …]
Dspi-rockchip.c530 u32 cr0 = CR0_FRF_SPI << CR0_FRF_OFFSET in rockchip_spi_config() local
538 cr0 |= CR0_OPM_TARGET << CR0_OPM_OFFSET; in rockchip_spi_config()
541 cr0 |= rs->rsd << CR0_RSD_OFFSET; in rockchip_spi_config()
542 cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET; in rockchip_spi_config()
544 cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET; in rockchip_spi_config()
546 cr0 |= BIT(spi_get_chipselect(spi, 0)) << CR0_SOI_OFFSET; in rockchip_spi_config()
549 cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET; in rockchip_spi_config()
551 cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET; in rockchip_spi_config()
553 cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET; in rockchip_spi_config()
557 cr0 |= CR0_DFS_4BIT << CR0_DFS_OFFSET; in rockchip_spi_config()
[all …]
Dspi-ep93xx.c154 u16 cr0; in ep93xx_spi_chip_setup() local
162 cr0 = div_scr << SSPCR0_SCR_SHIFT; in ep93xx_spi_chip_setup()
164 cr0 |= SSPCR0_SPO; in ep93xx_spi_chip_setup()
166 cr0 |= SSPCR0_SPH; in ep93xx_spi_chip_setup()
167 cr0 |= dss; in ep93xx_spi_chip_setup()
171 dev_dbg(&host->dev, "setup: cr0 %#x\n", cr0); in ep93xx_spi_chip_setup()
174 writel(cr0, espi->mmio + SSPCR0); in ep93xx_spi_chip_setup()
Dspi-pl022.c420 u32 cr0; member
557 writel(chip->cr0, SSP_CR0(pl022->virtbase)); in restore_state()
559 writew(chip->cr0, SSP_CR0(pl022->virtbase)); in restore_state()
1962 chip->cr0 = 0; in pl022_setup()
1995 SSP_WRITE_BITS(chip->cr0, chip_info->duplex, in pl022_setup()
1997 SSP_WRITE_BITS(chip->cr0, chip_info->ctrl_len, in pl022_setup()
1999 SSP_WRITE_BITS(chip->cr0, chip_info->iface, in pl022_setup()
2004 SSP_WRITE_BITS(chip->cr0, bits - 1, in pl022_setup()
2021 SSP_WRITE_BITS(chip->cr0, bits - 1, in pl022_setup()
2023 SSP_WRITE_BITS(chip->cr0, chip_info->iface, in pl022_setup()
[all …]
Dspi-pxa2xx.c955 u32 cr0; in pxa2xx_spi_transfer_one() local
1047 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits); in pxa2xx_spi_transfer_one()
1051 / (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)), in pxa2xx_spi_transfer_one()
1056 / (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)), in pxa2xx_spi_transfer_one()
1088 pxa2xx_spi_update(drv_data, SSCR0, GENMASK(31, 0), cr0); in pxa2xx_spi_transfer_one()
/drivers/cpufreq/
Dpowernow-k6.c105 unsigned long cr0; in powernow_k6_set_cpu_multiplier() local
114 cr0 = read_cr0(); in powernow_k6_set_cpu_multiplier()
115 write_cr0(cr0 | X86_CR0_CD); in powernow_k6_set_cpu_multiplier()
129 write_cr0(cr0); in powernow_k6_set_cpu_multiplier()
/drivers/s390/char/
Dsclp_early_core.c32 union ctlreg0 cr0, cr0_new; in sclp_early_wait_irq() local
34 __ctl_store(cr0.val, 0, 0); in sclp_early_wait_irq()
35 cr0_new.val = cr0.val & ~CR0_IRQ_SUBCLASS_MASK; in sclp_early_wait_irq()
61 __ctl_load(cr0.val, 0, 0); in sclp_early_wait_irq()
Dsclp.c710 unsigned long cr0, cr0_sync; in sclp_sync_wait() local
735 __ctl_store(cr0, 0, 0); in sclp_sync_wait()
736 cr0_sync = cr0 & ~CR0_IRQ_SUBCLASS_MASK; in sclp_sync_wait()
748 __ctl_load(cr0, 0, 0); in sclp_sync_wait()
/drivers/crypto/ccp/
Dccp-dev-v3.c79 u32 cr0, cmd; in ccp_do_cmd() local
89 cr0 = (cmd_q->id << REQ0_CMD_Q_SHIFT) in ccp_do_cmd()
94 cr0 |= REQ0_STOP_ON_COMPLETE in ccp_do_cmd()
98 cr0 |= REQ0_INT_ON_COMPLETE; in ccp_do_cmd()
111 iowrite32(cr0, ccp->io_regs + CMD_REQ0); in ccp_do_cmd()
115 if (cr0 & REQ0_INT_ON_COMPLETE) { in ccp_do_cmd()
/drivers/phy/freescale/
Dphy-fsl-lynx-28g.c32 #define LYNX_28G_PLLnCR0_REFCLK_SEL(cr0) (((cr0) & GENMASK(20, 16))) argument
113 u32 rstctl, cr0, cr1; member
483 pll->cr0 = lynx_28g_pll_read(pll, PLLnCR0); in lynx_28g_pll_read_configuration()
/drivers/video/fbdev/
Dsstfb.c971 u8 cr0, cc; in sst_set_pll_att_ti() local
979 cr0 = sst_dac_read(DACREG_RMR); /* 5 CR0 */ in sst_set_pll_att_ti()
986 sst_dac_write(DACREG_RMR, (cr0 & 0xf0) in sst_set_pll_att_ti()
1017 cr0 & ~DACREG_CR0_PWDOWN & ~DACREG_CR0_EN_INDEXED); in sst_set_pll_att_ti()
1062 u8 cr0; in sst_set_vidmod_att_ti() local
1070 cr0 = sst_dac_read(DACREG_RMR); in sst_set_vidmod_att_ti()
1080 sst_dac_write(DACREG_RMR, (cr0 & 0x0f) | DACREG_CR0_16BPP); in sst_set_vidmod_att_ti()
/drivers/gpu/drm/mcde/
Dmcde_display.c636 u32 cr0, cr1; in mcde_configure_fifo() local
641 cr0 = MCDE_CRA0; in mcde_configure_fifo()
646 cr0 = MCDE_CRB0; in mcde_configure_fifo()
700 writel(val, mcde->regs + cr0); in mcde_configure_fifo()