Home
last modified time | relevance | path

Searched refs:mask_addr (Results 1 – 8 of 8) sorted by relevance

/drivers/ata/
Dsata_vsc.c106 void __iomem *mask_addr; in vsc_freeze() local
108 mask_addr = ap->host->iomap[VSC_MMIO_BAR] + in vsc_freeze()
111 writeb(0, mask_addr); in vsc_freeze()
117 void __iomem *mask_addr; in vsc_thaw() local
119 mask_addr = ap->host->iomap[VSC_MMIO_BAR] + in vsc_thaw()
122 writeb(0xff, mask_addr); in vsc_thaw()
128 void __iomem *mask_addr; in vsc_intr_mask_update() local
131 mask_addr = ap->host->iomap[VSC_MMIO_BAR] + in vsc_intr_mask_update()
133 mask = readb(mask_addr); in vsc_intr_mask_update()
138 writeb(mask, mask_addr); in vsc_intr_mask_update()
/drivers/video/fbdev/
Dhitfb.c92 u32 mask_addr) in hitfb_accel_bitblt() argument
103 if (mask_addr) { in hitfb_accel_bitblt()
116 if (mask_addr) { in hitfb_accel_bitblt()
132 if (mask_addr) { in hitfb_accel_bitblt()
133 maddr += mask_addr; in hitfb_accel_bitblt()
/drivers/net/ethernet/ti/icssg/
Dicssg_classifier.c361 const u8 mask_addr[] = { 0, 0, 0, 0, 0, 0, }; in icssg_ft1_set_mac_addr() local
365 rx_class_ft1_set_da_mask(miig_rt, slice, 0, mask_addr); in icssg_ft1_set_mac_addr()
/drivers/net/ethernet/broadcom/bnx2x/
Dbnx2x_init.h561 u32 mask_addr; member
712 REG_WR(bp, bnx2x_blocks_parity_data[i].mask_addr, in bnx2x_disable_blocks_parity()
777 REG_WR(bp, bnx2x_blocks_parity_data[i].mask_addr, in bnx2x_enable_blocks_parity()
/drivers/dma/
Dstm32-mdma.c199 u32 mask_addr; member
710 hwdesc->cmar = config->mask_addr; in stm32_mdma_setup_hwdesc()
1311 chan->chan_config.mask_addr = mdma_config->cmar; in stm32_mdma_slave_config()
1560 config.mask_addr = dma_spec->args[3]; in stm32_mdma_of_xlate()
/drivers/net/ethernet/hisilicon/hns3/
Dhns3_enet.h555 u8 __iomem *mask_addr; member
Dhns3_enet.c473 writel(mask_en, tqp_vector->mask_addr); in hns3_mask_vector_irq()
512 writel(rl_reg, tqp_vector->mask_addr + HNS3_VECTOR_RL_OFFSET); in hns3_set_vector_coalesce_rl()
525 writel(new_val, tqp_vector->mask_addr + HNS3_VECTOR_GL0_OFFSET); in hns3_set_vector_coalesce_rx_gl()
538 writel(new_val, tqp_vector->mask_addr + HNS3_VECTOR_GL1_OFFSET); in hns3_set_vector_coalesce_tx_gl()
544 writel(ql_value, tqp_vector->mask_addr + HNS3_VECTOR_TX_QL_OFFSET); in hns3_set_vector_coalesce_tx_ql()
550 writel(ql_value, tqp_vector->mask_addr + HNS3_VECTOR_RX_QL_OFFSET); in hns3_set_vector_coalesce_rx_ql()
2835 readl(tx_ring->tqp_vector->mask_addr)); in hns3_dump_queue_reg()
4809 tqp_vector->mask_addr = vector[i].io_addr; in hns3_nic_alloc_vector_data()
Dhns3_debugfs.c516 reg_val = readl(tqp_vector->mask_addr + gl_offset) & in hns3_get_coal_info()
520 reg_val = readl(tqp_vector->mask_addr + ql_offset) & in hns3_get_coal_info()