Searched +full:0 +full:x016e0000 (Results 1 – 16 of 16) sorted by relevance
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/interconnect/ |
| D | qcom,sm8550-rpmh.yaml | 126 clk_virt: interconnect-0 { 134 reg = <0x016e0000 0x14400>;
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/qcom/ |
| D | sdm670.dtsi | 32 #size-cells = <0>; 34 CPU0: cpu@0 { 37 reg = <0x0 0x0>; 41 qcom,freq-domain = <&cpufreq_hw 0>; 64 reg = <0x0 0x100>; 68 qcom,freq-domain = <&cpufreq_hw 0>; 86 reg = <0x0 0x200>; 90 qcom,freq-domain = <&cpufreq_hw 0>; 108 reg = <0x0 0x300>; 112 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sm6350.dtsi | 31 #clock-cells = <0>; 39 #clock-cells = <0>; 45 #size-cells = <0>; 47 CPU0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x100>; 81 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sc8180x.dtsi | 27 #clock-cells = <0>; 33 #clock-cells = <0>; 41 #size-cells = <0>; 43 CPU0: cpu@0 { 46 reg = <0x0 0x0>; 50 qcom,freq-domain = <&cpufreq_hw 0>; 57 clocks = <&cpufreq_hw 0>; 75 reg = <0x0 0x100>; 79 qcom,freq-domain = <&cpufreq_hw 0>; 86 clocks = <&cpufreq_hw 0>; [all …]
|
| D | sm8350.dtsi | 36 #clock-cells = <0>; 44 #clock-cells = <0>; 50 #size-cells = <0>; 52 CPU0: cpu@0 { 55 reg = <0x0 0x0>; 56 clocks = <&cpufreq_hw 0>; 59 qcom,freq-domain = <&cpufreq_hw 0>; 79 reg = <0x0 0x100>; 80 clocks = <&cpufreq_hw 0>; 83 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sc7180.dtsi | 62 #clock-cells = <0>; 68 #clock-cells = <0>; 74 #size-cells = <0>; 76 CPU0: cpu@0 { 79 reg = <0x0 0x0>; 80 clocks = <&cpufreq_hw 0>; 91 qcom,freq-domain = <&cpufreq_hw 0>; 108 reg = <0x0 0x100>; 109 clocks = <&cpufreq_hw 0>; 120 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sm8150.dtsi | 30 #clock-cells = <0>; 37 #clock-cells = <0>; 45 #size-cells = <0>; 47 CPU0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 58 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 79 reg = <0x0 0x100>; 80 clocks = <&cpufreq_hw 0>; [all …]
|
| D | sm8550.dtsi | 36 #clock-cells = <0>; 41 #clock-cells = <0>; 45 #clock-cells = <0>; 53 #clock-cells = <0>; 62 #clock-cells = <0>; 68 #size-cells = <0>; 70 CPU0: cpu@0 { 73 reg = <0 0>; 74 clocks = <&cpufreq_hw 0>; 79 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sm8450.dtsi | 36 #clock-cells = <0>; 42 #clock-cells = <0>; 49 #size-cells = <0>; 51 CPU0: cpu@0 { 54 reg = <0x0 0x0>; 59 qcom,freq-domain = <&cpufreq_hw 0>; 61 clocks = <&cpufreq_hw 0>; 78 reg = <0x0 0x100>; 83 qcom,freq-domain = <&cpufreq_hw 0>; 85 clocks = <&cpufreq_hw 0>; [all …]
|
| D | sdm845.dtsi | 76 #clock-cells = <0>; 83 #clock-cells = <0>; 90 #size-cells = <0>; 92 CPU0: cpu@0 { 95 reg = <0x0 0x0>; 96 clocks = <&cpufreq_hw 0>; 100 qcom,freq-domain = <&cpufreq_hw 0>; 124 reg = <0x0 0x100>; 125 clocks = <&cpufreq_hw 0>; 129 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sc7280.dtsi | 77 #clock-cells = <0>; 83 #clock-cells = <0>; 94 reg = <0x0 0x004cd000 0x0 0x1000>; 98 reg = <0x0 0x80000000 0x0 0x600000>; 103 reg = <0x0 0x80600000 0x0 0x200000>; 108 reg = <0x0 0x80800000 0x0 0x60000>; 113 reg = <0x0 0x80860000 0x0 0x20000>; 119 reg = <0x0 0x80884000 0x0 0x10000>; 124 reg = <0x0 0x808ff000 0x0 0x1000>; 129 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|
| D | sm8250.dtsi | 81 #clock-cells = <0>; 89 #clock-cells = <0>; 95 #size-cells = <0>; 97 CPU0: cpu@0 { 100 reg = <0x0 0x0>; 101 clocks = <&cpufreq_hw 0>; 108 qcom,freq-domain = <&cpufreq_hw 0>; 110 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 116 cache-size = <0x20000>; 122 cache-size = <0x400000>; [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/qcom/ |
| D | sm8150.dtsi | 28 #clock-cells = <0>; 35 #clock-cells = <0>; 43 #size-cells = <0>; 45 CPU0: cpu@0 { 48 reg = <0x0 0x0>; 51 qcom,freq-domain = <&cpufreq_hw 0>; 65 reg = <0x0 0x100>; 68 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x200>; 83 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sm8250.dtsi | 71 #clock-cells = <0>; 79 #clock-cells = <0>; 85 #size-cells = <0>; 87 CPU0: cpu@0 { 90 reg = <0x0 0x0>; 93 qcom,freq-domain = <&cpufreq_hw 0>; 107 reg = <0x0 0x100>; 110 qcom,freq-domain = <&cpufreq_hw 0>; 121 reg = <0x0 0x200>; 124 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sc7180.dtsi | 60 #clock-cells = <0>; 66 #clock-cells = <0>; 76 reg = <0x0 0x80000000 0x0 0x600000>; 81 reg = <0x0 0x80600000 0x0 0x200000>; 86 reg = <0x0 0x80800000 0x0 0x20000>; 91 reg = <0x0 0x80820000 0x0 0x20000>; 97 reg = <0x0 0x808ff000 0x0 0x1000>; 102 reg = <0x0 0x80900000 0x0 0x200000>; 107 reg = <0x0 0x80b00000 0x0 0x3900000>; 113 reg = <0x0 0x84400000 0x0 0x200000>; [all …]
|
| D | sdm845.dtsi | 73 reg = <0 0x80000000 0 0>; 82 reg = <0 0x85700000 0 0x600000>; 87 reg = <0 0x85e00000 0 0x100000>; 92 reg = <0 0x85fc0000 0 0x20000>; 98 reg = <0x0 0x85fe0000 0 0x20000>; 103 reg = <0x0 0x86000000 0 0x200000>; 108 reg = <0 0x86200000 0 0x2d00000>; 114 reg = <0 0x88f00000 0 0x200000>; 122 reg = <0 0x8ab00000 0 0x1400000>; 127 reg = <0 0x8bf00000 0 0x500000>; [all …]
|