| /kernel/linux/linux-5.10/drivers/gpu/drm/nouveau/nvkm/subdev/bar/ |
| D | g84.c | 34 nvkm_wr32(device, 0x070000, 0x00000001); in g84_bar_flush() 36 if (!(nvkm_rd32(device, 0x070000) & 0x00000002)) in g84_bar_flush() 61 return nv50_bar_new_(&g84_bar_func, device, index, 0x200, pbar); in g84_bar_new()
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/nouveau/nvkm/subdev/bar/ |
| D | g84.c | 34 nvkm_wr32(device, 0x070000, 0x00000001); in g84_bar_flush() 36 if (!(nvkm_rd32(device, 0x070000) & 0x00000002)) in g84_bar_flush() 62 return nv50_bar_new_(&g84_bar_func, device, type, inst, 0x200, pbar); in g84_bar_new()
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/serio/ |
| D | arm,pl050.yaml | 61 reg = <0x070000 0x1000>;
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/arm/ |
| D | rtsm_ve-motherboard.dtsi | 13 #clock-cells = <0>; 20 #clock-cells = <0>; 27 #clock-cells = <0>; 49 #clock-cells = <0>; 55 arm,vexpress-sysreg,func = <5 0>; 60 arm,vexpress-sysreg,func = <7 0>; 65 arm,vexpress-sysreg,func = <8 0>; 70 arm,vexpress-sysreg,func = <9 0>; 75 arm,vexpress-sysreg,func = <11 0>; 83 ranges = <0 0x8000000 0 0x8000000 0x18000000>; [all …]
|
| D | juno-motherboard.dtsi | 13 #clock-cells = <0>; 20 #clock-cells = <0>; 27 #clock-cells = <0>; 34 #clock-cells = <0>; 55 gpios = <&iofpga_gpio0 0 0x4>; 62 gpios = <&iofpga_gpio0 1 0x4>; 69 gpios = <&iofpga_gpio0 2 0x4>; 76 gpios = <&iofpga_gpio0 3 0x4>; 83 gpios = <&iofpga_gpio0 4 0x4>; 90 gpios = <&iofpga_gpio0 5 0x4>; [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/arm/ |
| D | rtsm_ve-motherboard.dtsi | 13 #clock-cells = <0>; 20 #clock-cells = <0>; 27 #clock-cells = <0>; 49 #clock-cells = <0>; 55 arm,vexpress-sysreg,func = <5 0>; 60 arm,vexpress-sysreg,func = <7 0>; 65 arm,vexpress-sysreg,func = <8 0>; 70 arm,vexpress-sysreg,func = <9 0>; 75 arm,vexpress-sysreg,func = <11 0>; 88 flash@0 { [all …]
|
| D | juno-motherboard.dtsi | 13 #clock-cells = <0>; 20 #clock-cells = <0>; 27 #clock-cells = <0>; 34 #clock-cells = <0>; 55 gpios = <&iofpga_gpio0 0 0x4>; 62 gpios = <&iofpga_gpio0 1 0x4>; 69 gpios = <&iofpga_gpio0 2 0x4>; 76 gpios = <&iofpga_gpio0 3 0x4>; 83 gpios = <&iofpga_gpio0 4 0x4>; 90 gpios = <&iofpga_gpio0 5 0x4>; [all …]
|
| D | vexpress-v2m-rs1.dtsi | 22 v2m_fixed_3v3: fixed-regulator-0 { 32 #clock-cells = <0>; 39 #clock-cells = <0>; 46 #clock-cells = <0>; 56 gpios = <&v2m_led_gpios 0 0>; 62 gpios = <&v2m_led_gpios 1 0>; 68 gpios = <&v2m_led_gpios 2 0>; 74 gpios = <&v2m_led_gpios 3 0>; 80 gpios = <&v2m_led_gpios 4 0>; 86 gpios = <&v2m_led_gpios 5 0>; [all …]
|
| /kernel/linux/linux-6.6/sound/pci/mixart/ |
| D | mixart_core.h | 15 MSG_CONNECTOR_GET_AUDIO_INFO = 0x050008, 16 MSG_CONNECTOR_GET_OUT_AUDIO_LEVEL = 0x050009, 17 MSG_CONNECTOR_SET_OUT_AUDIO_LEVEL = 0x05000A, 19 MSG_CONSOLE_MANAGER = 0x070000, 20 MSG_CONSOLE_GET_CLOCK_UID = 0x070003, 22 MSG_PHYSICALIO_SET_LEVEL = 0x0F0008, 24 MSG_STREAM_ADD_INPUT_GROUP = 0x130000, 25 MSG_STREAM_ADD_OUTPUT_GROUP = 0x130001, 26 MSG_STREAM_DELETE_GROUP = 0x130004, 27 MSG_STREAM_START_STREAM_GRP_PACKET = 0x130006, [all …]
|
| /kernel/linux/linux-5.10/sound/pci/mixart/ |
| D | mixart_core.h | 15 MSG_CONNECTOR_GET_AUDIO_INFO = 0x050008, 16 MSG_CONNECTOR_GET_OUT_AUDIO_LEVEL = 0x050009, 17 MSG_CONNECTOR_SET_OUT_AUDIO_LEVEL = 0x05000A, 19 MSG_CONSOLE_MANAGER = 0x070000, 20 MSG_CONSOLE_GET_CLOCK_UID = 0x070003, 22 MSG_PHYSICALIO_SET_LEVEL = 0x0F0008, 24 MSG_STREAM_ADD_INPUT_GROUP = 0x130000, 25 MSG_STREAM_ADD_OUTPUT_GROUP = 0x130001, 26 MSG_STREAM_DELETE_GROUP = 0x130004, 27 MSG_STREAM_START_STREAM_GRP_PACKET = 0x130006, [all …]
|
| /kernel/linux/linux-6.6/include/linux/ |
| D | sm501-regs.h | 11 #define SM501_SYS_CONFIG (0x000000) 14 #define SM501_SYSTEM_CONTROL (0x000000) 16 #define SM501_SYSCTRL_PANEL_TRISTATE (1<<0) 21 #define SM501_SYSCTRL_PCI_SLAVE_BURST_1 (0<<4) 35 #define SM501_MISC_CONTROL (0x000004) 37 #define SM501_MISC_BUS_SH (0x0) 38 #define SM501_MISC_BUS_PCI (0x1) 39 #define SM501_MISC_BUS_XSCALE (0x2) 40 #define SM501_MISC_BUS_NEC (0x6) 41 #define SM501_MISC_BUS_MASK (0x7) [all …]
|
| /kernel/linux/linux-5.10/include/linux/ |
| D | sm501-regs.h | 11 #define SM501_SYS_CONFIG (0x000000) 14 #define SM501_SYSTEM_CONTROL (0x000000) 16 #define SM501_SYSCTRL_PANEL_TRISTATE (1<<0) 21 #define SM501_SYSCTRL_PCI_SLAVE_BURST_1 (0<<4) 35 #define SM501_MISC_CONTROL (0x000004) 37 #define SM501_MISC_BUS_SH (0x0) 38 #define SM501_MISC_BUS_PCI (0x1) 39 #define SM501_MISC_BUS_XSCALE (0x2) 40 #define SM501_MISC_BUS_NEC (0x6) 41 #define SM501_MISC_BUS_MASK (0x7) [all …]
|
| /kernel/linux/linux-5.10/drivers/scsi/pm8001/ |
| D | pm8001_hwi.h | 48 #define OPC_INB_ECHO 1 /* 0x000 */ 49 #define OPC_INB_PHYSTART 4 /* 0x004 */ 50 #define OPC_INB_PHYSTOP 5 /* 0x005 */ 51 #define OPC_INB_SSPINIIOSTART 6 /* 0x006 */ 52 #define OPC_INB_SSPINITMSTART 7 /* 0x007 */ 53 #define OPC_INB_SSPINIEXTIOSTART 8 /* 0x008 */ 54 #define OPC_INB_DEV_HANDLE_ACCEPT 9 /* 0x009 */ 55 #define OPC_INB_SSPTGTIOSTART 10 /* 0x00A */ 56 #define OPC_INB_SSPTGTRSPSTART 11 /* 0x00B */ 57 #define OPC_INB_SSPINIEDCIOSTART 12 /* 0x00C */ [all …]
|
| D | pm80xx_hwi.h | 48 #define OPC_INB_ECHO 1 /* 0x000 */ 49 #define OPC_INB_PHYSTART 4 /* 0x004 */ 50 #define OPC_INB_PHYSTOP 5 /* 0x005 */ 51 #define OPC_INB_SSPINIIOSTART 6 /* 0x006 */ 52 #define OPC_INB_SSPINITMSTART 7 /* 0x007 */ 53 /* 0x8 RESV IN SPCv */ 54 #define OPC_INB_RSVD 8 /* 0x008 */ 55 #define OPC_INB_DEV_HANDLE_ACCEPT 9 /* 0x009 */ 56 #define OPC_INB_SSPTGTIOSTART 10 /* 0x00A */ 57 #define OPC_INB_SSPTGTRSPSTART 11 /* 0x00B */ [all …]
|
| /kernel/linux/linux-6.6/drivers/scsi/pm8001/ |
| D | pm8001_hwi.h | 48 #define OPC_INB_ECHO 1 /* 0x000 */ 49 #define OPC_INB_PHYSTART 4 /* 0x004 */ 50 #define OPC_INB_PHYSTOP 5 /* 0x005 */ 51 #define OPC_INB_SSPINIIOSTART 6 /* 0x006 */ 52 #define OPC_INB_SSPINITMSTART 7 /* 0x007 */ 53 #define OPC_INB_SSPINIEXTIOSTART 8 /* 0x008 */ 54 #define OPC_INB_DEV_HANDLE_ACCEPT 9 /* 0x009 */ 55 #define OPC_INB_SSPTGTIOSTART 10 /* 0x00A */ 56 #define OPC_INB_SSPTGTRSPSTART 11 /* 0x00B */ 57 #define OPC_INB_SSPINIEDCIOSTART 12 /* 0x00C */ [all …]
|
| D | pm80xx_hwi.h | 48 #define OPC_INB_ECHO 1 /* 0x000 */ 49 #define OPC_INB_PHYSTART 4 /* 0x004 */ 50 #define OPC_INB_PHYSTOP 5 /* 0x005 */ 51 #define OPC_INB_SSPINIIOSTART 6 /* 0x006 */ 52 #define OPC_INB_SSPINITMSTART 7 /* 0x007 */ 53 /* 0x8 RESV IN SPCv */ 54 #define OPC_INB_RSVD 8 /* 0x008 */ 55 #define OPC_INB_DEV_HANDLE_ACCEPT 9 /* 0x009 */ 56 #define OPC_INB_SSPTGTIOSTART 10 /* 0x00A */ 57 #define OPC_INB_SSPTGTRSPSTART 11 /* 0x00B */ [all …]
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | vexpress-v2m-rs1.dtsi | 22 v2m_fixed_3v3: fixed-regulator-0 { 32 #clock-cells = <0>; 39 #clock-cells = <0>; 46 #clock-cells = <0>; 56 gpios = <&v2m_led_gpios 0 0>; 62 gpios = <&v2m_led_gpios 1 0>; 68 gpios = <&v2m_led_gpios 2 0>; 74 gpios = <&v2m_led_gpios 3 0>; 80 gpios = <&v2m_led_gpios 4 0>; 86 gpios = <&v2m_led_gpios 5 0>; [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/arm/ |
| D | vexpress-v2m-rs1.dtsi | 23 v2m_fixed_3v3: fixed-regulator-0 { 33 #clock-cells = <0>; 40 #clock-cells = <0>; 47 #clock-cells = <0>; 57 gpios = <&v2m_led_gpios 0 0>; 63 gpios = <&v2m_led_gpios 1 0>; 69 gpios = <&v2m_led_gpios 2 0>; 75 gpios = <&v2m_led_gpios 3 0>; 81 gpios = <&v2m_led_gpios 4 0>; 87 gpios = <&v2m_led_gpios 5 0>; [all …]
|
| /kernel/linux/linux-5.10/arch/mips/include/asm/ |
| D | cpu.h | 16 register 15, select 0) is defined in this (backwards compatible) way: 24 that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64 28 #define PRID_OPT_MASK 0xff000000 34 #define PRID_COMP_MASK 0xff0000 36 #define PRID_COMP_LEGACY 0x000000 37 #define PRID_COMP_MIPS 0x010000 38 #define PRID_COMP_BROADCOM 0x020000 39 #define PRID_COMP_ALCHEMY 0x030000 40 #define PRID_COMP_SIBYTE 0x040000 41 #define PRID_COMP_SANDCRAFT 0x050000 [all …]
|
| /kernel/linux/linux-6.6/arch/mips/include/asm/ |
| D | cpu.h | 16 register 15, select 0) is defined in this (backwards compatible) way: 24 that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64 28 #define PRID_OPT_MASK 0xff000000 34 #define PRID_COMP_MASK 0xff0000 36 #define PRID_COMP_LEGACY 0x000000 37 #define PRID_COMP_MIPS 0x010000 38 #define PRID_COMP_BROADCOM 0x020000 39 #define PRID_COMP_ALCHEMY 0x030000 40 #define PRID_COMP_SIBYTE 0x040000 41 #define PRID_COMP_SANDCRAFT 0x050000 [all …]
|
| /kernel/linux/linux-5.10/sound/soc/codecs/ |
| D | cs43130.h | 15 #define CS43130_FIRSTREG 0x010000 16 #define CS43130_LASTREG 0x190000 17 #define CS43130_CHIP_ID 0x00043130 18 #define CS4399_CHIP_ID 0x00043990 19 #define CS43131_CHIP_ID 0x00043131 20 #define CS43198_CHIP_ID 0x00043198 21 #define CS43130_DEVID_AB 0x010000 /* Device ID A & B [RO] */ 22 #define CS43130_DEVID_CD 0x010001 /* Device ID C & D [RO] */ 23 #define CS43130_DEVID_E 0x010002 /* Device ID E [RO] */ 24 #define CS43130_FAB_ID 0x010003 /* Fab ID [RO] */ [all …]
|
| /kernel/linux/linux-6.6/drivers/clk/imx/ |
| D | clk-imx8-acm.c | 130 … IMX_ADMA_ACM_AUD_CLK0_SEL, imx8qm_aud_clk_sels, ARRAY_SIZE(imx8qm_aud_clk_sels), 0x000000, 0, 5 }, 131 … IMX_ADMA_ACM_AUD_CLK1_SEL, imx8qm_aud_clk_sels, ARRAY_SIZE(imx8qm_aud_clk_sels), 0x010000, 0, 5 }, 132 …MX_ADMA_ACM_MCLKOUT0_SEL, imx8qm_mclk_out_sels, ARRAY_SIZE(imx8qm_mclk_out_sels), 0x020000, 0, 3 }, 133 …MX_ADMA_ACM_MCLKOUT1_SEL, imx8qm_mclk_out_sels, ARRAY_SIZE(imx8qm_mclk_out_sels), 0x030000, 0, 3 }, 134 …SRC0_MUX_CLK_SEL, imx8qm_asrc_mux_clk_sels, ARRAY_SIZE(imx8qm_asrc_mux_clk_sels), 0x040000, 0, 2 }, 135 …el", IMX_ADMA_ACM_ESAI0_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x060000, 0, 2 }, 136 …el", IMX_ADMA_ACM_ESAI1_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x070000, 0, 2 }, 137 …sel", IMX_ADMA_ACM_SAI0_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x0E0000, 0, 2 }, 138 …sel", IMX_ADMA_ACM_SAI1_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x0F0000, 0, 2 }, 139 …sel", IMX_ADMA_ACM_SAI2_MCLK_SEL, imx8qm_mclk_sels, ARRAY_SIZE(imx8qm_mclk_sels), 0x100000, 0, 2 }, [all …]
|
| /kernel/linux/linux-6.6/sound/soc/codecs/ |
| D | cs43130.h | 17 #define CS43130_FIRSTREG 0x010000 18 #define CS43130_LASTREG 0x190000 19 #define CS43130_CHIP_ID 0x00043130 20 #define CS4399_CHIP_ID 0x00043990 21 #define CS43131_CHIP_ID 0x00043131 22 #define CS43198_CHIP_ID 0x00043198 23 #define CS43130_DEVID_AB 0x010000 /* Device ID A & B [RO] */ 24 #define CS43130_DEVID_CD 0x010001 /* Device ID C & D [RO] */ 25 #define CS43130_DEVID_E 0x010002 /* Device ID E [RO] */ 26 #define CS43130_FAB_ID 0x010003 /* Fab ID [RO] */ [all …]
|
| /kernel/linux/linux-5.10/drivers/staging/rtl8192e/rtl8192e/ |
| D | r8192E_phyreg.h | 11 #define RF_DATA 0x1d4 13 #define rPMAC_Reset 0x100 14 #define rPMAC_TxStart 0x104 15 #define rPMAC_TxLegacySIG 0x108 16 #define rPMAC_TxHTSIG1 0x10c 17 #define rPMAC_TxHTSIG2 0x110 18 #define rPMAC_PHYDebug 0x114 19 #define rPMAC_TxPacketNum 0x118 20 #define rPMAC_TxIdle 0x11c 21 #define rPMAC_TxMACHeader0 0x120 [all …]
|
| /kernel/linux/linux-6.6/drivers/staging/rtl8192e/rtl8192e/ |
| D | r8192E_phyreg.h | 10 #define RF_DATA 0x1d4 12 #define rPMAC_Reset 0x100 13 #define rPMAC_TxStart 0x104 14 #define rPMAC_TxLegacySIG 0x108 15 #define rPMAC_TxHTSIG1 0x10c 16 #define rPMAC_TxHTSIG2 0x110 17 #define rPMAC_PHYDebug 0x114 18 #define rPMAC_TxPacketNum 0x118 19 #define rPMAC_TxIdle 0x11c 20 #define rPMAC_TxMACHeader0 0x120 [all …]
|