Searched +full:0 +full:x0ae94a00 (Results 1 – 10 of 10) sorted by relevance
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/display/msm/ |
| D | dsi-phy-14nm.yaml | 63 reg = <0x0ae94400 0x200>, 64 <0x0ae94600 0x280>, 65 <0x0ae94a00 0x1e0>; 71 #phy-cells = <0>;
|
| D | dsi-phy-10nm.yaml | 82 reg = <0x0ae94400 0x200>, 83 <0x0ae94600 0x280>, 84 <0x0ae94a00 0x1e0>; 90 #phy-cells = <0>; 97 qcom,phy-rescode-offset-top = /bits/ 8 <0 0 0 0 0>; 98 qcom,phy-rescode-offset-bot = /bits/ 8 <0 0 0 0 0>;
|
| D | qcom,sm6350-mdss.yaml | 44 "^display-controller@[0-9a-f]+$": 50 "^dsi@[0-9a-f]+$": 58 "^phy@[0-9a-f]+$": 76 reg = <0x0ae00000 0x1000>; 90 iommus = <&apps_smmu 0x800 0x2>; 97 reg = <0x0ae01000 0x8f000>, 98 <0x0aeb0000 0x2008>; 120 interrupts = <0>; 126 #size-cells = <0>; 128 port@0 { [all …]
|
| D | qcom,sdm845-mdss.yaml | 43 "^display-controller@[0-9a-f]+$": 49 "^displayport-controller@[0-9a-f]+$": 55 "^dsi@[0-9a-f]+$": 63 "^phy@[0-9a-f]+$": 86 reg = <0x0ae00000 0x1000>; 98 iommus = <&apps_smmu 0x880 0x8>, 99 <&apps_smmu 0xc80 0x8>; 104 reg = <0x0ae01000 0x8f000>, 105 <0x0aeb0000 0x2008>; 116 interrupts = <0>; [all …]
|
| D | qcom,sc7180-mdss.yaml | 45 "^display-controller@[0-9a-f]+$": 51 "^displayport-controller@[0-9a-f]+$": 57 "^dsi@[0-9a-f]+$": 65 "^phy@[0-9a-f]+$": 89 reg = <0xae00000 0x1000>; 104 iommus = <&apps_smmu 0x800 0x2>; 109 reg = <0x0ae01000 0x8f000>, 110 <0x0aeb0000 0x2008>; 124 interrupts = <0>; 130 #size-cells = <0>; [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/qcom/ |
| D | sm6350.dtsi | 31 #clock-cells = <0>; 39 #clock-cells = <0>; 45 #size-cells = <0>; 47 CPU0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x100>; 81 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sc7180.dtsi | 62 #clock-cells = <0>; 68 #clock-cells = <0>; 74 #size-cells = <0>; 76 CPU0: cpu@0 { 79 reg = <0x0 0x0>; 80 clocks = <&cpufreq_hw 0>; 91 qcom,freq-domain = <&cpufreq_hw 0>; 108 reg = <0x0 0x100>; 109 clocks = <&cpufreq_hw 0>; 120 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| D | sdm845.dtsi | 76 #clock-cells = <0>; 83 #clock-cells = <0>; 90 #size-cells = <0>; 92 CPU0: cpu@0 { 95 reg = <0x0 0x0>; 96 clocks = <&cpufreq_hw 0>; 100 qcom,freq-domain = <&cpufreq_hw 0>; 124 reg = <0x0 0x100>; 125 clocks = <&cpufreq_hw 0>; 129 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/qcom/ |
| D | sc7180.dtsi | 60 #clock-cells = <0>; 66 #clock-cells = <0>; 76 reg = <0x0 0x80000000 0x0 0x600000>; 81 reg = <0x0 0x80600000 0x0 0x200000>; 86 reg = <0x0 0x80800000 0x0 0x20000>; 91 reg = <0x0 0x80820000 0x0 0x20000>; 97 reg = <0x0 0x808ff000 0x0 0x1000>; 102 reg = <0x0 0x80900000 0x0 0x200000>; 107 reg = <0x0 0x80b00000 0x0 0x3900000>; 113 reg = <0x0 0x84400000 0x0 0x200000>; [all …]
|
| D | sdm845.dtsi | 73 reg = <0 0x80000000 0 0>; 82 reg = <0 0x85700000 0 0x600000>; 87 reg = <0 0x85e00000 0 0x100000>; 92 reg = <0 0x85fc0000 0 0x20000>; 98 reg = <0x0 0x85fe0000 0 0x20000>; 103 reg = <0x0 0x86000000 0 0x200000>; 108 reg = <0 0x86200000 0 0x2d00000>; 114 reg = <0 0x88f00000 0 0x200000>; 122 reg = <0 0x8ab00000 0 0x1400000>; 127 reg = <0 0x8bf00000 0 0x500000>; [all …]
|