| /kernel/linux/linux-5.10/drivers/gpu/drm/msm/disp/mdp5/ |
| D | mdp5_cfg.c | 22 0, 35 .base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 }, 36 .flush_hw_mask = 0x0003ffff, 40 .base = { 0x01100, 0x01500, 0x01900 }, 45 0, 49 .base = { 0x01d00, 0x02100, 0x02500 }, 53 0, 57 .base = { 0x02900, 0x02d00 }, 60 0, 64 .base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 }, [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/msm/disp/mdp5/ |
| D | mdp5_cfg.c | 22 0, 35 .base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 }, 36 .flush_hw_mask = 0x0003ffff, 40 .base = { 0x01100, 0x01500, 0x01900 }, 45 0, 49 .base = { 0x01d00, 0x02100, 0x02500 }, 53 0, 57 .base = { 0x02900, 0x02d00 }, 60 0, 64 .base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 }, [all …]
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | mstar-infinity.dtsi | 10 reg = <0xa0000000 0x16000>;
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/firmware/ |
| D | coreboot.txt | 21 0xc0389481 that resides in the topmost 8 bytes of the area. 30 reg = <0xfdfea000 0x264>, 31 <0xfdfea000 0x16000>;
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/firmware/ |
| D | coreboot.txt | 21 0xc0389481 that resides in the topmost 8 bytes of the area. 30 reg = <0xfdfea000 0x264>, 31 <0xfdfea000 0x16000>;
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/clock/ |
| D | qcom,sm6350-camcc.yaml | 43 reg = <0x0ad00000 0x16000>;
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/sigmastar/ |
| D | mstar-infinity.dtsi | 46 reg = <0xa0000000 0x16000>;
|
| /kernel/linux/linux-5.10/arch/arm/mach-mmp/ |
| D | regs-timers.h | 11 #define TIMERS1_VIRT_BASE (APB_VIRT_BASE + 0x14000) 12 #define TIMERS2_VIRT_BASE (APB_VIRT_BASE + 0x16000) 14 #define TMR_CCR (0x0000) 15 #define TMR_TN_MM(n, m) (0x0004 + ((n) << 3) + (((n) + (m)) << 2)) 16 #define TMR_CR(n) (0x0028 + ((n) << 2)) 17 #define TMR_SR(n) (0x0034 + ((n) << 2)) 18 #define TMR_IER(n) (0x0040 + ((n) << 2)) 19 #define TMR_PLVR(n) (0x004c + ((n) << 2)) 20 #define TMR_PLCR(n) (0x0058 + ((n) << 2)) 21 #define TMR_WMER (0x0064) [all …]
|
| /kernel/linux/linux-5.10/arch/mips/include/asm/netlogic/xlr/ |
| D | iomap.h | 38 #define DEFAULT_NETLOGIC_IO_BASE CKSEG1ADDR(0x1ef00000) 39 #define NETLOGIC_IO_DDR2_CHN0_OFFSET 0x01000 40 #define NETLOGIC_IO_DDR2_CHN1_OFFSET 0x02000 41 #define NETLOGIC_IO_DDR2_CHN2_OFFSET 0x03000 42 #define NETLOGIC_IO_DDR2_CHN3_OFFSET 0x04000 43 #define NETLOGIC_IO_PIC_OFFSET 0x08000 44 #define NETLOGIC_IO_UART_0_OFFSET 0x14000 45 #define NETLOGIC_IO_UART_1_OFFSET 0x15100 47 #define NETLOGIC_IO_SIZE 0x1000 49 #define NETLOGIC_IO_BRIDGE_OFFSET 0x00000 [all …]
|
| /kernel/linux/linux-6.6/arch/arm/mach-imx/ |
| D | mx2x.h | 16 #define MX2x_AIPI_BASE_ADDR 0x10000000 18 #define MX2x_DMA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x01000) 19 #define MX2x_WDOG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x02000) 20 #define MX2x_GPT1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x03000) 21 #define MX2x_GPT2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x04000) 22 #define MX2x_GPT3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x05000) 23 #define MX2x_PWM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x06000) 24 #define MX2x_RTC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x07000) 25 #define MX2x_KPP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x08000) 26 #define MX2x_OWIRE_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x09000) [all …]
|
| /kernel/linux/linux-5.10/arch/arm/mach-imx/ |
| D | mx2x.h | 16 #define MX2x_AIPI_BASE_ADDR 0x10000000 18 #define MX2x_DMA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x01000) 19 #define MX2x_WDOG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x02000) 20 #define MX2x_GPT1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x03000) 21 #define MX2x_GPT2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x04000) 22 #define MX2x_GPT3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x05000) 23 #define MX2x_PWM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x06000) 24 #define MX2x_RTC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x07000) 25 #define MX2x_KPP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x08000) 26 #define MX2x_OWIRE_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x09000) [all …]
|
| /kernel/linux/linux-5.10/arch/powerpc/boot/dts/fsl/ |
| D | interlaken-lac-portals.dtsi | 34 #address-cells = <0x1>; 35 #size-cells = <0x1>; 38 lportal0: lac-portal@0 { 39 compatible = "fsl,interlaken-lac-portal-v1.0"; 40 reg = <0x0 0x1000>; 44 compatible = "fsl,interlaken-lac-portal-v1.0"; 45 reg = <0x1000 0x1000>; 49 compatible = "fsl,interlaken-lac-portal-v1.0"; 50 reg = <0x2000 0x1000>; 54 compatible = "fsl,interlaken-lac-portal-v1.0"; [all …]
|
| /kernel/linux/linux-6.6/arch/powerpc/boot/dts/fsl/ |
| D | interlaken-lac-portals.dtsi | 34 #address-cells = <0x1>; 35 #size-cells = <0x1>; 38 lportal0: lac-portal@0 { 39 compatible = "fsl,interlaken-lac-portal-v1.0"; 40 reg = <0x0 0x1000>; 44 compatible = "fsl,interlaken-lac-portal-v1.0"; 45 reg = <0x1000 0x1000>; 49 compatible = "fsl,interlaken-lac-portal-v1.0"; 50 reg = <0x2000 0x1000>; 54 compatible = "fsl,interlaken-lac-portal-v1.0"; [all …]
|
| /kernel/linux/linux-6.6/drivers/soc/tegra/cbb/ |
| D | tegra234-cbb.c | 8 * Error types supported by CBB2.0 are: 27 #define FABRIC_EN_CFG_INTERRUPT_ENABLE_0_0 0x0 28 #define FABRIC_EN_CFG_STATUS_0_0 0x40 29 #define FABRIC_EN_CFG_ADDR_INDEX_0_0 0x60 30 #define FABRIC_EN_CFG_ADDR_LOW_0 0x80 31 #define FABRIC_EN_CFG_ADDR_HI_0 0x84 33 #define FABRIC_MN_MASTER_ERR_EN_0 0x200 34 #define FABRIC_MN_MASTER_ERR_FORCE_0 0x204 35 #define FABRIC_MN_MASTER_ERR_STATUS_0 0x208 36 #define FABRIC_MN_MASTER_ERR_OVERFLOW_STATUS_0 0x20c [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/bif/ |
| D | bif_3_0_d.h | 26 #define ixPB0_DFT_DEBUG_CTRL_REG0 0x1300C 27 #define ixPB0_DFT_JIT_INJ_REG0 0x13000 28 #define ixPB0_DFT_JIT_INJ_REG1 0x13004 29 #define ixPB0_DFT_JIT_INJ_REG2 0x13008 30 #define ixPB0_GLB_CTRL_REG0 0x10004 31 #define ixPB0_GLB_CTRL_REG1 0x10008 32 #define ixPB0_GLB_CTRL_REG2 0x1000C 33 #define ixPB0_GLB_CTRL_REG3 0x10010 34 #define ixPB0_GLB_CTRL_REG4 0x10014 35 #define ixPB0_GLB_CTRL_REG5 0x10018 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/bif/ |
| D | bif_3_0_d.h | 26 #define ixPB0_DFT_DEBUG_CTRL_REG0 0x1300C 27 #define ixPB0_DFT_JIT_INJ_REG0 0x13000 28 #define ixPB0_DFT_JIT_INJ_REG1 0x13004 29 #define ixPB0_DFT_JIT_INJ_REG2 0x13008 30 #define ixPB0_GLB_CTRL_REG0 0x10004 31 #define ixPB0_GLB_CTRL_REG1 0x10008 32 #define ixPB0_GLB_CTRL_REG2 0x1000C 33 #define ixPB0_GLB_CTRL_REG3 0x10010 34 #define ixPB0_GLB_CTRL_REG4 0x10014 35 #define ixPB0_GLB_CTRL_REG5 0x10018 [all …]
|
| /kernel/linux/linux-5.10/sound/pci/au88x0/ |
| D | au8810.h | 11 #define NR_ADB 0x10 12 #define NR_WT 0x00 13 #define NR_SRC 0x10 14 #define NR_A3D 0x10 15 #define NR_MIXIN 0x20 16 #define NR_MIXOUT 0x10 20 #define VORTEX_ADBDMA_STAT 0x27e00 /* read only, subbuffer, DMA pos */ 21 #define POS_MASK 0x00000fff 22 #define POS_SHIFT 0x0 23 #define ADB_SUBBUF_MASK 0x00003000 /* ADB only. */ [all …]
|
| D | au8830.h | 18 #define NR_ADB 0x20 19 #define NR_SRC 0x10 20 #define NR_A3D 0x10 21 #define NR_MIXIN 0x20 22 #define NR_MIXOUT 0x10 23 #define NR_WT 0x40 26 #define VORTEX_ADBDMA_STAT 0x27e00 /* read only, subbuffer, DMA pos */ 27 #define POS_MASK 0x00000fff 28 #define POS_SHIFT 0x0 29 #define ADB_SUBBUF_MASK 0x00003000 /* ADB only. */ [all …]
|
| /kernel/linux/linux-6.6/sound/pci/au88x0/ |
| D | au8810.h | 11 #define NR_ADB 0x10 12 #define NR_WT 0x00 13 #define NR_SRC 0x10 14 #define NR_A3D 0x10 15 #define NR_MIXIN 0x20 16 #define NR_MIXOUT 0x10 20 #define VORTEX_ADBDMA_STAT 0x27e00 /* read only, subbuffer, DMA pos */ 21 #define POS_MASK 0x00000fff 22 #define POS_SHIFT 0x0 23 #define ADB_SUBBUF_MASK 0x00003000 /* ADB only. */ [all …]
|
| D | au8830.h | 18 #define NR_ADB 0x20 19 #define NR_SRC 0x10 20 #define NR_A3D 0x10 21 #define NR_MIXIN 0x20 22 #define NR_MIXOUT 0x10 23 #define NR_WT 0x40 26 #define VORTEX_ADBDMA_STAT 0x27e00 /* read only, subbuffer, DMA pos */ 27 #define POS_MASK 0x00000fff 28 #define POS_SHIFT 0x0 29 #define ADB_SUBBUF_MASK 0x00003000 /* ADB only. */ [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/msm/disp/dpu1/catalog/ |
| D | dpu_7_2_sc7280.h | 12 .max_mixer_blendstages = 0x7, 22 .base = 0x0, .len = 0x2014, 24 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 25 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 26 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 27 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2c4, .bit_off = 8 }, 28 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 35 .base = 0x15000, .len = 0x1e8, 40 .base = 0x16000, .len = 0x1e8, 45 .base = 0x17000, .len = 0x1e8, [all …]
|
| /kernel/linux/linux-6.6/arch/x86/platform/ce4100/ |
| D | falconfalls.dts | 16 #size-cells = <0>; 18 cpu@0 { 21 reg = <0>; 26 soc@0 { 36 reg = <0xfec00000 0x1000>; 41 reg = <0xfed00000 0x200>; 46 reg = <0xfee00000 0x1000>; 54 bus-range = <0 0>; 55 ranges = <0x2000000 0 0xbffff000 0xbffff000 0 0x1000 56 0x2000000 0 0xdffe0000 0xdffe0000 0 0x1000 [all …]
|
| /kernel/linux/linux-5.10/arch/x86/platform/ce4100/ |
| D | falconfalls.dts | 16 #size-cells = <0>; 18 cpu@0 { 21 reg = <0>; 26 soc@0 { 36 reg = <0xfec00000 0x1000>; 41 reg = <0xfed00000 0x200>; 46 reg = <0xfee00000 0x1000>; 54 bus-range = <0 0>; 55 ranges = <0x2000000 0 0xbffff000 0xbffff000 0 0x1000 56 0x2000000 0 0xdffe0000 0xdffe0000 0 0x1000 [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/powerpc/fsl/ |
| D | interlaken-lac.txt | 31 There is a full register set at 0x0000-0x0FFF (also known as the "hypervisor" 32 version), and a subset at 0x1000-0x1FFF. The former is a superset of the 45 IP Block Revision Register (IPBRR0) at offset 0x0BF8. 51 0x02000100 T4240 78 reg = <0x229000 0x1000>; 84 reg = <0x228000 0x1000>; 136 Register (IPBRR0), at offset 0x0BF8, and Y is the Minor version 161 #address-cells = <0x1>; 162 #size-cells = <0x1>; 164 ranges = <0x0 0xf 0xf4400000 0x20000>; [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/powerpc/fsl/ |
| D | interlaken-lac.txt | 31 There is a full register set at 0x0000-0x0FFF (also known as the "hypervisor" 32 version), and a subset at 0x1000-0x1FFF. The former is a superset of the 45 IP Block Revision Register (IPBRR0) at offset 0x0BF8. 51 0x02000100 T4240 78 reg = <0x229000 0x1000>; 84 reg = <0x228000 0x1000>; 136 Register (IPBRR0), at offset 0x0BF8, and Y is the Minor version 161 #address-cells = <0x1>; 162 #size-cells = <0x1>; 164 ranges = <0x0 0xf 0xf4400000 0x20000>; [all …]
|