| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/clock/ |
| D | renesas,emev2-smu.txt | 24 - #clock-cells: Should be <0> 35 - #clock-cells: Should be <0> 41 reg = <0x610 0>; 43 #clock-cells = <0>; 48 reg = <0x4a0 1>; 50 #clock-cells = <0>; 57 reg = <0xe1020000 0x38>; 58 interrupts = <0 8 0>; 70 reg = <0xe0110000 0x10000>; 72 #size-cells = <0>; [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/marvell/ |
| D | cn9130-crb-A.dts | 17 phys = <&cp0_comphy0 0 18 &cp0_comphy1 0 19 &cp0_comphy2 0 20 &cp0_comphy3 0>; 22 <0x0 &smmu 0x480 0x20>, 23 <0x100 &smmu 0x4a0 0x20>, 24 <0x200 &smmu 0x4c0 0x20>; 25 iommu-map-mask = <0x031f>;
|
| D | armada-7040.dtsi | 20 <0x0 &smmu 0x480 0x20>, 21 <0x100 &smmu 0x4a0 0x20>, 22 <0x200 &smmu 0x4c0 0x20>; 23 iommu-map-mask = <0x031f>; 27 iommus = <&smmu 0x444>; 31 iommus = <&smmu 0x445>; 35 iommus = <&smmu 0x440>; 39 iommus = <&smmu 0x441>;
|
| D | cn9130-crb-B.dts | 17 phys = <&cp0_comphy0 0>; 19 <0x0 &smmu 0x480 0x20>, 20 <0x100 &smmu 0x4a0 0x20>, 21 <0x200 &smmu 0x4c0 0x20>; 22 iommu-map-mask = <0x031f>; 27 sata-port@0 { 30 phys = <&cp0_comphy2 0>; 38 phys = <&cp0_comphy1 0>;
|
| D | armada-8040.dtsi | 20 <0x0 &smmu 0x480 0x20>, 21 <0x100 &smmu 0x4a0 0x20>, 22 <0x200 &smmu 0x4c0 0x20>; 23 iommu-map-mask = <0x031f>; 36 iommus = <&smmu 0x444>; 40 iommus = <&smmu 0x445>; 44 iommus = <&smmu 0x440>; 48 iommus = <&smmu 0x441>; 52 iommus = <&smmu 0x454>; 56 iommus = <&smmu 0x450>; [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/marvell/ |
| D | armada-7040.dtsi | 20 <0x0 &smmu 0x480 0x20>, 21 <0x100 &smmu 0x4a0 0x20>, 22 <0x200 &smmu 0x4c0 0x20>; 23 iommu-map-mask = <0x031f>; 27 iommus = <&smmu 0x444>; 31 iommus = <&smmu 0x445>; 35 iommus = <&smmu 0x440>; 39 iommus = <&smmu 0x441>;
|
| D | armada-8040.dtsi | 20 <0x0 &smmu 0x480 0x20>, 21 <0x100 &smmu 0x4a0 0x20>, 22 <0x200 &smmu 0x4c0 0x20>; 23 iommu-map-mask = <0x031f>; 36 iommus = <&smmu 0x444>; 40 iommus = <&smmu 0x445>; 44 iommus = <&smmu 0x440>; 48 iommus = <&smmu 0x441>; 52 iommus = <&smmu 0x454>; 56 iommus = <&smmu 0x450>; [all …]
|
| /kernel/linux/linux-5.10/include/dt-bindings/clock/ |
| D | lpc18xx-ccu.h | 13 #define CLK_APB3_BUS 0x100 14 #define CLK_APB3_I2C1 0x108 15 #define CLK_APB3_DAC 0x110 16 #define CLK_APB3_ADC0 0x118 17 #define CLK_APB3_ADC1 0x120 18 #define CLK_APB3_CAN0 0x128 19 #define CLK_APB1_BUS 0x200 20 #define CLK_APB1_MOTOCON_PWM 0x208 21 #define CLK_APB1_I2C0 0x210 22 #define CLK_APB1_I2S 0x218 [all …]
|
| D | am4.h | 8 #define AM4_CLKCTRL_OFFSET 0x20 14 #define AM4_ADC_TSC_CLKCTRL AM4_CLKCTRL_INDEX(0x120) 15 #define AM4_L4_WKUP_CLKCTRL AM4_CLKCTRL_INDEX(0x220) 16 #define AM4_WKUP_M3_CLKCTRL AM4_CLKCTRL_INDEX(0x228) 17 #define AM4_COUNTER_32K_CLKCTRL AM4_CLKCTRL_INDEX(0x230) 18 #define AM4_TIMER1_CLKCTRL AM4_CLKCTRL_INDEX(0x328) 19 #define AM4_WD_TIMER2_CLKCTRL AM4_CLKCTRL_INDEX(0x338) 20 #define AM4_I2C1_CLKCTRL AM4_CLKCTRL_INDEX(0x340) 21 #define AM4_UART1_CLKCTRL AM4_CLKCTRL_INDEX(0x348) 22 #define AM4_SMARTREFLEX0_CLKCTRL AM4_CLKCTRL_INDEX(0x350) [all …]
|
| /kernel/linux/linux-6.6/include/dt-bindings/clock/ |
| D | lpc18xx-ccu.h | 13 #define CLK_APB3_BUS 0x100 14 #define CLK_APB3_I2C1 0x108 15 #define CLK_APB3_DAC 0x110 16 #define CLK_APB3_ADC0 0x118 17 #define CLK_APB3_ADC1 0x120 18 #define CLK_APB3_CAN0 0x128 19 #define CLK_APB1_BUS 0x200 20 #define CLK_APB1_MOTOCON_PWM 0x208 21 #define CLK_APB1_I2C0 0x210 22 #define CLK_APB1_I2S 0x218 [all …]
|
| D | am4.h | 8 #define AM4_CLKCTRL_OFFSET 0x20 12 #define AM4_L3S_TSC_CLKCTRL_OFFSET 0x120 14 #define AM4_L3S_TSC_ADC_TSC_CLKCTRL AM4_L3S_TSC_CLKCTRL_INDEX(0x120) 17 #define AM4_L4_WKUP_AON_CLKCTRL_OFFSET 0x228 19 #define AM4_L4_WKUP_AON_WKUP_M3_CLKCTRL AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x228) 20 #define AM4_L4_WKUP_AON_COUNTER_32K_CLKCTRL AM4_L4_WKUP_AON_CLKCTRL_INDEX(0x230) 23 #define AM4_L4_WKUP_CLKCTRL_OFFSET 0x220 25 #define AM4_L4_WKUP_L4_WKUP_CLKCTRL AM4_L4_WKUP_CLKCTRL_INDEX(0x220) 26 #define AM4_L4_WKUP_TIMER1_CLKCTRL AM4_L4_WKUP_CLKCTRL_INDEX(0x328) 27 #define AM4_L4_WKUP_WD_TIMER2_CLKCTRL AM4_L4_WKUP_CLKCTRL_INDEX(0x338) [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/nouveau/nvkm/subdev/pmu/ |
| D | gp102.c | 32 .debug = 0xc08, 38 .cmdq = { 0x4a0, 0x4b0, 4 }, 39 .msgq = { 0x4c8, 0x4cc, 0 },
|
| D | gm200.c | 29 nvkm_falcon_wr32(falcon, 0x200, 0x0000030e); in gm200_pmu_flcn_bind_stat() 30 return (nvkm_falcon_rd32(falcon, 0x20c) & 0x00007000) >> 12; in gm200_pmu_flcn_bind_stat() 36 nvkm_falcon_wr32(falcon, 0xe00, 4); /* DMAIDX_UCODE */ in gm200_pmu_flcn_bind_inst() 37 nvkm_falcon_wr32(falcon, 0xe04, 0); /* DMAIDX_VIRT */ in gm200_pmu_flcn_bind_inst() 38 nvkm_falcon_wr32(falcon, 0xe08, 4); /* DMAIDX_PHYS_VID */ in gm200_pmu_flcn_bind_inst() 39 nvkm_falcon_wr32(falcon, 0xe0c, 5); /* DMAIDX_PHYS_SYS_COH */ in gm200_pmu_flcn_bind_inst() 40 nvkm_falcon_wr32(falcon, 0xe10, 6); /* DMAIDX_PHYS_SYS_NCOH */ in gm200_pmu_flcn_bind_inst() 41 nvkm_falcon_mask(falcon, 0x090, 0x00010000, 0x00010000); in gm200_pmu_flcn_bind_inst() 42 nvkm_falcon_wr32(falcon, 0x480, (1 << 30) | (target << 28) | (addr >> 12)); in gm200_pmu_flcn_bind_inst() 51 .debug = 0xc08, [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/pinctrl/ |
| D | fsl,imx8mq-pinctrl.yaml | 72 reg = <0x30330000 0x10000>; 76 <0x234 0x49C 0x4F4 0x0 0x0 0x49>, 77 <0x238 0x4A0 0x4F4 0x0 0x0 0x49>;
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/nouveau/nvkm/subdev/pmu/ |
| D | gm200.c | 31 nvkm_falcon_wr32(falcon, 0x014, 0x0000ffff); in gm200_pmu_flcn_reset() 38 .debug = 0xc08, 39 .fbif = 0xe00, 51 .cmdq = { 0x4a0, 0x4b0, 4 }, 52 .msgq = { 0x4c8, 0x4cc, 0 }, 67 return 0; in gm200_pmu_nofw()
|
| /kernel/linux/linux-6.6/drivers/clk/hisilicon/ |
| D | clk-hi6220.c | 23 { HI6220_REF32K, "ref32k", NULL, 0, 32764, }, 24 { HI6220_CLK_TCXO, "clk_tcxo", NULL, 0, 19200000, }, 25 { HI6220_MMC1_PAD, "mmc1_pad", NULL, 0, 100000000, }, 26 { HI6220_MMC2_PAD, "mmc2_pad", NULL, 0, 100000000, }, 27 { HI6220_MMC0_PAD, "mmc0_pad", NULL, 0, 200000000, }, 28 { HI6220_PLL_BBP, "bbppll0", NULL, 0, 245760000, }, 29 { HI6220_PLL_GPU, "gpupll", NULL, 0, 1000000000,}, 30 { HI6220_PLL1_DDR, "ddrpll1", NULL, 0, 1066000000,}, 31 { HI6220_PLL_SYS, "syspll", NULL, 0, 1190400000,}, 32 { HI6220_PLL_SYS_MEDIA, "media_syspll", NULL, 0, 1190400000,}, [all …]
|
| /kernel/linux/linux-5.10/drivers/clk/hisilicon/ |
| D | clk-hi6220.c | 26 { HI6220_REF32K, "ref32k", NULL, 0, 32764, }, 27 { HI6220_CLK_TCXO, "clk_tcxo", NULL, 0, 19200000, }, 28 { HI6220_MMC1_PAD, "mmc1_pad", NULL, 0, 100000000, }, 29 { HI6220_MMC2_PAD, "mmc2_pad", NULL, 0, 100000000, }, 30 { HI6220_MMC0_PAD, "mmc0_pad", NULL, 0, 200000000, }, 31 { HI6220_PLL_BBP, "bbppll0", NULL, 0, 245760000, }, 32 { HI6220_PLL_GPU, "gpupll", NULL, 0, 1000000000,}, 33 { HI6220_PLL1_DDR, "ddrpll1", NULL, 0, 1066000000,}, 34 { HI6220_PLL_SYS, "syspll", NULL, 0, 1190400000,}, 35 { HI6220_PLL_SYS_MEDIA, "media_syspll", NULL, 0, 1190400000,}, [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/clock/ |
| D | renesas,emev2-smu.yaml | 28 const: 0 61 const: 0 92 const: 0 112 reg = <0xe0110000 0x10000>; 114 #size-cells = <0>; 119 #clock-cells = <0>; 126 #clock-cells = <0>; 128 usia_u0_sclkdiv: usia_u0_sclkdiv@610,0 { 130 reg = <0x610 0>; 132 #clock-cells = <0>; [all …]
|
| /kernel/linux/linux-5.10/drivers/misc/habanalabs/include/goya/asic_reg/ |
| D | pci_nrtr_regs.h | 22 #define mmPCI_NRTR_HBW_MAX_CRED 0x100 24 #define mmPCI_NRTR_LBW_MAX_CRED 0x120 26 #define mmPCI_NRTR_DBG_E_ARB 0x300 28 #define mmPCI_NRTR_DBG_W_ARB 0x304 30 #define mmPCI_NRTR_DBG_N_ARB 0x308 32 #define mmPCI_NRTR_DBG_S_ARB 0x30C 34 #define mmPCI_NRTR_DBG_L_ARB 0x310 36 #define mmPCI_NRTR_DBG_E_ARB_MAX 0x320 38 #define mmPCI_NRTR_DBG_W_ARB_MAX 0x324 40 #define mmPCI_NRTR_DBG_N_ARB_MAX 0x328 [all …]
|
| /kernel/linux/linux-6.6/drivers/accel/habanalabs/include/goya/asic_reg/ |
| D | pci_nrtr_regs.h | 22 #define mmPCI_NRTR_HBW_MAX_CRED 0x100 24 #define mmPCI_NRTR_LBW_MAX_CRED 0x120 26 #define mmPCI_NRTR_DBG_E_ARB 0x300 28 #define mmPCI_NRTR_DBG_W_ARB 0x304 30 #define mmPCI_NRTR_DBG_N_ARB 0x308 32 #define mmPCI_NRTR_DBG_S_ARB 0x30C 34 #define mmPCI_NRTR_DBG_L_ARB 0x310 36 #define mmPCI_NRTR_DBG_E_ARB_MAX 0x320 38 #define mmPCI_NRTR_DBG_W_ARB_MAX 0x324 40 #define mmPCI_NRTR_DBG_N_ARB_MAX 0x328 [all …]
|
| /kernel/linux/linux-6.6/arch/sh/kernel/cpu/sh4/ |
| D | setup-sh4-202.c | 23 DEFINE_RES_MEM(0xffe80000, 0x100), 24 DEFINE_RES_IRQ(evt2irq(0x700)), 25 DEFINE_RES_IRQ(evt2irq(0x720)), 26 DEFINE_RES_IRQ(evt2irq(0x760)), 27 DEFINE_RES_IRQ(evt2irq(0x740)), 32 .id = 0, 45 DEFINE_RES_MEM(0xffd80000, 0x30), 46 DEFINE_RES_IRQ(evt2irq(0x400)), 47 DEFINE_RES_IRQ(evt2irq(0x420)), 48 DEFINE_RES_IRQ(evt2irq(0x440)), [all …]
|
| /kernel/linux/linux-5.10/arch/sh/kernel/cpu/sh4/ |
| D | setup-sh4-202.c | 23 DEFINE_RES_MEM(0xffe80000, 0x100), 24 DEFINE_RES_IRQ(evt2irq(0x700)), 25 DEFINE_RES_IRQ(evt2irq(0x720)), 26 DEFINE_RES_IRQ(evt2irq(0x760)), 27 DEFINE_RES_IRQ(evt2irq(0x740)), 32 .id = 0, 45 DEFINE_RES_MEM(0xffd80000, 0x30), 46 DEFINE_RES_IRQ(evt2irq(0x400)), 47 DEFINE_RES_IRQ(evt2irq(0x420)), 48 DEFINE_RES_IRQ(evt2irq(0x440)), [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/freescale/ |
| D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ 0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ 0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF 0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B 0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B 0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/freescale/ |
| D | imx8mq-pinfunc.h | 15 #define MX8MQ_IOMUXC_PMIC_STBY_REQ_CCMSRCGPCMIX_PMIC_STBY_REQ 0x014 0x27C 0x000 0x0 0… 16 #define MX8MQ_IOMUXC_PMIC_ON_REQ_SNVSMIX_PMIC_ON_REQ 0x018 0x280 0x000 0x0 0… 17 #define MX8MQ_IOMUXC_ONOFF_SNVSMIX_ONOFF 0x01C 0x284 0x000 0x0 0… 18 #define MX8MQ_IOMUXC_POR_B_SNVSMIX_POR_B 0x020 0x288 0x000 0x0 0… 19 #define MX8MQ_IOMUXC_RTC_RESET_B_SNVSMIX_RTC_RESET_B 0x024 0x28C 0x000 0x0 0… 20 #define MX8MQ_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0… 21 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x4C0 0x1 0… 22 #define MX8MQ_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0… 23 #define MX8MQ_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0… 24 #define MX8MQ_IOMUXC_GPIO1_IO00_SJC_FAIL 0x028 0x290 0x000 0x7 0… [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/omapdrm/ |
| D | omap_dmm_priv.h | 11 #define DMM_REVISION 0x000 12 #define DMM_HWINFO 0x004 13 #define DMM_LISA_HWINFO 0x008 14 #define DMM_DMM_SYSCONFIG 0x010 15 #define DMM_LISA_LOCK 0x01C 16 #define DMM_LISA_MAP__0 0x040 17 #define DMM_LISA_MAP__1 0x044 18 #define DMM_TILER_HWINFO 0x208 19 #define DMM_TILER_OR__0 0x220 20 #define DMM_TILER_OR__1 0x224 [all …]
|