Searched +full:0 +full:x70003000 (Results 1 – 18 of 18) sorted by relevance
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/pinctrl/ |
| D | nvidia,tegra210-pinmux.yaml | 122 reg = <0x700008d4 0x02a8>, /* Pad control registers */ 123 <0x70003000 0x1000>; /* Mux registers */ 126 pinctrl-0 = <&state_boot>;
|
| D | nvidia,tegra114-pinmux.yaml | 127 reg = <0x70000868 0x148>, /* Pad control registers */ 128 <0x70003000 0x40c>; /* PinMux registers */ 134 nvidia,pull = <0>; 135 nvidia,tristate = <0>; 149 nvidia,tristate = <0>;
|
| D | nvidia,tegra30-pinmux.yaml | 147 reg = <0x70000868 0x0d0>, /* Pad control registers */ 148 <0x70003000 0x3e0>; /* Mux registers */ 155 nvidia,pull = <0>; 156 nvidia,tristate = <0>; 170 nvidia,tristate = <0>;
|
| D | nvidia,tegra124-pinmux.yaml | 147 reg = <0x70000868 0x164>, /* Pad control registers */ 148 <0x70003000 0x434>, /* Mux registers */ 149 <0x70000820 0x8>; /* MIPI pad control */
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/pinctrl/ |
| D | nvidia,tegra114-pinmux.txt | 16 - nvidia,enable-input: Integer. Enable the pin's input path. 0: no, 1: yes. 17 - nvidia,open-drain: Integer. Enable open drain mode. 0: no, 1: yes. 19 until reset. 0: no, 1: yes. 20 - nvidia,io-reset: Integer. Reset the IO path. 0: no, 1: yes. 21 - nvidia,rcv-sel: Integer. Select VIL/VIH receivers. 0: normal, 1: high. 22 - nvidia,drive-type: Integer. Valid range 0...3. 98 reg = <0x70000868 0x148 /* Pad control registers */ 99 0x70003000 0x40c>; /* PinMux registers */ 109 nvidia,pull = <0>; 110 nvidia,tristate = <0>; [all …]
|
| D | nvidia,tegra124-pinmux.txt | 118 reg = <0x0 0x70000868 0x0 0x164>, /* Pad control registers */ 119 <0x0 0x70003000 0x0 0x434>, /* Mux registers */ 120 <0x0 0x70000820 0x0 0x8>; /* MIPI pad control */ 152 pinctrl-0 = <&sdmmc4_default>;
|
| D | nvidia,tegra30-pinmux.txt | 14 - nvidia,enable-input: Integer. Enable the pin's input path. 0: no, 1: yes. 15 - nvidia,open-drain: Integer. Enable open drain mode. 0: no, 1: yes. 17 until reset. 0: no, 1: yes. 18 - nvidia,io-reset: Integer. Reset the IO path. 0: no, 1: yes. 110 reg = < 0x70000868 0xd0 /* Pad control registers */ 111 0x70003000 0x3e0 >; /* Mux registers */ 122 nvidia,pull = <0>; 123 nvidia,tristate = <0>; 136 nvidia,tristate = <0>; 143 pinctrl-0 = <&sdmmc4_default>;
|
| D | nvidia,tegra210-pinmux.txt | 29 and off/on are represented as integer values 0 and 1. 43 0: none, 1: down, 2: up. 45 0: drive, 1: tristate. 65 - nvidia,drive-type: Integer. Valid range 0...3. 66 - nvidia,pull-down-strength: Integer. Controls drive strength. 0 is weakest. 69 - nvidia,pull-up-strength: Integer. Controls drive strength. 0 is weakest. 72 - nvidia,slew-rate-rising: Integer. Controls rising signal slew rate. 0 is 75 - nvidia,slew-rate-falling: Integer. Controls falling signal slew rate. 0 is 148 reg = <0x0 0x700008d4 0x0 0x2a8>, /* Pad control registers */ 149 <0x0 0x70003000 0x0 0x1000>; /* Mux registers */ [all …]
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | tegra114.dtsi | 17 reg = <0x80000000 0x0>; 22 reg = <0x50000000 0x00028000>; 35 ranges = <0x54000000 0x54000000 0x01000000>; 39 reg = <0x54140000 0x00040000>; 50 reg = <0x54180000 0x00040000>; 60 reg = <0x54200000 0x00040000>; 70 nvidia,head = <0>; 79 reg = <0x54240000 0x00040000>; 98 reg = <0x54280000 0x00040000>; 110 reg = <0x54300000 0x00040000>; [all …]
|
| D | tegra30.dtsi | 17 reg = <0x80000000 0x0>; 23 reg = <0x00003000 0x00000800>, /* PADS registers */ 24 <0x00003800 0x00000200>, /* AFI registers */ 25 <0x10000000 0x10000000>; /* configuration space */ 32 interrupt-map-mask = <0 0 0 0>; 33 interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 35 bus-range = <0x00 0xff>; 39 ranges = <0x02000000 0 0x00000000 0x00000000 0 0x00001000>, /* port 0 configuration space */ 40 <0x02000000 0 0x00001000 0x00001000 0 0x00001000>, /* port 1 configuration space */ 41 <0x02000000 0 0x00004000 0x00004000 0 0x00001000>, /* port 2 configuration space */ [all …]
|
| D | tegra124.dtsi | 19 reg = <0x0 0x80000000 0x0 0x0>; 25 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 26 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 27 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 34 interrupt-map-mask = <0 0 0 0>; 35 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 37 bus-range = <0x00 0xff>; 41 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 42 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 43 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/nvidia/ |
| D | tegra114.dtsi | 17 reg = <0x80000000 0x0>; 22 reg = <0x40000000 0x40000>; 25 ranges = <0 0x40000000 0x40000>; 28 reg = <0x400 0x3fc00>; 35 reg = <0x50000000 0x00028000>; 48 ranges = <0x54000000 0x54000000 0x01000000>; 52 reg = <0x54140000 0x00040000>; 63 reg = <0x54180000 0x00040000>; 73 reg = <0x54200000 0x00040000>; 83 nvidia,head = <0>; [all …]
|
| D | tegra124.dtsi | 21 reg = <0x0 0x80000000 0x0 0x0>; 27 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 28 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 29 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 36 interrupt-map-mask = <0 0 0 0>; 37 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 39 bus-range = <0x00 0xff>; 43 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 44 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 45 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ [all …]
|
| D | tegra30.dtsi | 20 reg = <0x80000000 0x0>; 26 reg = <0x00003000 0x00000800>, /* PADS registers */ 27 <0x00003800 0x00000200>, /* AFI registers */ 28 <0x10000000 0x10000000>; /* configuration space */ 35 interrupt-map-mask = <0 0 0 0>; 36 interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 38 bus-range = <0x00 0xff>; 42 ranges = <0x02000000 0 0x00000000 0x00000000 0 0x00001000>, /* port 0 configuration space */ 43 <0x02000000 0 0x00001000 0x00001000 0 0x00001000>, /* port 1 configuration space */ 44 <0x02000000 0 0x00004000 0x00004000 0 0x00001000>, /* port 2 configuration space */ [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/nvidia/ |
| D | tegra132.dtsi | 22 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 23 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 24 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 31 interrupt-map-mask = <0 0 0 0>; 32 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 34 bus-range = <0x00 0xff>; 38 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 39 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 40 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ 41 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */ [all …]
|
| D | tegra210.dtsi | 21 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 22 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 23 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 30 interrupt-map-mask = <0 0 0 0>; 31 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 33 bus-range = <0x00 0xff>; 37 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 38 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 39 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ 40 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */ [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/nvidia/ |
| D | tegra132.dtsi | 20 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 21 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 22 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 29 interrupt-map-mask = <0 0 0 0>; 30 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 32 bus-range = <0x00 0xff>; 36 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 37 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 38 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ 39 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */ [all …]
|
| D | tegra210.dtsi | 21 reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */ 22 <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */ 23 <0x0 0x02000000 0x0 0x10000000>; /* configuration space */ 30 interrupt-map-mask = <0 0 0 0>; 31 interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 33 bus-range = <0x00 0xff>; 37 ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */ 38 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */ 39 <0x01000000 0 0x0 0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */ 40 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */ [all …]
|