| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | pxa2xx.dtsi | 58 pxairq: interrupt-controller@40d00000 { 67 gpio: gpio@40e00000 { 80 gcb0: gpio@40e00000 { 84 gcb1: gpio@40e00004 { 88 gcb2: gpio@40e00008 { 91 gcb3: gpio@40e0000c { 98 reg = <0x40100000 0x30>; 106 reg = <0x40200000 0x30>; 114 reg = <0x40700000 0x30>; 122 reg = <0x41600000 0x30>; [all …]
|
| D | dm814x-clocks.dtsi | 9 adpll_mpu_ck: adpll@40 { 24 reg = <0x80 0x30>; 35 reg = <0xb0 0x30>; 46 reg = <0xe0 0x30>; 57 reg = <0x110 0x30>; 68 reg = <0x140 0x30>; 79 reg = <0x170 0x30>; 90 reg = <0x1a0 0x30>; 101 reg = <0x1d0 0x30>; 112 reg = <0x200 0x30>; [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/intel/pxa/ |
| D | pxa2xx.dtsi | 58 pxairq: interrupt-controller@40d00000 { 67 gpio: gpio@40e00000 { 80 gcb0: gpio@40e00000 { 84 gcb1: gpio@40e00004 { 88 gcb2: gpio@40e00008 { 91 gcb3: gpio@40e0000c { 98 reg = <0x40100000 0x30>; 106 reg = <0x40200000 0x30>; 114 reg = <0x40700000 0x30>; 122 reg = <0x41600000 0x30>; [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/timer/ |
| D | marvell,armada-370-xp-timer.txt | 31 reg = <0x20300 0x30>, <0x21040 0x30>; 32 interrupts = <37>, <38>, <39>, <40>, <5>, <6>; 40 reg = <0x20300 0x30>, <0x21040 0x30>; 41 interrupts = <37>, <38>, <39>, <40>, <5>, <6>;
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/timer/ |
| D | marvell,armada-370-xp-timer.txt | 31 reg = <0x20300 0x30>, <0x21040 0x30>; 32 interrupts = <37>, <38>, <39>, <40>, <5>, <6>; 40 reg = <0x20300 0x30>, <0x21040 0x30>; 41 interrupts = <37>, <38>, <39>, <40>, <5>, <6>;
|
| /kernel/linux/linux-6.6/drivers/pinctrl/mediatek/ |
| D | pinctrl-mt7981.c | 87 PIN_FIELD_BASE(40, 40, 7, 0x30, 0x10, 1, 1), 88 PIN_FIELD_BASE(41, 41, 7, 0x30, 0x10, 0, 1), 89 PIN_FIELD_BASE(42, 42, 7, 0x30, 0x10, 9, 1), 90 PIN_FIELD_BASE(43, 43, 7, 0x30, 0x10, 7, 1), 91 PIN_FIELD_BASE(44, 44, 7, 0x30, 0x10, 8, 1), 92 PIN_FIELD_BASE(45, 45, 7, 0x30, 0x10, 3, 1), 93 PIN_FIELD_BASE(46, 46, 7, 0x30, 0x10, 4, 1), 94 PIN_FIELD_BASE(47, 47, 7, 0x30, 0x10, 5, 1), 95 PIN_FIELD_BASE(48, 48, 7, 0x30, 0x10, 6, 1), 96 PIN_FIELD_BASE(49, 49, 7, 0x30, 0x10, 2, 1), [all …]
|
| D | pinctrl-mt7986.c | 99 PIN_FIELD_BASE(21, 23, IOCFG_RT_BASE, 0x30, 0x10, 12, 1), 100 PIN_FIELD_BASE(24, 24, IOCFG_RT_BASE, 0x30, 0x10, 18, 1), 101 PIN_FIELD_BASE(25, 25, IOCFG_RT_BASE, 0x30, 0x10, 17, 1), 102 PIN_FIELD_BASE(26, 27, IOCFG_RT_BASE, 0x30, 0x10, 15, 1), 103 PIN_FIELD_BASE(28, 29, IOCFG_RT_BASE, 0x30, 0x10, 19, 1), 104 PIN_FIELD_BASE(30, 30, IOCFG_RT_BASE, 0x30, 0x10, 23, 1), 105 PIN_FIELD_BASE(31, 31, IOCFG_RT_BASE, 0x30, 0x10, 22, 1), 106 PIN_FIELD_BASE(32, 32, IOCFG_RT_BASE, 0x30, 0x10, 21, 1), 112 PIN_FIELD_BASE(39, 40, IOCFG_RB_BASE, 0x40, 0x10, 18, 1), 118 PIN_FIELD_BASE(50, 57, IOCFG_RT_BASE, 0x30, 0x10, 2, 1), [all …]
|
| D | pinctrl-mt8173.c | 80 MTK_PIN_IES_SMT_SPEC(40, 41, 0x930, 9), 133 MTK_PIN_IES_SMT_SPEC(40, 41, 0x900, 9), 184 MTK_PIN_DRV_GRP(5, DRV_BASE+0x30, 0, 0), 185 MTK_PIN_DRV_GRP(6, DRV_BASE+0x30, 0, 0), 186 MTK_PIN_DRV_GRP(7, DRV_BASE+0x30, 0, 0), 187 MTK_PIN_DRV_GRP(8, DRV_BASE+0x30, 0, 0), 188 MTK_PIN_DRV_GRP(9, DRV_BASE+0x30, 0, 0), 189 MTK_PIN_DRV_GRP(10, DRV_BASE+0x30, 4, 1), 190 MTK_PIN_DRV_GRP(11, DRV_BASE+0x30, 4, 1), 191 MTK_PIN_DRV_GRP(12, DRV_BASE+0x30, 4, 1), [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/panel/ |
| D | panel-newvision-nv3051d.c | 55 mipi_dsi_dcs_write_seq(dsi, 0xFF, 0x30); in panel_nv3051d_init_sequence() 99 mipi_dsi_dcs_write_seq(dsi, 0xFF, 0x30); in panel_nv3051d_init_sequence() 113 mipi_dsi_dcs_write_seq(dsi, 0xD7, 0x30); in panel_nv3051d_init_sequence() 138 mipi_dsi_dcs_write_seq(dsi, 0xFF, 0x30); in panel_nv3051d_init_sequence() 151 mipi_dsi_dcs_write_seq(dsi, 0x30, 0x2A); in panel_nv3051d_init_sequence() 214 mipi_dsi_dcs_write_seq(dsi, 0xFF, 0x30); in panel_nv3051d_init_sequence() 233 mipi_dsi_dcs_write_seq(dsi, 0xFF, 0x30); in panel_nv3051d_init_sequence() 443 .hsync_start = 640 + 40, 444 .hsync_end = 640 + 40 + 2, 445 .htotal = 640 + 40 + 2 + 80, [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/ti/omap/ |
| D | dm814x-clocks.dtsi | 9 adpll_mpu_ck: adpll@40 { 24 reg = <0x80 0x30>; 35 reg = <0xb0 0x30>; 46 reg = <0xe0 0x30>; 57 reg = <0x110 0x30>; 68 reg = <0x140 0x30>; 79 reg = <0x170 0x30>; 90 reg = <0x1a0 0x30>; 101 reg = <0x1d0 0x30>; 112 reg = <0x200 0x30>; [all …]
|
| /kernel/linux/linux-6.6/arch/sparc/crypto/ |
| D | camellia_asm.S | 94 stx %o4, [%o1 + 0x30] ! k[12, 13] 105 stx %o4, [%o1 + 0xa0] ! k[40, 41] 136 std %f0, [%o1 + 0x30] ! k[12, 13] 152 stx %o4, [%o1 + 0xa0] ! k[40, 41] 171 ldx [%o1 + 0x30], %o4 ! k[12, 13] 174 stx %o4, [%o1 + 0x30] ! k[12, 13] 213 ldd [%o1 + 0x30], %f2 227 std %f0, [%o3 + 0x30] 262 ldd [%o0 + 0x30], %f16 275 ldd [%o0 + 0x30], %f16 [all …]
|
| D | aes_asm.S | 61 ENCRYPT_TWO_ROUNDS_LAST(KEY_BASE + 40, I0, I1, T0, T1) 69 ENCRYPT_TWO_ROUNDS_LAST_2(KEY_BASE + 40, I0, I1, I2, I3, T0, T1, T2, T3) 78 ENCRYPT_TWO_ROUNDS(KEY_BASE + 40, I0, I1, T0, T1) \ 95 ENCRYPT_256_TWO_ROUNDS_2(KEY_BASE + 40, I0, I1, I2, I3, KEY_BASE + 0) \ 163 DECRYPT_TWO_ROUNDS_LAST(KEY_BASE + 40, I0, I1, T0, T1) 171 DECRYPT_TWO_ROUNDS_LAST_2(KEY_BASE + 40, I0, I1, I2, I3, T0, T1, T2, T3) 180 DECRYPT_TWO_ROUNDS(KEY_BASE + 40, I0, I1, T0, T1) \ 197 DECRYPT_256_TWO_ROUNDS_2(KEY_BASE + 40, I0, I1, I2, I3, KEY_BASE + 0) \ 257 AES_KEXPAND1(32, 38, 0x4, 40) 258 AES_KEXPAND2(34, 40, 42) [all …]
|
| /kernel/linux/linux-5.10/arch/sparc/crypto/ |
| D | camellia_asm.S | 94 stx %o4, [%o1 + 0x30] ! k[12, 13] 105 stx %o4, [%o1 + 0xa0] ! k[40, 41] 136 std %f0, [%o1 + 0x30] ! k[12, 13] 152 stx %o4, [%o1 + 0xa0] ! k[40, 41] 171 ldx [%o1 + 0x30], %o4 ! k[12, 13] 174 stx %o4, [%o1 + 0x30] ! k[12, 13] 213 ldd [%o1 + 0x30], %f2 227 std %f0, [%o3 + 0x30] 262 ldd [%o0 + 0x30], %f16 275 ldd [%o0 + 0x30], %f16 [all …]
|
| D | aes_asm.S | 61 ENCRYPT_TWO_ROUNDS_LAST(KEY_BASE + 40, I0, I1, T0, T1) 69 ENCRYPT_TWO_ROUNDS_LAST_2(KEY_BASE + 40, I0, I1, I2, I3, T0, T1, T2, T3) 78 ENCRYPT_TWO_ROUNDS(KEY_BASE + 40, I0, I1, T0, T1) \ 95 ENCRYPT_256_TWO_ROUNDS_2(KEY_BASE + 40, I0, I1, I2, I3, KEY_BASE + 0) \ 163 DECRYPT_TWO_ROUNDS_LAST(KEY_BASE + 40, I0, I1, T0, T1) 171 DECRYPT_TWO_ROUNDS_LAST_2(KEY_BASE + 40, I0, I1, I2, I3, T0, T1, T2, T3) 180 DECRYPT_TWO_ROUNDS(KEY_BASE + 40, I0, I1, T0, T1) \ 197 DECRYPT_256_TWO_ROUNDS_2(KEY_BASE + 40, I0, I1, I2, I3, KEY_BASE + 0) \ 257 AES_KEXPAND1(32, 38, 0x4, 40) 258 AES_KEXPAND2(34, 40, 42) [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/marvell/mwifiex/ |
| D | cfp.c | 47 0x30, 0x48, 0x60, 0x6c, 0 }; 55 0x24, 0x30, 0x48, 0x60, 0x6C, 0x90, 63 0x30, 0x48, 0x60, 0x6c, 0 }; 66 0x12, 0x16, 0x18, 0x24, 0x30, 0x48, 69 u16 region_code_index[MWIFIEX_MAX_REGION_CODE] = { 0x00, 0x10, 0x20, 0x30, 78 /* LGI 40M */ 82 /* SGI 40M */ 113 /* LG 40M */ 117 /* SG 40M */ 146 /* LG 40M */ [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/marvell/mwifiex/ |
| D | cfp.c | 35 0x30, 0x48, 0x60, 0x6c, 0 }; 43 0x24, 0x30, 0x48, 0x60, 0x6C, 0x90, 51 0x30, 0x48, 0x60, 0x6c, 0 }; 54 0x12, 0x16, 0x18, 0x24, 0x30, 0x48, 57 u16 region_code_index[MWIFIEX_MAX_REGION_CODE] = { 0x00, 0x10, 0x20, 0x30, 66 /* LGI 40M */ 70 /* SGI 40M */ 101 /* LG 40M */ 105 /* SG 40M */ 134 /* LG 40M */ [all …]
|
| /kernel/linux/linux-6.6/drivers/media/dvb-frontends/ |
| D | tda18271c2dd_maps.h | 153 { 164700000, 0x30 }, 180 { 194000000, 0x30 }, 222 { 282000000, 0x30 }, 351 { 580000000, 0x30 }, 513 { 165500000, 0x34, 0x30 }, 517 { 248500000, 0x30, 0x20 }, 553 { 146500000, 0xBC, 0x30 }, 705 { 422000000, 0x30 }, 735 { 704000000, 0x30 }, 780 { 70100000, 0x01, 40 }, [all …]
|
| /kernel/linux/linux-5.10/drivers/media/dvb-frontends/ |
| D | tda18271c2dd_maps.h | 153 { 164700000, 0x30 }, 180 { 194000000, 0x30 }, 222 { 282000000, 0x30 }, 351 { 580000000, 0x30 }, 513 { 165500000, 0x34, 0x30 }, 517 { 248500000, 0x30, 0x20 }, 553 { 146500000, 0xBC, 0x30 }, 705 { 422000000, 0x30 }, 735 { 704000000, 0x30 }, 780 { 70100000, 0x01, 40 }, [all …]
|
| /kernel/linux/linux-6.6/drivers/edac/ |
| D | amd64_edac.h | 131 * F15 M30h D18F1x2[4C:40] 258 #define UMCCH_ADDR_MASK_SEC_DDR5 0x30 259 #define UMCCH_ADDR_CFG 0x30 289 * See F1x[1, 0][7C:40] DRAM Base/Limit Registers 356 /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */ 421 return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr; in get_dram_base() 431 return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim; in get_dram_limit() 441 if (pvt->fam == 0x15 && pvt->model >= 0x30) in dct_sel_interleave_addr() 503 if (pvt->fam == 0x15 && pvt->model >= 0x30) { in dram_intlv_en() 513 if (pvt->fam == 0x15 && pvt->model >= 0x30) { in dhar_valid() [all …]
|
| /kernel/linux/linux-6.6/arch/alpha/include/asm/ |
| D | core_marvel.h | 137 io7_csr IO_ASIC_REV; /* 0x30.0000 */ 141 io7_csr PO7_RST2; /* 0x30.0100 */ 146 io7_csr IO7_ACC_CLUMP; /* 0x30.0300 */ 150 io7_csr IO7_UPH_TO; /* 0x30.0400 */ 154 io7_csr PO7_MONCTL; /* 0x30.0500 */ 158 io7_csr PO7_SCRATCH; /* 0x30.0600 */ 162 io7_csr PO7_PMASK; /* 0x30.0700 */ 166 io7_csr PO7_ERROR_SUM; /* 0x30.2000 */ 170 io7_csr PO7_UNCRR_SYM; /* 0x30.2100 */ 173 io7_csr PO7_UGBGE_SYM; /* 0x30.2200 */ [all …]
|
| /kernel/linux/linux-5.10/arch/alpha/include/asm/ |
| D | core_marvel.h | 137 io7_csr IO_ASIC_REV; /* 0x30.0000 */ 141 io7_csr PO7_RST2; /* 0x30.0100 */ 146 io7_csr IO7_ACC_CLUMP; /* 0x30.0300 */ 150 io7_csr IO7_UPH_TO; /* 0x30.0400 */ 154 io7_csr PO7_MONCTL; /* 0x30.0500 */ 158 io7_csr PO7_SCRATCH; /* 0x30.0600 */ 162 io7_csr PO7_PMASK; /* 0x30.0700 */ 166 io7_csr PO7_ERROR_SUM; /* 0x30.2000 */ 170 io7_csr PO7_UNCRR_SYM; /* 0x30.2100 */ 173 io7_csr PO7_UGBGE_SYM; /* 0x30.2200 */ [all …]
|
| /kernel/linux/linux-5.10/drivers/edac/ |
| D | amd64_edac.h | 143 * F15 M30h D18F1x2[4C:40] 272 #define UMCCH_ADDR_CFG 0x30 317 * See F1x[1, 0][7C:40] DRAM Base/Limit Registers 372 /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */ 426 return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr; in get_dram_base() 436 return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim; in get_dram_limit() 446 if (pvt->fam == 0x15 && pvt->model >= 0x30) in dct_sel_interleave_addr() 523 if (pvt->fam == 0x15 && pvt->model >= 0x30) { in dram_intlv_en() 533 if (pvt->fam == 0x15 && pvt->model >= 0x30) { in dhar_valid() 543 if (pvt->fam == 0x15 && pvt->model >= 0x30) { in dct_sel_baseaddr()
|
| /kernel/linux/linux-5.10/drivers/pinctrl/mediatek/ |
| D | pinctrl-mt8173.c | 88 MTK_PIN_IES_SMT_SPEC(40, 41, 0x930, 9), 141 MTK_PIN_IES_SMT_SPEC(40, 41, 0x900, 9), 204 MTK_PIN_DRV_GRP(5, DRV_BASE+0x30, 0, 0), 205 MTK_PIN_DRV_GRP(6, DRV_BASE+0x30, 0, 0), 206 MTK_PIN_DRV_GRP(7, DRV_BASE+0x30, 0, 0), 207 MTK_PIN_DRV_GRP(8, DRV_BASE+0x30, 0, 0), 208 MTK_PIN_DRV_GRP(9, DRV_BASE+0x30, 0, 0), 209 MTK_PIN_DRV_GRP(10, DRV_BASE+0x30, 4, 1), 210 MTK_PIN_DRV_GRP(11, DRV_BASE+0x30, 4, 1), 211 MTK_PIN_DRV_GRP(12, DRV_BASE+0x30, 4, 1), [all …]
|
| /kernel/linux/linux-6.6/arch/mips/ar7/ |
| D | irq.c | 26 #define ECR_OFFSET(irq) (REG_OFFSET(irq, 3)) /* 0x30 */ 59 writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_ESR_OFFSET)); in ar7_unmask_sec_irq() 64 writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_ECR_OFFSET)); in ar7_mask_sec_irq() 69 writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_CR_OFFSET)); in ar7_ack_sec_irq() 101 for (i = 0; i < 40; i++) { in ar7_irq_init() 108 irq_set_chip_and_handler(base + i + 40, in ar7_irq_init() 147 do_IRQ(ar7_irq_base + i + 40); in ar7_cascade()
|
| /kernel/linux/linux-5.10/arch/mips/ar7/ |
| D | irq.c | 26 #define ECR_OFFSET(irq) (REG_OFFSET(irq, 3)) /* 0x30 */ 59 writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_ESR_OFFSET)); in ar7_unmask_sec_irq() 64 writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_ECR_OFFSET)); in ar7_mask_sec_irq() 69 writel(1 << (d->irq - ar7_irq_base - 40), REG(SEC_CR_OFFSET)); in ar7_ack_sec_irq() 101 for (i = 0; i < 40; i++) { in ar7_irq_init() 108 irq_set_chip_and_handler(base + i + 40, in ar7_irq_init() 147 do_IRQ(ar7_irq_base + i + 40); in ar7_cascade()
|