1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * This file contains work-arounds for many known PCI hardware bugs.
4 * Devices present only on certain architectures (host bridges et cetera)
5 * should be handled in arch-specific code.
6 *
7 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 *
9 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 *
11 * Init/reset quirks for USB host controllers should be in the USB quirks
12 * file, where their drivers can use them.
13 */
14
15 #include <linux/types.h>
16 #include <linux/kernel.h>
17 #include <linux/export.h>
18 #include <linux/pci.h>
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/acpi.h>
22 #include <linux/dmi.h>
23 #include <linux/ioport.h>
24 #include <linux/sched.h>
25 #include <linux/ktime.h>
26 #include <linux/mm.h>
27 #include <linux/nvme.h>
28 #include <linux/platform_data/x86/apple.h>
29 #include <linux/pm_runtime.h>
30 #include <linux/suspend.h>
31 #include <linux/switchtec.h>
32 #include <asm/dma.h> /* isa_dma_bridge_buggy */
33 #include "pci.h"
34
fixup_debug_start(struct pci_dev * dev,void (* fn)(struct pci_dev * dev))35 static ktime_t fixup_debug_start(struct pci_dev *dev,
36 void (*fn)(struct pci_dev *dev))
37 {
38 if (initcall_debug)
39 pci_info(dev, "calling %pS @ %i\n", fn, task_pid_nr(current));
40
41 return ktime_get();
42 }
43
fixup_debug_report(struct pci_dev * dev,ktime_t calltime,void (* fn)(struct pci_dev * dev))44 static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
45 void (*fn)(struct pci_dev *dev))
46 {
47 ktime_t delta, rettime;
48 unsigned long long duration;
49
50 rettime = ktime_get();
51 delta = ktime_sub(rettime, calltime);
52 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
53 if (initcall_debug || duration > 10000)
54 pci_info(dev, "%pS took %lld usecs\n", fn, duration);
55 }
56
pci_do_fixups(struct pci_dev * dev,struct pci_fixup * f,struct pci_fixup * end)57 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
58 struct pci_fixup *end)
59 {
60 ktime_t calltime;
61
62 for (; f < end; f++)
63 if ((f->class == (u32) (dev->class >> f->class_shift) ||
64 f->class == (u32) PCI_ANY_ID) &&
65 (f->vendor == dev->vendor ||
66 f->vendor == (u16) PCI_ANY_ID) &&
67 (f->device == dev->device ||
68 f->device == (u16) PCI_ANY_ID)) {
69 void (*hook)(struct pci_dev *dev);
70 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
71 hook = offset_to_ptr(&f->hook_offset);
72 #else
73 hook = f->hook;
74 #endif
75 calltime = fixup_debug_start(dev, hook);
76 hook(dev);
77 fixup_debug_report(dev, calltime, hook);
78 }
79 }
80
81 extern struct pci_fixup __start_pci_fixups_early[];
82 extern struct pci_fixup __end_pci_fixups_early[];
83 extern struct pci_fixup __start_pci_fixups_header[];
84 extern struct pci_fixup __end_pci_fixups_header[];
85 extern struct pci_fixup __start_pci_fixups_final[];
86 extern struct pci_fixup __end_pci_fixups_final[];
87 extern struct pci_fixup __start_pci_fixups_enable[];
88 extern struct pci_fixup __end_pci_fixups_enable[];
89 extern struct pci_fixup __start_pci_fixups_resume[];
90 extern struct pci_fixup __end_pci_fixups_resume[];
91 extern struct pci_fixup __start_pci_fixups_resume_early[];
92 extern struct pci_fixup __end_pci_fixups_resume_early[];
93 extern struct pci_fixup __start_pci_fixups_suspend[];
94 extern struct pci_fixup __end_pci_fixups_suspend[];
95 extern struct pci_fixup __start_pci_fixups_suspend_late[];
96 extern struct pci_fixup __end_pci_fixups_suspend_late[];
97
98 static bool pci_apply_fixup_final_quirks;
99
pci_fixup_device(enum pci_fixup_pass pass,struct pci_dev * dev)100 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
101 {
102 struct pci_fixup *start, *end;
103
104 switch (pass) {
105 case pci_fixup_early:
106 start = __start_pci_fixups_early;
107 end = __end_pci_fixups_early;
108 break;
109
110 case pci_fixup_header:
111 start = __start_pci_fixups_header;
112 end = __end_pci_fixups_header;
113 break;
114
115 case pci_fixup_final:
116 if (!pci_apply_fixup_final_quirks)
117 return;
118 start = __start_pci_fixups_final;
119 end = __end_pci_fixups_final;
120 break;
121
122 case pci_fixup_enable:
123 start = __start_pci_fixups_enable;
124 end = __end_pci_fixups_enable;
125 break;
126
127 case pci_fixup_resume:
128 start = __start_pci_fixups_resume;
129 end = __end_pci_fixups_resume;
130 break;
131
132 case pci_fixup_resume_early:
133 start = __start_pci_fixups_resume_early;
134 end = __end_pci_fixups_resume_early;
135 break;
136
137 case pci_fixup_suspend:
138 start = __start_pci_fixups_suspend;
139 end = __end_pci_fixups_suspend;
140 break;
141
142 case pci_fixup_suspend_late:
143 start = __start_pci_fixups_suspend_late;
144 end = __end_pci_fixups_suspend_late;
145 break;
146
147 default:
148 /* stupid compiler warning, you would think with an enum... */
149 return;
150 }
151 pci_do_fixups(dev, start, end);
152 }
153 EXPORT_SYMBOL(pci_fixup_device);
154
pci_apply_final_quirks(void)155 static int __init pci_apply_final_quirks(void)
156 {
157 struct pci_dev *dev = NULL;
158 u8 cls = 0;
159 u8 tmp;
160
161 if (pci_cache_line_size)
162 pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2);
163
164 pci_apply_fixup_final_quirks = true;
165 for_each_pci_dev(dev) {
166 pci_fixup_device(pci_fixup_final, dev);
167 /*
168 * If arch hasn't set it explicitly yet, use the CLS
169 * value shared by all PCI devices. If there's a
170 * mismatch, fall back to the default value.
171 */
172 if (!pci_cache_line_size) {
173 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
174 if (!cls)
175 cls = tmp;
176 if (!tmp || cls == tmp)
177 continue;
178
179 pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n",
180 cls << 2, tmp << 2,
181 pci_dfl_cache_line_size << 2);
182 pci_cache_line_size = pci_dfl_cache_line_size;
183 }
184 }
185
186 if (!pci_cache_line_size) {
187 pr_info("PCI: CLS %u bytes, default %u\n", cls << 2,
188 pci_dfl_cache_line_size << 2);
189 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
190 }
191
192 return 0;
193 }
194 fs_initcall_sync(pci_apply_final_quirks);
195
196 /*
197 * Decoding should be disabled for a PCI device during BAR sizing to avoid
198 * conflict. But doing so may cause problems on host bridge and perhaps other
199 * key system devices. For devices that need to have mmio decoding always-on,
200 * we need to set the dev->mmio_always_on bit.
201 */
quirk_mmio_always_on(struct pci_dev * dev)202 static void quirk_mmio_always_on(struct pci_dev *dev)
203 {
204 dev->mmio_always_on = 1;
205 }
206 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
207 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
208
209 /*
210 * The Mellanox Tavor device gives false positive parity errors. Mark this
211 * device with a broken_parity_status to allow PCI scanning code to "skip"
212 * this now blacklisted device.
213 */
quirk_mellanox_tavor(struct pci_dev * dev)214 static void quirk_mellanox_tavor(struct pci_dev *dev)
215 {
216 dev->broken_parity_status = 1; /* This device gives false positives */
217 }
218 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
219 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
220
221 /*
222 * Deal with broken BIOSes that neglect to enable passive release,
223 * which can cause problems in combination with the 82441FX/PPro MTRRs
224 */
quirk_passive_release(struct pci_dev * dev)225 static void quirk_passive_release(struct pci_dev *dev)
226 {
227 struct pci_dev *d = NULL;
228 unsigned char dlc;
229
230 /*
231 * We have to make sure a particular bit is set in the PIIX3
232 * ISA bridge, so we have to go out and find it.
233 */
234 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
235 pci_read_config_byte(d, 0x82, &dlc);
236 if (!(dlc & 1<<1)) {
237 pci_info(d, "PIIX3: Enabling Passive Release\n");
238 dlc |= 1<<1;
239 pci_write_config_byte(d, 0x82, dlc);
240 }
241 }
242 }
243 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
244 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
245
246 /*
247 * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
248 * workaround but VIA don't answer queries. If you happen to have good
249 * contacts at VIA ask them for me please -- Alan
250 *
251 * This appears to be BIOS not version dependent. So presumably there is a
252 * chipset level fix.
253 */
quirk_isa_dma_hangs(struct pci_dev * dev)254 static void quirk_isa_dma_hangs(struct pci_dev *dev)
255 {
256 if (!isa_dma_bridge_buggy) {
257 isa_dma_bridge_buggy = 1;
258 pci_info(dev, "Activating ISA DMA hang workarounds\n");
259 }
260 }
261 /*
262 * It's not totally clear which chipsets are the problematic ones. We know
263 * 82C586 and 82C596 variants are affected.
264 */
265 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
266 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
267 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
268 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
269 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
270 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
271 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
272
273 /*
274 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
275 * for some HT machines to use C4 w/o hanging.
276 */
quirk_tigerpoint_bm_sts(struct pci_dev * dev)277 static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
278 {
279 u32 pmbase;
280 u16 pm1a;
281
282 pci_read_config_dword(dev, 0x40, &pmbase);
283 pmbase = pmbase & 0xff80;
284 pm1a = inw(pmbase);
285
286 if (pm1a & 0x10) {
287 pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
288 outw(0x10, pmbase);
289 }
290 }
291 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
292
293 /* Chipsets where PCI->PCI transfers vanish or hang */
quirk_nopcipci(struct pci_dev * dev)294 static void quirk_nopcipci(struct pci_dev *dev)
295 {
296 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
297 pci_info(dev, "Disabling direct PCI/PCI transfers\n");
298 pci_pci_problems |= PCIPCI_FAIL;
299 }
300 }
301 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
302 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
303
quirk_nopciamd(struct pci_dev * dev)304 static void quirk_nopciamd(struct pci_dev *dev)
305 {
306 u8 rev;
307 pci_read_config_byte(dev, 0x08, &rev);
308 if (rev == 0x13) {
309 /* Erratum 24 */
310 pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
311 pci_pci_problems |= PCIAGP_FAIL;
312 }
313 }
314 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
315
316 /* Triton requires workarounds to be used by the drivers */
quirk_triton(struct pci_dev * dev)317 static void quirk_triton(struct pci_dev *dev)
318 {
319 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
320 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
321 pci_pci_problems |= PCIPCI_TRITON;
322 }
323 }
324 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
325 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
326 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
327 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
328
329 /*
330 * VIA Apollo KT133 needs PCI latency patch
331 * Made according to a Windows driver-based patch by George E. Breese;
332 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
333 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
334 * which Mr Breese based his work.
335 *
336 * Updated based on further information from the site and also on
337 * information provided by VIA
338 */
quirk_vialatency(struct pci_dev * dev)339 static void quirk_vialatency(struct pci_dev *dev)
340 {
341 struct pci_dev *p;
342 u8 busarb;
343
344 /*
345 * Ok, we have a potential problem chipset here. Now see if we have
346 * a buggy southbridge.
347 */
348 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
349 if (p != NULL) {
350
351 /*
352 * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
353 * thanks Dan Hollis.
354 * Check for buggy part revisions
355 */
356 if (p->revision < 0x40 || p->revision > 0x42)
357 goto exit;
358 } else {
359 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
360 if (p == NULL) /* No problem parts */
361 goto exit;
362
363 /* Check for buggy part revisions */
364 if (p->revision < 0x10 || p->revision > 0x12)
365 goto exit;
366 }
367
368 /*
369 * Ok we have the problem. Now set the PCI master grant to occur
370 * every master grant. The apparent bug is that under high PCI load
371 * (quite common in Linux of course) you can get data loss when the
372 * CPU is held off the bus for 3 bus master requests. This happens
373 * to include the IDE controllers....
374 *
375 * VIA only apply this fix when an SB Live! is present but under
376 * both Linux and Windows this isn't enough, and we have seen
377 * corruption without SB Live! but with things like 3 UDMA IDE
378 * controllers. So we ignore that bit of the VIA recommendation..
379 */
380 pci_read_config_byte(dev, 0x76, &busarb);
381
382 /*
383 * Set bit 4 and bit 5 of byte 76 to 0x01
384 * "Master priority rotation on every PCI master grant"
385 */
386 busarb &= ~(1<<5);
387 busarb |= (1<<4);
388 pci_write_config_byte(dev, 0x76, busarb);
389 pci_info(dev, "Applying VIA southbridge workaround\n");
390 exit:
391 pci_dev_put(p);
392 }
393 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
394 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
395 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
396 /* Must restore this on a resume from RAM */
397 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
398 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
399 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
400
401 /* VIA Apollo VP3 needs ETBF on BT848/878 */
quirk_viaetbf(struct pci_dev * dev)402 static void quirk_viaetbf(struct pci_dev *dev)
403 {
404 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
405 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
406 pci_pci_problems |= PCIPCI_VIAETBF;
407 }
408 }
409 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
410
quirk_vsfx(struct pci_dev * dev)411 static void quirk_vsfx(struct pci_dev *dev)
412 {
413 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
414 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
415 pci_pci_problems |= PCIPCI_VSFX;
416 }
417 }
418 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
419
420 /*
421 * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
422 * space. Latency must be set to 0xA and Triton workaround applied too.
423 * [Info kindly provided by ALi]
424 */
quirk_alimagik(struct pci_dev * dev)425 static void quirk_alimagik(struct pci_dev *dev)
426 {
427 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
428 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
429 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
430 }
431 }
432 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
433 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
434
435 /* Natoma has some interesting boundary conditions with Zoran stuff at least */
quirk_natoma(struct pci_dev * dev)436 static void quirk_natoma(struct pci_dev *dev)
437 {
438 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
439 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
440 pci_pci_problems |= PCIPCI_NATOMA;
441 }
442 }
443 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
444 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
446 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
447 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
448 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
449
450 /*
451 * This chip can cause PCI parity errors if config register 0xA0 is read
452 * while DMAs are occurring.
453 */
quirk_citrine(struct pci_dev * dev)454 static void quirk_citrine(struct pci_dev *dev)
455 {
456 dev->cfg_size = 0xA0;
457 }
458 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
459
460 /*
461 * This chip can cause bus lockups if config addresses above 0x600
462 * are read or written.
463 */
quirk_nfp6000(struct pci_dev * dev)464 static void quirk_nfp6000(struct pci_dev *dev)
465 {
466 dev->cfg_size = 0x600;
467 }
468 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
469 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
470 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000);
471 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
472
473 /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
quirk_extend_bar_to_page(struct pci_dev * dev)474 static void quirk_extend_bar_to_page(struct pci_dev *dev)
475 {
476 int i;
477
478 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
479 struct resource *r = &dev->resource[i];
480
481 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
482 r->end = PAGE_SIZE - 1;
483 r->start = 0;
484 r->flags |= IORESOURCE_UNSET;
485 pci_info(dev, "expanded BAR %d to page size: %pR\n",
486 i, r);
487 }
488 }
489 }
490 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
491
492 /*
493 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
494 * If it's needed, re-allocate the region.
495 */
quirk_s3_64M(struct pci_dev * dev)496 static void quirk_s3_64M(struct pci_dev *dev)
497 {
498 struct resource *r = &dev->resource[0];
499
500 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
501 r->flags |= IORESOURCE_UNSET;
502 r->start = 0;
503 r->end = 0x3ffffff;
504 }
505 }
506 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
507 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
508
quirk_io(struct pci_dev * dev,int pos,unsigned size,const char * name)509 static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
510 const char *name)
511 {
512 u32 region;
513 struct pci_bus_region bus_region;
514 struct resource *res = dev->resource + pos;
515
516 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), ®ion);
517
518 if (!region)
519 return;
520
521 res->name = pci_name(dev);
522 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
523 res->flags |=
524 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
525 region &= ~(size - 1);
526
527 /* Convert from PCI bus to resource space */
528 bus_region.start = region;
529 bus_region.end = region + size - 1;
530 pcibios_bus_to_resource(dev->bus, res, &bus_region);
531
532 pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
533 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
534 }
535
536 /*
537 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
538 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
539 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
540 * (which conflicts w/ BAR1's memory range).
541 *
542 * CS553x's ISA PCI BARs may also be read-only (ref:
543 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
544 */
quirk_cs5536_vsa(struct pci_dev * dev)545 static void quirk_cs5536_vsa(struct pci_dev *dev)
546 {
547 static char *name = "CS5536 ISA bridge";
548
549 if (pci_resource_len(dev, 0) != 8) {
550 quirk_io(dev, 0, 8, name); /* SMB */
551 quirk_io(dev, 1, 256, name); /* GPIO */
552 quirk_io(dev, 2, 64, name); /* MFGPT */
553 pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
554 name);
555 }
556 }
557 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
558
quirk_io_region(struct pci_dev * dev,int port,unsigned size,int nr,const char * name)559 static void quirk_io_region(struct pci_dev *dev, int port,
560 unsigned size, int nr, const char *name)
561 {
562 u16 region;
563 struct pci_bus_region bus_region;
564 struct resource *res = dev->resource + nr;
565
566 pci_read_config_word(dev, port, ®ion);
567 region &= ~(size - 1);
568
569 if (!region)
570 return;
571
572 res->name = pci_name(dev);
573 res->flags = IORESOURCE_IO;
574
575 /* Convert from PCI bus to resource space */
576 bus_region.start = region;
577 bus_region.end = region + size - 1;
578 pcibios_bus_to_resource(dev->bus, res, &bus_region);
579
580 if (!pci_claim_resource(dev, nr))
581 pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
582 }
583
584 /*
585 * ATI Northbridge setups MCE the processor if you even read somewhere
586 * between 0x3b0->0x3bb or read 0x3d3
587 */
quirk_ati_exploding_mce(struct pci_dev * dev)588 static void quirk_ati_exploding_mce(struct pci_dev *dev)
589 {
590 pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
591 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
592 request_region(0x3b0, 0x0C, "RadeonIGP");
593 request_region(0x3d3, 0x01, "RadeonIGP");
594 }
595 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
596
597 /*
598 * In the AMD NL platform, this device ([1022:7912]) has a class code of
599 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
600 * claim it. The same applies on the VanGogh platform device ([1022:163a]).
601 *
602 * But the dwc3 driver is a more specific driver for this device, and we'd
603 * prefer to use it instead of xhci. To prevent xhci from claiming the
604 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
605 * defines as "USB device (not host controller)". The dwc3 driver can then
606 * claim it based on its Vendor and Device ID.
607 */
quirk_amd_dwc_class(struct pci_dev * pdev)608 static void quirk_amd_dwc_class(struct pci_dev *pdev)
609 {
610 u32 class = pdev->class;
611
612 /* Use "USB Device (not host controller)" class */
613 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
614 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
615 class, pdev->class);
616 }
617 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
618 quirk_amd_dwc_class);
619 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VANGOGH_USB,
620 quirk_amd_dwc_class);
621
622 /*
623 * Synopsys USB 3.x host HAPS platform has a class code of
624 * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it. However, these
625 * devices should use dwc3-haps driver. Change these devices' class code to
626 * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming
627 * them.
628 */
quirk_synopsys_haps(struct pci_dev * pdev)629 static void quirk_synopsys_haps(struct pci_dev *pdev)
630 {
631 u32 class = pdev->class;
632
633 switch (pdev->device) {
634 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3:
635 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI:
636 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31:
637 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
638 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
639 class, pdev->class);
640 break;
641 }
642 }
643 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID,
644 PCI_CLASS_SERIAL_USB_XHCI, 0,
645 quirk_synopsys_haps);
646
647 /*
648 * Let's make the southbridge information explicit instead of having to
649 * worry about people probing the ACPI areas, for example.. (Yes, it
650 * happens, and if you read the wrong ACPI register it will put the machine
651 * to sleep with no way of waking it up again. Bummer).
652 *
653 * ALI M7101: Two IO regions pointed to by words at
654 * 0xE0 (64 bytes of ACPI registers)
655 * 0xE2 (32 bytes of SMB registers)
656 */
quirk_ali7101_acpi(struct pci_dev * dev)657 static void quirk_ali7101_acpi(struct pci_dev *dev)
658 {
659 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
660 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
661 }
662 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
663
piix4_io_quirk(struct pci_dev * dev,const char * name,unsigned int port,unsigned int enable)664 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
665 {
666 u32 devres;
667 u32 mask, size, base;
668
669 pci_read_config_dword(dev, port, &devres);
670 if ((devres & enable) != enable)
671 return;
672 mask = (devres >> 16) & 15;
673 base = devres & 0xffff;
674 size = 16;
675 for (;;) {
676 unsigned bit = size >> 1;
677 if ((bit & mask) == bit)
678 break;
679 size = bit;
680 }
681 /*
682 * For now we only print it out. Eventually we'll want to
683 * reserve it (at least if it's in the 0x1000+ range), but
684 * let's get enough confirmation reports first.
685 */
686 base &= -size;
687 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
688 }
689
piix4_mem_quirk(struct pci_dev * dev,const char * name,unsigned int port,unsigned int enable)690 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
691 {
692 u32 devres;
693 u32 mask, size, base;
694
695 pci_read_config_dword(dev, port, &devres);
696 if ((devres & enable) != enable)
697 return;
698 base = devres & 0xffff0000;
699 mask = (devres & 0x3f) << 16;
700 size = 128 << 16;
701 for (;;) {
702 unsigned bit = size >> 1;
703 if ((bit & mask) == bit)
704 break;
705 size = bit;
706 }
707
708 /*
709 * For now we only print it out. Eventually we'll want to
710 * reserve it, but let's get enough confirmation reports first.
711 */
712 base &= -size;
713 pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
714 }
715
716 /*
717 * PIIX4 ACPI: Two IO regions pointed to by longwords at
718 * 0x40 (64 bytes of ACPI registers)
719 * 0x90 (16 bytes of SMB registers)
720 * and a few strange programmable PIIX4 device resources.
721 */
quirk_piix4_acpi(struct pci_dev * dev)722 static void quirk_piix4_acpi(struct pci_dev *dev)
723 {
724 u32 res_a;
725
726 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
727 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
728
729 /* Device resource A has enables for some of the other ones */
730 pci_read_config_dword(dev, 0x5c, &res_a);
731
732 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
733 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
734
735 /* Device resource D is just bitfields for static resources */
736
737 /* Device 12 enabled? */
738 if (res_a & (1 << 29)) {
739 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
740 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
741 }
742 /* Device 13 enabled? */
743 if (res_a & (1 << 30)) {
744 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
745 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
746 }
747 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
748 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
749 }
750 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
751 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
752
753 #define ICH_PMBASE 0x40
754 #define ICH_ACPI_CNTL 0x44
755 #define ICH4_ACPI_EN 0x10
756 #define ICH6_ACPI_EN 0x80
757 #define ICH4_GPIOBASE 0x58
758 #define ICH4_GPIO_CNTL 0x5c
759 #define ICH4_GPIO_EN 0x10
760 #define ICH6_GPIOBASE 0x48
761 #define ICH6_GPIO_CNTL 0x4c
762 #define ICH6_GPIO_EN 0x10
763
764 /*
765 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
766 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
767 * 0x58 (64 bytes of GPIO I/O space)
768 */
quirk_ich4_lpc_acpi(struct pci_dev * dev)769 static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
770 {
771 u8 enable;
772
773 /*
774 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
775 * with low legacy (and fixed) ports. We don't know the decoding
776 * priority and can't tell whether the legacy device or the one created
777 * here is really at that address. This happens on boards with broken
778 * BIOSes.
779 */
780 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
781 if (enable & ICH4_ACPI_EN)
782 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
783 "ICH4 ACPI/GPIO/TCO");
784
785 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
786 if (enable & ICH4_GPIO_EN)
787 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
788 "ICH4 GPIO");
789 }
790 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
791 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
792 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
793 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
794 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
795 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
796 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
797 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
798 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
799 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
800
ich6_lpc_acpi_gpio(struct pci_dev * dev)801 static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
802 {
803 u8 enable;
804
805 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
806 if (enable & ICH6_ACPI_EN)
807 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
808 "ICH6 ACPI/GPIO/TCO");
809
810 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
811 if (enable & ICH6_GPIO_EN)
812 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
813 "ICH6 GPIO");
814 }
815
ich6_lpc_generic_decode(struct pci_dev * dev,unsigned reg,const char * name,int dynsize)816 static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
817 const char *name, int dynsize)
818 {
819 u32 val;
820 u32 size, base;
821
822 pci_read_config_dword(dev, reg, &val);
823
824 /* Enabled? */
825 if (!(val & 1))
826 return;
827 base = val & 0xfffc;
828 if (dynsize) {
829 /*
830 * This is not correct. It is 16, 32 or 64 bytes depending on
831 * register D31:F0:ADh bits 5:4.
832 *
833 * But this gets us at least _part_ of it.
834 */
835 size = 16;
836 } else {
837 size = 128;
838 }
839 base &= ~(size-1);
840
841 /*
842 * Just print it out for now. We should reserve it after more
843 * debugging.
844 */
845 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
846 }
847
quirk_ich6_lpc(struct pci_dev * dev)848 static void quirk_ich6_lpc(struct pci_dev *dev)
849 {
850 /* Shared ACPI/GPIO decode with all ICH6+ */
851 ich6_lpc_acpi_gpio(dev);
852
853 /* ICH6-specific generic IO decode */
854 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
855 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
856 }
857 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
858 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
859
ich7_lpc_generic_decode(struct pci_dev * dev,unsigned reg,const char * name)860 static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
861 const char *name)
862 {
863 u32 val;
864 u32 mask, base;
865
866 pci_read_config_dword(dev, reg, &val);
867
868 /* Enabled? */
869 if (!(val & 1))
870 return;
871
872 /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
873 base = val & 0xfffc;
874 mask = (val >> 16) & 0xfc;
875 mask |= 3;
876
877 /*
878 * Just print it out for now. We should reserve it after more
879 * debugging.
880 */
881 pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
882 }
883
884 /* ICH7-10 has the same common LPC generic IO decode registers */
quirk_ich7_lpc(struct pci_dev * dev)885 static void quirk_ich7_lpc(struct pci_dev *dev)
886 {
887 /* We share the common ACPI/GPIO decode with ICH6 */
888 ich6_lpc_acpi_gpio(dev);
889
890 /* And have 4 ICH7+ generic decodes */
891 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
892 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
893 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
894 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
895 }
896 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
897 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
898 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
899 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
900 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
901 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
902 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
903 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
904 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
905 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
906 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
907 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
908 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
909
910 /*
911 * VIA ACPI: One IO region pointed to by longword at
912 * 0x48 or 0x20 (256 bytes of ACPI registers)
913 */
quirk_vt82c586_acpi(struct pci_dev * dev)914 static void quirk_vt82c586_acpi(struct pci_dev *dev)
915 {
916 if (dev->revision & 0x10)
917 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
918 "vt82c586 ACPI");
919 }
920 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
921
922 /*
923 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
924 * 0x48 (256 bytes of ACPI registers)
925 * 0x70 (128 bytes of hardware monitoring register)
926 * 0x90 (16 bytes of SMB registers)
927 */
quirk_vt82c686_acpi(struct pci_dev * dev)928 static void quirk_vt82c686_acpi(struct pci_dev *dev)
929 {
930 quirk_vt82c586_acpi(dev);
931
932 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
933 "vt82c686 HW-mon");
934
935 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
936 }
937 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
938
939 /*
940 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
941 * 0x88 (128 bytes of power management registers)
942 * 0xd0 (16 bytes of SMB registers)
943 */
quirk_vt8235_acpi(struct pci_dev * dev)944 static void quirk_vt8235_acpi(struct pci_dev *dev)
945 {
946 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
947 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
948 }
949 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
950
951 /*
952 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
953 * back-to-back: Disable fast back-to-back on the secondary bus segment
954 */
quirk_xio2000a(struct pci_dev * dev)955 static void quirk_xio2000a(struct pci_dev *dev)
956 {
957 struct pci_dev *pdev;
958 u16 command;
959
960 pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
961 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
962 pci_read_config_word(pdev, PCI_COMMAND, &command);
963 if (command & PCI_COMMAND_FAST_BACK)
964 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
965 }
966 }
967 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
968 quirk_xio2000a);
969
970 #ifdef CONFIG_X86_IO_APIC
971
972 #include <asm/io_apic.h>
973
974 /*
975 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
976 * devices to the external APIC.
977 *
978 * TODO: When we have device-specific interrupt routers, this code will go
979 * away from quirks.
980 */
quirk_via_ioapic(struct pci_dev * dev)981 static void quirk_via_ioapic(struct pci_dev *dev)
982 {
983 u8 tmp;
984
985 if (nr_ioapics < 1)
986 tmp = 0; /* nothing routed to external APIC */
987 else
988 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
989
990 pci_info(dev, "%sbling VIA external APIC routing\n",
991 tmp == 0 ? "Disa" : "Ena");
992
993 /* Offset 0x58: External APIC IRQ output control */
994 pci_write_config_byte(dev, 0x58, tmp);
995 }
996 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
997 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
998
999 /*
1000 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
1001 * This leads to doubled level interrupt rates.
1002 * Set this bit to get rid of cycle wastage.
1003 * Otherwise uncritical.
1004 */
quirk_via_vt8237_bypass_apic_deassert(struct pci_dev * dev)1005 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
1006 {
1007 u8 misc_control2;
1008 #define BYPASS_APIC_DEASSERT 8
1009
1010 pci_read_config_byte(dev, 0x5B, &misc_control2);
1011 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
1012 pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
1013 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
1014 }
1015 }
1016 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1017 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1018
1019 /*
1020 * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
1021 * We check all revs >= B0 (yet not in the pre production!) as the bug
1022 * is currently marked NoFix
1023 *
1024 * We have multiple reports of hangs with this chipset that went away with
1025 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1026 * of course. However the advice is demonstrably good even if so.
1027 */
quirk_amd_ioapic(struct pci_dev * dev)1028 static void quirk_amd_ioapic(struct pci_dev *dev)
1029 {
1030 if (dev->revision >= 0x02) {
1031 pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1032 pci_warn(dev, " : booting with the \"noapic\" option\n");
1033 }
1034 }
1035 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1036 #endif /* CONFIG_X86_IO_APIC */
1037
1038 #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
1039
quirk_cavium_sriov_rnm_link(struct pci_dev * dev)1040 static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
1041 {
1042 /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
1043 if (dev->subsystem_device == 0xa118)
1044 dev->sriov->link = dev->devfn;
1045 }
1046 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
1047 #endif
1048
1049 /*
1050 * Some settings of MMRBC can lead to data corruption so block changes.
1051 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
1052 */
quirk_amd_8131_mmrbc(struct pci_dev * dev)1053 static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
1054 {
1055 if (dev->subordinate && dev->revision <= 0x12) {
1056 pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
1057 dev->revision);
1058 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
1059 }
1060 }
1061 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1062
1063 /*
1064 * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
1065 * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
1066 * at all. Therefore it seems like setting the pci_dev's IRQ to the value
1067 * of the ACPI SCI interrupt is only done for convenience.
1068 * -jgarzik
1069 */
quirk_via_acpi(struct pci_dev * d)1070 static void quirk_via_acpi(struct pci_dev *d)
1071 {
1072 u8 irq;
1073
1074 /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
1075 pci_read_config_byte(d, 0x42, &irq);
1076 irq &= 0xf;
1077 if (irq && (irq != 2))
1078 d->irq = irq;
1079 }
1080 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
1081 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1082
1083 /* VIA bridges which have VLink */
1084 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
1085
quirk_via_bridge(struct pci_dev * dev)1086 static void quirk_via_bridge(struct pci_dev *dev)
1087 {
1088 /* See what bridge we have and find the device ranges */
1089 switch (dev->device) {
1090 case PCI_DEVICE_ID_VIA_82C686:
1091 /*
1092 * The VT82C686 is special; it attaches to PCI and can have
1093 * any device number. All its subdevices are functions of
1094 * that single device.
1095 */
1096 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
1097 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
1098 break;
1099 case PCI_DEVICE_ID_VIA_8237:
1100 case PCI_DEVICE_ID_VIA_8237A:
1101 via_vlink_dev_lo = 15;
1102 break;
1103 case PCI_DEVICE_ID_VIA_8235:
1104 via_vlink_dev_lo = 16;
1105 break;
1106 case PCI_DEVICE_ID_VIA_8231:
1107 case PCI_DEVICE_ID_VIA_8233_0:
1108 case PCI_DEVICE_ID_VIA_8233A:
1109 case PCI_DEVICE_ID_VIA_8233C_0:
1110 via_vlink_dev_lo = 17;
1111 break;
1112 }
1113 }
1114 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
1115 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
1116 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
1117 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
1118 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
1119 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
1120 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
1121 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
1122
1123 /*
1124 * quirk_via_vlink - VIA VLink IRQ number update
1125 * @dev: PCI device
1126 *
1127 * If the device we are dealing with is on a PIC IRQ we need to ensure that
1128 * the IRQ line register which usually is not relevant for PCI cards, is
1129 * actually written so that interrupts get sent to the right place.
1130 *
1131 * We only do this on systems where a VIA south bridge was detected, and
1132 * only for VIA devices on the motherboard (see quirk_via_bridge above).
1133 */
quirk_via_vlink(struct pci_dev * dev)1134 static void quirk_via_vlink(struct pci_dev *dev)
1135 {
1136 u8 irq, new_irq;
1137
1138 /* Check if we have VLink at all */
1139 if (via_vlink_dev_lo == -1)
1140 return;
1141
1142 new_irq = dev->irq;
1143
1144 /* Don't quirk interrupts outside the legacy IRQ range */
1145 if (!new_irq || new_irq > 15)
1146 return;
1147
1148 /* Internal device ? */
1149 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1150 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1151 return;
1152
1153 /*
1154 * This is an internal VLink device on a PIC interrupt. The BIOS
1155 * ought to have set this but may not have, so we redo it.
1156 */
1157 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1158 if (new_irq != irq) {
1159 pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
1160 irq, new_irq);
1161 udelay(15); /* unknown if delay really needed */
1162 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1163 }
1164 }
1165 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
1166
1167 /*
1168 * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
1169 * of VT82C597 for backward compatibility. We need to switch it off to be
1170 * able to recognize the real type of the chip.
1171 */
quirk_vt82c598_id(struct pci_dev * dev)1172 static void quirk_vt82c598_id(struct pci_dev *dev)
1173 {
1174 pci_write_config_byte(dev, 0xfc, 0);
1175 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1176 }
1177 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1178
1179 /*
1180 * CardBus controllers have a legacy base address that enables them to
1181 * respond as i82365 pcmcia controllers. We don't want them to do this
1182 * even if the Linux CardBus driver is not loaded, because the Linux i82365
1183 * driver does not (and should not) handle CardBus.
1184 */
quirk_cardbus_legacy(struct pci_dev * dev)1185 static void quirk_cardbus_legacy(struct pci_dev *dev)
1186 {
1187 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1188 }
1189 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1190 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1191 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1192 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1193
1194 /*
1195 * Following the PCI ordering rules is optional on the AMD762. I'm not sure
1196 * what the designers were smoking but let's not inhale...
1197 *
1198 * To be fair to AMD, it follows the spec by default, it's BIOS people who
1199 * turn it off!
1200 */
quirk_amd_ordering(struct pci_dev * dev)1201 static void quirk_amd_ordering(struct pci_dev *dev)
1202 {
1203 u32 pcic;
1204 pci_read_config_dword(dev, 0x4C, &pcic);
1205 if ((pcic & 6) != 6) {
1206 pcic |= 6;
1207 pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1208 pci_write_config_dword(dev, 0x4C, pcic);
1209 pci_read_config_dword(dev, 0x84, &pcic);
1210 pcic |= (1 << 23); /* Required in this mode */
1211 pci_write_config_dword(dev, 0x84, pcic);
1212 }
1213 }
1214 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1215 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1216
1217 /*
1218 * DreamWorks-provided workaround for Dunord I-3000 problem
1219 *
1220 * This card decodes and responds to addresses not apparently assigned to
1221 * it. We force a larger allocation to ensure that nothing gets put too
1222 * close to it.
1223 */
quirk_dunord(struct pci_dev * dev)1224 static void quirk_dunord(struct pci_dev *dev)
1225 {
1226 struct resource *r = &dev->resource[1];
1227
1228 r->flags |= IORESOURCE_UNSET;
1229 r->start = 0;
1230 r->end = 0xffffff;
1231 }
1232 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1233
1234 /*
1235 * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
1236 * decoding (transparent), and does indicate this in the ProgIf.
1237 * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
1238 */
quirk_transparent_bridge(struct pci_dev * dev)1239 static void quirk_transparent_bridge(struct pci_dev *dev)
1240 {
1241 dev->transparent = 1;
1242 }
1243 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1244 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1245
1246 /*
1247 * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
1248 * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
1249 * found at http://www.national.com/analog for info on what these bits do.
1250 * <christer@weinigel.se>
1251 */
quirk_mediagx_master(struct pci_dev * dev)1252 static void quirk_mediagx_master(struct pci_dev *dev)
1253 {
1254 u8 reg;
1255
1256 pci_read_config_byte(dev, 0x41, ®);
1257 if (reg & 2) {
1258 reg &= ~2;
1259 pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1260 reg);
1261 pci_write_config_byte(dev, 0x41, reg);
1262 }
1263 }
1264 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1265 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1266
1267 /*
1268 * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
1269 * in the odd case it is not the results are corruption hence the presence
1270 * of a Linux check.
1271 */
quirk_disable_pxb(struct pci_dev * pdev)1272 static void quirk_disable_pxb(struct pci_dev *pdev)
1273 {
1274 u16 config;
1275
1276 if (pdev->revision != 0x04) /* Only C0 requires this */
1277 return;
1278 pci_read_config_word(pdev, 0x40, &config);
1279 if (config & (1<<6)) {
1280 config &= ~(1<<6);
1281 pci_write_config_word(pdev, 0x40, config);
1282 pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
1283 }
1284 }
1285 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1286 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1287
quirk_amd_ide_mode(struct pci_dev * pdev)1288 static void quirk_amd_ide_mode(struct pci_dev *pdev)
1289 {
1290 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1291 u8 tmp;
1292
1293 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1294 if (tmp == 0x01) {
1295 pci_read_config_byte(pdev, 0x40, &tmp);
1296 pci_write_config_byte(pdev, 0x40, tmp|1);
1297 pci_write_config_byte(pdev, 0x9, 1);
1298 pci_write_config_byte(pdev, 0xa, 6);
1299 pci_write_config_byte(pdev, 0x40, tmp);
1300
1301 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1302 pci_info(pdev, "set SATA to AHCI mode\n");
1303 }
1304 }
1305 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1306 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1307 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1308 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1309 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1310 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1311 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1312 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1313
1314 /* Serverworks CSB5 IDE does not fully support native mode */
quirk_svwks_csb5ide(struct pci_dev * pdev)1315 static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1316 {
1317 u8 prog;
1318 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1319 if (prog & 5) {
1320 prog &= ~5;
1321 pdev->class &= ~5;
1322 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1323 /* PCI layer will sort out resources */
1324 }
1325 }
1326 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1327
1328 /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
quirk_ide_samemode(struct pci_dev * pdev)1329 static void quirk_ide_samemode(struct pci_dev *pdev)
1330 {
1331 u8 prog;
1332
1333 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1334
1335 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1336 pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
1337 prog &= ~5;
1338 pdev->class &= ~5;
1339 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1340 }
1341 }
1342 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1343
1344 /* Some ATA devices break if put into D3 */
quirk_no_ata_d3(struct pci_dev * pdev)1345 static void quirk_no_ata_d3(struct pci_dev *pdev)
1346 {
1347 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1348 }
1349 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1350 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1351 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1352 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1353 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1354 /* ALi loses some register settings that we cannot then restore */
1355 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1356 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1357 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1358 occur when mode detecting */
1359 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1360 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1361
1362 /*
1363 * This was originally an Alpha-specific thing, but it really fits here.
1364 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1365 */
quirk_eisa_bridge(struct pci_dev * dev)1366 static void quirk_eisa_bridge(struct pci_dev *dev)
1367 {
1368 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1369 }
1370 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1371
1372 /*
1373 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1374 * is not activated. The myth is that Asus said that they do not want the
1375 * users to be irritated by just another PCI Device in the Win98 device
1376 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1377 * package 2.7.0 for details)
1378 *
1379 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1380 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1381 * becomes necessary to do this tweak in two steps -- the chosen trigger
1382 * is either the Host bridge (preferred) or on-board VGA controller.
1383 *
1384 * Note that we used to unhide the SMBus that way on Toshiba laptops
1385 * (Satellite A40 and Tecra M2) but then found that the thermal management
1386 * was done by SMM code, which could cause unsynchronized concurrent
1387 * accesses to the SMBus registers, with potentially bad effects. Thus you
1388 * should be very careful when adding new entries: if SMM is accessing the
1389 * Intel SMBus, this is a very good reason to leave it hidden.
1390 *
1391 * Likewise, many recent laptops use ACPI for thermal management. If the
1392 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1393 * natively, and keeping the SMBus hidden is the right thing to do. If you
1394 * are about to add an entry in the table below, please first disassemble
1395 * the DSDT and double-check that there is no code accessing the SMBus.
1396 */
1397 static int asus_hides_smbus;
1398
asus_hides_smbus_hostbridge(struct pci_dev * dev)1399 static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1400 {
1401 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1402 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1403 switch (dev->subsystem_device) {
1404 case 0x8025: /* P4B-LX */
1405 case 0x8070: /* P4B */
1406 case 0x8088: /* P4B533 */
1407 case 0x1626: /* L3C notebook */
1408 asus_hides_smbus = 1;
1409 }
1410 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1411 switch (dev->subsystem_device) {
1412 case 0x80b1: /* P4GE-V */
1413 case 0x80b2: /* P4PE */
1414 case 0x8093: /* P4B533-V */
1415 asus_hides_smbus = 1;
1416 }
1417 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1418 switch (dev->subsystem_device) {
1419 case 0x8030: /* P4T533 */
1420 asus_hides_smbus = 1;
1421 }
1422 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1423 switch (dev->subsystem_device) {
1424 case 0x8070: /* P4G8X Deluxe */
1425 asus_hides_smbus = 1;
1426 }
1427 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1428 switch (dev->subsystem_device) {
1429 case 0x80c9: /* PU-DLS */
1430 asus_hides_smbus = 1;
1431 }
1432 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1433 switch (dev->subsystem_device) {
1434 case 0x1751: /* M2N notebook */
1435 case 0x1821: /* M5N notebook */
1436 case 0x1897: /* A6L notebook */
1437 asus_hides_smbus = 1;
1438 }
1439 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1440 switch (dev->subsystem_device) {
1441 case 0x184b: /* W1N notebook */
1442 case 0x186a: /* M6Ne notebook */
1443 asus_hides_smbus = 1;
1444 }
1445 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1446 switch (dev->subsystem_device) {
1447 case 0x80f2: /* P4P800-X */
1448 asus_hides_smbus = 1;
1449 }
1450 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1451 switch (dev->subsystem_device) {
1452 case 0x1882: /* M6V notebook */
1453 case 0x1977: /* A6VA notebook */
1454 asus_hides_smbus = 1;
1455 }
1456 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1457 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1458 switch (dev->subsystem_device) {
1459 case 0x088C: /* HP Compaq nc8000 */
1460 case 0x0890: /* HP Compaq nc6000 */
1461 asus_hides_smbus = 1;
1462 }
1463 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1464 switch (dev->subsystem_device) {
1465 case 0x12bc: /* HP D330L */
1466 case 0x12bd: /* HP D530 */
1467 case 0x006a: /* HP Compaq nx9500 */
1468 asus_hides_smbus = 1;
1469 }
1470 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1471 switch (dev->subsystem_device) {
1472 case 0x12bf: /* HP xw4100 */
1473 asus_hides_smbus = 1;
1474 }
1475 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1476 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1477 switch (dev->subsystem_device) {
1478 case 0xC00C: /* Samsung P35 notebook */
1479 asus_hides_smbus = 1;
1480 }
1481 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1482 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1483 switch (dev->subsystem_device) {
1484 case 0x0058: /* Compaq Evo N620c */
1485 asus_hides_smbus = 1;
1486 }
1487 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1488 switch (dev->subsystem_device) {
1489 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1490 /* Motherboard doesn't have Host bridge
1491 * subvendor/subdevice IDs, therefore checking
1492 * its on-board VGA controller */
1493 asus_hides_smbus = 1;
1494 }
1495 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1496 switch (dev->subsystem_device) {
1497 case 0x00b8: /* Compaq Evo D510 CMT */
1498 case 0x00b9: /* Compaq Evo D510 SFF */
1499 case 0x00ba: /* Compaq Evo D510 USDT */
1500 /* Motherboard doesn't have Host bridge
1501 * subvendor/subdevice IDs and on-board VGA
1502 * controller is disabled if an AGP card is
1503 * inserted, therefore checking USB UHCI
1504 * Controller #1 */
1505 asus_hides_smbus = 1;
1506 }
1507 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1508 switch (dev->subsystem_device) {
1509 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1510 /* Motherboard doesn't have host bridge
1511 * subvendor/subdevice IDs, therefore checking
1512 * its on-board VGA controller */
1513 asus_hides_smbus = 1;
1514 }
1515 }
1516 }
1517 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1518 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1519 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1520 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1521 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1522 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1523 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1524 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1525 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1526 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1527
1528 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1529 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1530 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1531
asus_hides_smbus_lpc(struct pci_dev * dev)1532 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1533 {
1534 u16 val;
1535
1536 if (likely(!asus_hides_smbus))
1537 return;
1538
1539 pci_read_config_word(dev, 0xF2, &val);
1540 if (val & 0x8) {
1541 pci_write_config_word(dev, 0xF2, val & (~0x8));
1542 pci_read_config_word(dev, 0xF2, &val);
1543 if (val & 0x8)
1544 pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1545 val);
1546 else
1547 pci_info(dev, "Enabled i801 SMBus device\n");
1548 }
1549 }
1550 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1551 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1552 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1553 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1554 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1555 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1556 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1557 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1558 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1559 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1560 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1561 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1562 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1563 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1564
1565 /* It appears we just have one such device. If not, we have a warning */
1566 static void __iomem *asus_rcba_base;
asus_hides_smbus_lpc_ich6_suspend(struct pci_dev * dev)1567 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1568 {
1569 u32 rcba;
1570
1571 if (likely(!asus_hides_smbus))
1572 return;
1573 WARN_ON(asus_rcba_base);
1574
1575 pci_read_config_dword(dev, 0xF0, &rcba);
1576 /* use bits 31:14, 16 kB aligned */
1577 asus_rcba_base = ioremap(rcba & 0xFFFFC000, 0x4000);
1578 if (asus_rcba_base == NULL)
1579 return;
1580 }
1581
asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev * dev)1582 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1583 {
1584 u32 val;
1585
1586 if (likely(!asus_hides_smbus || !asus_rcba_base))
1587 return;
1588
1589 /* read the Function Disable register, dword mode only */
1590 val = readl(asus_rcba_base + 0x3418);
1591
1592 /* enable the SMBus device */
1593 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
1594 }
1595
asus_hides_smbus_lpc_ich6_resume(struct pci_dev * dev)1596 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1597 {
1598 if (likely(!asus_hides_smbus || !asus_rcba_base))
1599 return;
1600
1601 iounmap(asus_rcba_base);
1602 asus_rcba_base = NULL;
1603 pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
1604 }
1605
asus_hides_smbus_lpc_ich6(struct pci_dev * dev)1606 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1607 {
1608 asus_hides_smbus_lpc_ich6_suspend(dev);
1609 asus_hides_smbus_lpc_ich6_resume_early(dev);
1610 asus_hides_smbus_lpc_ich6_resume(dev);
1611 }
1612 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1613 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1614 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1615 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1616
1617 /* SiS 96x south bridge: BIOS typically hides SMBus device... */
quirk_sis_96x_smbus(struct pci_dev * dev)1618 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1619 {
1620 u8 val = 0;
1621 pci_read_config_byte(dev, 0x77, &val);
1622 if (val & 0x10) {
1623 pci_info(dev, "Enabling SiS 96x SMBus\n");
1624 pci_write_config_byte(dev, 0x77, val & ~0x10);
1625 }
1626 }
1627 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1628 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1629 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1630 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1631 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1632 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1633 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1634 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1635
1636 /*
1637 * ... This is further complicated by the fact that some SiS96x south
1638 * bridges pretend to be 85C503/5513 instead. In that case see if we
1639 * spotted a compatible north bridge to make sure.
1640 * (pci_find_device() doesn't work yet)
1641 *
1642 * We can also enable the sis96x bit in the discovery register..
1643 */
1644 #define SIS_DETECT_REGISTER 0x40
1645
quirk_sis_503(struct pci_dev * dev)1646 static void quirk_sis_503(struct pci_dev *dev)
1647 {
1648 u8 reg;
1649 u16 devid;
1650
1651 pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®);
1652 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1653 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1654 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1655 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1656 return;
1657 }
1658
1659 /*
1660 * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
1661 * it has already been processed. (Depends on link order, which is
1662 * apparently not guaranteed)
1663 */
1664 dev->device = devid;
1665 quirk_sis_96x_smbus(dev);
1666 }
1667 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1668 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1669
1670 /*
1671 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1672 * and MC97 modem controller are disabled when a second PCI soundcard is
1673 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1674 * -- bjd
1675 */
asus_hides_ac97_lpc(struct pci_dev * dev)1676 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1677 {
1678 u8 val;
1679 int asus_hides_ac97 = 0;
1680
1681 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1682 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1683 asus_hides_ac97 = 1;
1684 }
1685
1686 if (!asus_hides_ac97)
1687 return;
1688
1689 pci_read_config_byte(dev, 0x50, &val);
1690 if (val & 0xc0) {
1691 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1692 pci_read_config_byte(dev, 0x50, &val);
1693 if (val & 0xc0)
1694 pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1695 val);
1696 else
1697 pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
1698 }
1699 }
1700 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1701 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1702
1703 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1704
1705 /*
1706 * If we are using libata we can drive this chip properly but must do this
1707 * early on to make the additional device appear during the PCI scanning.
1708 */
quirk_jmicron_ata(struct pci_dev * pdev)1709 static void quirk_jmicron_ata(struct pci_dev *pdev)
1710 {
1711 u32 conf1, conf5, class;
1712 u8 hdr;
1713
1714 /* Only poke fn 0 */
1715 if (PCI_FUNC(pdev->devfn))
1716 return;
1717
1718 pci_read_config_dword(pdev, 0x40, &conf1);
1719 pci_read_config_dword(pdev, 0x80, &conf5);
1720
1721 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1722 conf5 &= ~(1 << 24); /* Clear bit 24 */
1723
1724 switch (pdev->device) {
1725 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1726 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1727 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1728 /* The controller should be in single function ahci mode */
1729 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1730 break;
1731
1732 case PCI_DEVICE_ID_JMICRON_JMB365:
1733 case PCI_DEVICE_ID_JMICRON_JMB366:
1734 /* Redirect IDE second PATA port to the right spot */
1735 conf5 |= (1 << 24);
1736 fallthrough;
1737 case PCI_DEVICE_ID_JMICRON_JMB361:
1738 case PCI_DEVICE_ID_JMICRON_JMB363:
1739 case PCI_DEVICE_ID_JMICRON_JMB369:
1740 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1741 /* Set the class codes correctly and then direct IDE 0 */
1742 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1743 break;
1744
1745 case PCI_DEVICE_ID_JMICRON_JMB368:
1746 /* The controller should be in single function IDE mode */
1747 conf1 |= 0x00C00000; /* Set 22, 23 */
1748 break;
1749 }
1750
1751 pci_write_config_dword(pdev, 0x40, conf1);
1752 pci_write_config_dword(pdev, 0x80, conf5);
1753
1754 /* Update pdev accordingly */
1755 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1756 pdev->hdr_type = hdr & 0x7f;
1757 pdev->multifunction = !!(hdr & 0x80);
1758
1759 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1760 pdev->class = class >> 8;
1761 }
1762 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1763 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1764 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1765 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1766 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1767 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1768 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1769 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1770 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1771 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1772 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1773 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1774 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1775 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1776 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1777 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1778 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1779 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1780
1781 #endif
1782
quirk_jmicron_async_suspend(struct pci_dev * dev)1783 static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1784 {
1785 if (dev->multifunction) {
1786 device_disable_async_suspend(&dev->dev);
1787 pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1788 }
1789 }
1790 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1791 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1792 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1793 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1794
1795 #ifdef CONFIG_X86_IO_APIC
quirk_alder_ioapic(struct pci_dev * pdev)1796 static void quirk_alder_ioapic(struct pci_dev *pdev)
1797 {
1798 int i;
1799
1800 if ((pdev->class >> 8) != 0xff00)
1801 return;
1802
1803 /*
1804 * The first BAR is the location of the IO-APIC... we must
1805 * not touch this (and it's already covered by the fixmap), so
1806 * forcibly insert it into the resource tree.
1807 */
1808 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1809 insert_resource(&iomem_resource, &pdev->resource[0]);
1810
1811 /*
1812 * The next five BARs all seem to be rubbish, so just clean
1813 * them out.
1814 */
1815 for (i = 1; i < PCI_STD_NUM_BARS; i++)
1816 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1817 }
1818 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1819 #endif
1820
quirk_no_msi(struct pci_dev * dev)1821 static void quirk_no_msi(struct pci_dev *dev)
1822 {
1823 pci_info(dev, "avoiding MSI to work around a hardware defect\n");
1824 dev->no_msi = 1;
1825 }
1826 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4386, quirk_no_msi);
1827 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4387, quirk_no_msi);
1828 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4388, quirk_no_msi);
1829 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4389, quirk_no_msi);
1830 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x438a, quirk_no_msi);
1831 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x438b, quirk_no_msi);
1832
quirk_pcie_mch(struct pci_dev * pdev)1833 static void quirk_pcie_mch(struct pci_dev *pdev)
1834 {
1835 pdev->no_msi = 1;
1836 }
1837 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1838 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1839 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1840
1841 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
1842
1843 /*
1844 * It's possible for the MSI to get corrupted if SHPC and ACPI are used
1845 * together on certain PXH-based systems.
1846 */
quirk_pcie_pxh(struct pci_dev * dev)1847 static void quirk_pcie_pxh(struct pci_dev *dev)
1848 {
1849 dev->no_msi = 1;
1850 pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
1851 }
1852 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1853 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1854 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1855 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1856 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1857
1858 /*
1859 * Some Intel PCI Express chipsets have trouble with downstream device
1860 * power management.
1861 */
quirk_intel_pcie_pm(struct pci_dev * dev)1862 static void quirk_intel_pcie_pm(struct pci_dev *dev)
1863 {
1864 pci_pm_d3hot_delay = 120;
1865 dev->no_d1d2 = 1;
1866 }
1867 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1868 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1869 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1870 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1871 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1872 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1873 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1874 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1875 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1876 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1877 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1878 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1879 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1880 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1881 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1882 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1883 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1884 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1885 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1886 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1887 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1888
quirk_d3hot_delay(struct pci_dev * dev,unsigned int delay)1889 static void quirk_d3hot_delay(struct pci_dev *dev, unsigned int delay)
1890 {
1891 if (dev->d3hot_delay >= delay)
1892 return;
1893
1894 dev->d3hot_delay = delay;
1895 pci_info(dev, "extending delay after power-on from D3hot to %d msec\n",
1896 dev->d3hot_delay);
1897 }
1898
quirk_radeon_pm(struct pci_dev * dev)1899 static void quirk_radeon_pm(struct pci_dev *dev)
1900 {
1901 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1902 dev->subsystem_device == 0x00e2)
1903 quirk_d3hot_delay(dev, 20);
1904 }
1905 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1906
1907 /*
1908 * Ryzen5/7 XHCI controllers fail upon resume from runtime suspend or s2idle.
1909 * https://bugzilla.kernel.org/show_bug.cgi?id=205587
1910 *
1911 * The kernel attempts to transition these devices to D3cold, but that seems
1912 * to be ineffective on the platforms in question; the PCI device appears to
1913 * remain on in D3hot state. The D3hot-to-D0 transition then requires an
1914 * extended delay in order to succeed.
1915 */
quirk_ryzen_xhci_d3hot(struct pci_dev * dev)1916 static void quirk_ryzen_xhci_d3hot(struct pci_dev *dev)
1917 {
1918 quirk_d3hot_delay(dev, 20);
1919 }
1920 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e0, quirk_ryzen_xhci_d3hot);
1921 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e1, quirk_ryzen_xhci_d3hot);
1922 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1639, quirk_ryzen_xhci_d3hot);
1923
1924 #ifdef CONFIG_X86_IO_APIC
dmi_disable_ioapicreroute(const struct dmi_system_id * d)1925 static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1926 {
1927 noioapicreroute = 1;
1928 pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1929
1930 return 0;
1931 }
1932
1933 static const struct dmi_system_id boot_interrupt_dmi_table[] = {
1934 /*
1935 * Systems to exclude from boot interrupt reroute quirks
1936 */
1937 {
1938 .callback = dmi_disable_ioapicreroute,
1939 .ident = "ASUSTek Computer INC. M2N-LR",
1940 .matches = {
1941 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1942 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1943 },
1944 },
1945 {}
1946 };
1947
1948 /*
1949 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1950 * remap the original interrupt in the Linux kernel to the boot interrupt, so
1951 * that a PCI device's interrupt handler is installed on the boot interrupt
1952 * line instead.
1953 */
quirk_reroute_to_boot_interrupts_intel(struct pci_dev * dev)1954 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1955 {
1956 dmi_check_system(boot_interrupt_dmi_table);
1957 if (noioapicquirk || noioapicreroute)
1958 return;
1959
1960 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1961 pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
1962 dev->vendor, dev->device);
1963 }
1964 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1965 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1966 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1967 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1968 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1969 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1970 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1971 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1972 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1973 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1974 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1975 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1976 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1977 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1978 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1979 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1980
1981 /*
1982 * On some chipsets we can disable the generation of legacy INTx boot
1983 * interrupts.
1984 */
1985
1986 /*
1987 * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
1988 * 300641-004US, section 5.7.3.
1989 *
1990 * Core IO on Xeon E5 1600/2600/4600, see Intel order no 326509-003.
1991 * Core IO on Xeon E5 v2, see Intel order no 329188-003.
1992 * Core IO on Xeon E7 v2, see Intel order no 329595-002.
1993 * Core IO on Xeon E5 v3, see Intel order no 330784-003.
1994 * Core IO on Xeon E7 v3, see Intel order no 332315-001US.
1995 * Core IO on Xeon E5 v4, see Intel order no 333810-002US.
1996 * Core IO on Xeon E7 v4, see Intel order no 332315-001US.
1997 * Core IO on Xeon D-1500, see Intel order no 332051-001.
1998 * Core IO on Xeon Scalable, see Intel order no 610950.
1999 */
2000 #define INTEL_6300_IOAPIC_ABAR 0x40 /* Bus 0, Dev 29, Func 5 */
2001 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
2002
2003 #define INTEL_CIPINTRC_CFG_OFFSET 0x14C /* Bus 0, Dev 5, Func 0 */
2004 #define INTEL_CIPINTRC_DIS_INTX_ICH (1<<25)
2005
quirk_disable_intel_boot_interrupt(struct pci_dev * dev)2006 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
2007 {
2008 u16 pci_config_word;
2009 u32 pci_config_dword;
2010
2011 if (noioapicquirk)
2012 return;
2013
2014 switch (dev->device) {
2015 case PCI_DEVICE_ID_INTEL_ESB_10:
2016 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2017 &pci_config_word);
2018 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
2019 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2020 pci_config_word);
2021 break;
2022 case 0x3c28: /* Xeon E5 1600/2600/4600 */
2023 case 0x0e28: /* Xeon E5/E7 V2 */
2024 case 0x2f28: /* Xeon E5/E7 V3,V4 */
2025 case 0x6f28: /* Xeon D-1500 */
2026 case 0x2034: /* Xeon Scalable Family */
2027 pci_read_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2028 &pci_config_dword);
2029 pci_config_dword |= INTEL_CIPINTRC_DIS_INTX_ICH;
2030 pci_write_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2031 pci_config_dword);
2032 break;
2033 default:
2034 return;
2035 }
2036 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2037 dev->vendor, dev->device);
2038 }
2039 /*
2040 * Device 29 Func 5 Device IDs of IO-APIC
2041 * containing ABAR—APIC1 Alternate Base Address Register
2042 */
2043 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2044 quirk_disable_intel_boot_interrupt);
2045 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2046 quirk_disable_intel_boot_interrupt);
2047
2048 /*
2049 * Device 5 Func 0 Device IDs of Core IO modules/hubs
2050 * containing Coherent Interface Protocol Interrupt Control
2051 *
2052 * Device IDs obtained from volume 2 datasheets of commented
2053 * families above.
2054 */
2055 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x3c28,
2056 quirk_disable_intel_boot_interrupt);
2057 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0e28,
2058 quirk_disable_intel_boot_interrupt);
2059 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2f28,
2060 quirk_disable_intel_boot_interrupt);
2061 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x6f28,
2062 quirk_disable_intel_boot_interrupt);
2063 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2034,
2064 quirk_disable_intel_boot_interrupt);
2065 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x3c28,
2066 quirk_disable_intel_boot_interrupt);
2067 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x0e28,
2068 quirk_disable_intel_boot_interrupt);
2069 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2f28,
2070 quirk_disable_intel_boot_interrupt);
2071 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x6f28,
2072 quirk_disable_intel_boot_interrupt);
2073 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2034,
2074 quirk_disable_intel_boot_interrupt);
2075
2076 /* Disable boot interrupts on HT-1000 */
2077 #define BC_HT1000_FEATURE_REG 0x64
2078 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
2079 #define BC_HT1000_MAP_IDX 0xC00
2080 #define BC_HT1000_MAP_DATA 0xC01
2081
quirk_disable_broadcom_boot_interrupt(struct pci_dev * dev)2082 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
2083 {
2084 u32 pci_config_dword;
2085 u8 irq;
2086
2087 if (noioapicquirk)
2088 return;
2089
2090 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
2091 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
2092 BC_HT1000_PIC_REGS_ENABLE);
2093
2094 for (irq = 0x10; irq < 0x10 + 32; irq++) {
2095 outb(irq, BC_HT1000_MAP_IDX);
2096 outb(0x00, BC_HT1000_MAP_DATA);
2097 }
2098
2099 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
2100
2101 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2102 dev->vendor, dev->device);
2103 }
2104 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2105 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2106
2107 /* Disable boot interrupts on AMD and ATI chipsets */
2108
2109 /*
2110 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
2111 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
2112 * (due to an erratum).
2113 */
2114 #define AMD_813X_MISC 0x40
2115 #define AMD_813X_NOIOAMODE (1<<0)
2116 #define AMD_813X_REV_B1 0x12
2117 #define AMD_813X_REV_B2 0x13
2118
quirk_disable_amd_813x_boot_interrupt(struct pci_dev * dev)2119 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
2120 {
2121 u32 pci_config_dword;
2122
2123 if (noioapicquirk)
2124 return;
2125 if ((dev->revision == AMD_813X_REV_B1) ||
2126 (dev->revision == AMD_813X_REV_B2))
2127 return;
2128
2129 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
2130 pci_config_dword &= ~AMD_813X_NOIOAMODE;
2131 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
2132
2133 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2134 dev->vendor, dev->device);
2135 }
2136 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2137 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2138 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2139 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2140
2141 #define AMD_8111_PCI_IRQ_ROUTING 0x56
2142
quirk_disable_amd_8111_boot_interrupt(struct pci_dev * dev)2143 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
2144 {
2145 u16 pci_config_word;
2146
2147 if (noioapicquirk)
2148 return;
2149
2150 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
2151 if (!pci_config_word) {
2152 pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
2153 dev->vendor, dev->device);
2154 return;
2155 }
2156 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
2157 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2158 dev->vendor, dev->device);
2159 }
2160 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2161 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2162 #endif /* CONFIG_X86_IO_APIC */
2163
2164 /*
2165 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
2166 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
2167 * Re-allocate the region if needed...
2168 */
quirk_tc86c001_ide(struct pci_dev * dev)2169 static void quirk_tc86c001_ide(struct pci_dev *dev)
2170 {
2171 struct resource *r = &dev->resource[0];
2172
2173 if (r->start & 0x8) {
2174 r->flags |= IORESOURCE_UNSET;
2175 r->start = 0;
2176 r->end = 0xf;
2177 }
2178 }
2179 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
2180 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
2181 quirk_tc86c001_ide);
2182
2183 /*
2184 * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
2185 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
2186 * being read correctly if bit 7 of the base address is set.
2187 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
2188 * Re-allocate the regions to a 256-byte boundary if necessary.
2189 */
quirk_plx_pci9050(struct pci_dev * dev)2190 static void quirk_plx_pci9050(struct pci_dev *dev)
2191 {
2192 unsigned int bar;
2193
2194 /* Fixed in revision 2 (PCI 9052). */
2195 if (dev->revision >= 2)
2196 return;
2197 for (bar = 0; bar <= 1; bar++)
2198 if (pci_resource_len(dev, bar) == 0x80 &&
2199 (pci_resource_start(dev, bar) & 0x80)) {
2200 struct resource *r = &dev->resource[bar];
2201 pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
2202 bar);
2203 r->flags |= IORESOURCE_UNSET;
2204 r->start = 0;
2205 r->end = 0xff;
2206 }
2207 }
2208 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2209 quirk_plx_pci9050);
2210 /*
2211 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
2212 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
2213 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
2214 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
2215 *
2216 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
2217 * driver.
2218 */
2219 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
2220 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
2221
quirk_netmos(struct pci_dev * dev)2222 static void quirk_netmos(struct pci_dev *dev)
2223 {
2224 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
2225 unsigned int num_serial = dev->subsystem_device & 0xf;
2226
2227 /*
2228 * These Netmos parts are multiport serial devices with optional
2229 * parallel ports. Even when parallel ports are present, they
2230 * are identified as class SERIAL, which means the serial driver
2231 * will claim them. To prevent this, mark them as class OTHER.
2232 * These combo devices should be claimed by parport_serial.
2233 *
2234 * The subdevice ID is of the form 0x00PS, where <P> is the number
2235 * of parallel ports and <S> is the number of serial ports.
2236 */
2237 switch (dev->device) {
2238 case PCI_DEVICE_ID_NETMOS_9835:
2239 /* Well, this rule doesn't hold for the following 9835 device */
2240 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
2241 dev->subsystem_device == 0x0299)
2242 return;
2243 fallthrough;
2244 case PCI_DEVICE_ID_NETMOS_9735:
2245 case PCI_DEVICE_ID_NETMOS_9745:
2246 case PCI_DEVICE_ID_NETMOS_9845:
2247 case PCI_DEVICE_ID_NETMOS_9855:
2248 if (num_parallel) {
2249 pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
2250 dev->device, num_parallel, num_serial);
2251 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
2252 (dev->class & 0xff);
2253 }
2254 }
2255 }
2256 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
2257 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
2258
quirk_e100_interrupt(struct pci_dev * dev)2259 static void quirk_e100_interrupt(struct pci_dev *dev)
2260 {
2261 u16 command, pmcsr;
2262 u8 __iomem *csr;
2263 u8 cmd_hi;
2264
2265 switch (dev->device) {
2266 /* PCI IDs taken from drivers/net/e100.c */
2267 case 0x1029:
2268 case 0x1030 ... 0x1034:
2269 case 0x1038 ... 0x103E:
2270 case 0x1050 ... 0x1057:
2271 case 0x1059:
2272 case 0x1064 ... 0x106B:
2273 case 0x1091 ... 0x1095:
2274 case 0x1209:
2275 case 0x1229:
2276 case 0x2449:
2277 case 0x2459:
2278 case 0x245D:
2279 case 0x27DC:
2280 break;
2281 default:
2282 return;
2283 }
2284
2285 /*
2286 * Some firmware hands off the e100 with interrupts enabled,
2287 * which can cause a flood of interrupts if packets are
2288 * received before the driver attaches to the device. So
2289 * disable all e100 interrupts here. The driver will
2290 * re-enable them when it's ready.
2291 */
2292 pci_read_config_word(dev, PCI_COMMAND, &command);
2293
2294 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
2295 return;
2296
2297 /*
2298 * Check that the device is in the D0 power state. If it's not,
2299 * there is no point to look any further.
2300 */
2301 if (dev->pm_cap) {
2302 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2303 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2304 return;
2305 }
2306
2307 /* Convert from PCI bus to resource space. */
2308 csr = ioremap(pci_resource_start(dev, 0), 8);
2309 if (!csr) {
2310 pci_warn(dev, "Can't map e100 registers\n");
2311 return;
2312 }
2313
2314 cmd_hi = readb(csr + 3);
2315 if (cmd_hi == 0) {
2316 pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
2317 writeb(1, csr + 3);
2318 }
2319
2320 iounmap(csr);
2321 }
2322 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2323 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2324
2325 /*
2326 * The 82575 and 82598 may experience data corruption issues when transitioning
2327 * out of L0S. To prevent this we need to disable L0S on the PCIe link.
2328 */
quirk_disable_aspm_l0s(struct pci_dev * dev)2329 static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2330 {
2331 pci_info(dev, "Disabling L0s\n");
2332 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2333 }
2334 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2335 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2336 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2337 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2338 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2339 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2340 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2341 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2342 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2343 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2344 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2345 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2346 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2347 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2348
quirk_disable_aspm_l0s_l1(struct pci_dev * dev)2349 static void quirk_disable_aspm_l0s_l1(struct pci_dev *dev)
2350 {
2351 pci_info(dev, "Disabling ASPM L0s/L1\n");
2352 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
2353 }
2354
2355 /*
2356 * ASM1083/1085 PCIe-PCI bridge devices cause AER timeout errors on the
2357 * upstream PCIe root port when ASPM is enabled. At least L0s mode is affected;
2358 * disable both L0s and L1 for now to be safe.
2359 */
2360 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x1080, quirk_disable_aspm_l0s_l1);
2361
2362 /*
2363 * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain
2364 * Link bit cleared after starting the link retrain process to allow this
2365 * process to finish.
2366 *
2367 * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the
2368 * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf.
2369 */
quirk_enable_clear_retrain_link(struct pci_dev * dev)2370 static void quirk_enable_clear_retrain_link(struct pci_dev *dev)
2371 {
2372 dev->clear_retrain_link = 1;
2373 pci_info(dev, "Enable PCIe Retrain Link quirk\n");
2374 }
2375 DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe110, quirk_enable_clear_retrain_link);
2376 DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe111, quirk_enable_clear_retrain_link);
2377 DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe130, quirk_enable_clear_retrain_link);
2378
fixup_rev1_53c810(struct pci_dev * dev)2379 static void fixup_rev1_53c810(struct pci_dev *dev)
2380 {
2381 u32 class = dev->class;
2382
2383 /*
2384 * rev 1 ncr53c810 chips don't set the class at all which means
2385 * they don't get their resources remapped. Fix that here.
2386 */
2387 if (class)
2388 return;
2389
2390 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2391 pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2392 class, dev->class);
2393 }
2394 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2395
2396 /* Enable 1k I/O space granularity on the Intel P64H2 */
quirk_p64h2_1k_io(struct pci_dev * dev)2397 static void quirk_p64h2_1k_io(struct pci_dev *dev)
2398 {
2399 u16 en1k;
2400
2401 pci_read_config_word(dev, 0x40, &en1k);
2402
2403 if (en1k & 0x200) {
2404 pci_info(dev, "Enable I/O Space to 1KB granularity\n");
2405 dev->io_window_1k = 1;
2406 }
2407 }
2408 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2409
2410 /*
2411 * Under some circumstances, AER is not linked with extended capabilities.
2412 * Force it to be linked by setting the corresponding control bit in the
2413 * config space.
2414 */
quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev * dev)2415 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2416 {
2417 uint8_t b;
2418
2419 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2420 if (!(b & 0x20)) {
2421 pci_write_config_byte(dev, 0xf41, b | 0x20);
2422 pci_info(dev, "Linking AER extended capability\n");
2423 }
2424 }
2425 }
2426 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2427 quirk_nvidia_ck804_pcie_aer_ext_cap);
2428 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2429 quirk_nvidia_ck804_pcie_aer_ext_cap);
2430
quirk_via_cx700_pci_parking_caching(struct pci_dev * dev)2431 static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2432 {
2433 /*
2434 * Disable PCI Bus Parking and PCI Master read caching on CX700
2435 * which causes unspecified timing errors with a VT6212L on the PCI
2436 * bus leading to USB2.0 packet loss.
2437 *
2438 * This quirk is only enabled if a second (on the external PCI bus)
2439 * VT6212L is found -- the CX700 core itself also contains a USB
2440 * host controller with the same PCI ID as the VT6212L.
2441 */
2442
2443 /* Count VT6212L instances */
2444 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2445 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2446 uint8_t b;
2447
2448 /*
2449 * p should contain the first (internal) VT6212L -- see if we have
2450 * an external one by searching again.
2451 */
2452 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2453 if (!p)
2454 return;
2455 pci_dev_put(p);
2456
2457 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2458 if (b & 0x40) {
2459 /* Turn off PCI Bus Parking */
2460 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2461
2462 pci_info(dev, "Disabling VIA CX700 PCI parking\n");
2463 }
2464 }
2465
2466 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2467 if (b != 0) {
2468 /* Turn off PCI Master read caching */
2469 pci_write_config_byte(dev, 0x72, 0x0);
2470
2471 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2472 pci_write_config_byte(dev, 0x75, 0x1);
2473
2474 /* Disable "Read FIFO Timer" */
2475 pci_write_config_byte(dev, 0x77, 0x0);
2476
2477 pci_info(dev, "Disabling VIA CX700 PCI caching\n");
2478 }
2479 }
2480 }
2481 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2482
quirk_brcm_5719_limit_mrrs(struct pci_dev * dev)2483 static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2484 {
2485 u32 rev;
2486
2487 pci_read_config_dword(dev, 0xf4, &rev);
2488
2489 /* Only CAP the MRRS if the device is a 5719 A0 */
2490 if (rev == 0x05719000) {
2491 int readrq = pcie_get_readrq(dev);
2492 if (readrq > 2048)
2493 pcie_set_readrq(dev, 2048);
2494 }
2495 }
2496 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2497 PCI_DEVICE_ID_TIGON3_5719,
2498 quirk_brcm_5719_limit_mrrs);
2499
2500 /*
2501 * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
2502 * hide device 6 which configures the overflow device access containing the
2503 * DRBs - this is where we expose device 6.
2504 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2505 */
quirk_unhide_mch_dev6(struct pci_dev * dev)2506 static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2507 {
2508 u8 reg;
2509
2510 if (pci_read_config_byte(dev, 0xF4, ®) == 0 && !(reg & 0x02)) {
2511 pci_info(dev, "Enabling MCH 'Overflow' Device\n");
2512 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2513 }
2514 }
2515 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2516 quirk_unhide_mch_dev6);
2517 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2518 quirk_unhide_mch_dev6);
2519
2520 #ifdef CONFIG_PCI_MSI
2521 /*
2522 * Some chipsets do not support MSI. We cannot easily rely on setting
2523 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
2524 * other buses controlled by the chipset even if Linux is not aware of it.
2525 * Instead of setting the flag on all buses in the machine, simply disable
2526 * MSI globally.
2527 */
quirk_disable_all_msi(struct pci_dev * dev)2528 static void quirk_disable_all_msi(struct pci_dev *dev)
2529 {
2530 pci_no_msi();
2531 pci_warn(dev, "MSI quirk detected; MSI disabled\n");
2532 }
2533 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2534 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2535 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2536 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2537 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2538 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2539 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2540 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2541
2542 /* Disable MSI on chipsets that are known to not support it */
quirk_disable_msi(struct pci_dev * dev)2543 static void quirk_disable_msi(struct pci_dev *dev)
2544 {
2545 if (dev->subordinate) {
2546 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2547 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2548 }
2549 }
2550 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2551 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2552 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2553
2554 /*
2555 * The APC bridge device in AMD 780 family northbridges has some random
2556 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2557 * we use the possible vendor/device IDs of the host bridge for the
2558 * declared quirk, and search for the APC bridge by slot number.
2559 */
quirk_amd_780_apc_msi(struct pci_dev * host_bridge)2560 static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2561 {
2562 struct pci_dev *apc_bridge;
2563
2564 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2565 if (apc_bridge) {
2566 if (apc_bridge->device == 0x9602)
2567 quirk_disable_msi(apc_bridge);
2568 pci_dev_put(apc_bridge);
2569 }
2570 }
2571 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2572 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2573
2574 /*
2575 * Go through the list of HyperTransport capabilities and return 1 if a HT
2576 * MSI capability is found and enabled.
2577 */
msi_ht_cap_enabled(struct pci_dev * dev)2578 static int msi_ht_cap_enabled(struct pci_dev *dev)
2579 {
2580 int pos, ttl = PCI_FIND_CAP_TTL;
2581
2582 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2583 while (pos && ttl--) {
2584 u8 flags;
2585
2586 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2587 &flags) == 0) {
2588 pci_info(dev, "Found %s HT MSI Mapping\n",
2589 flags & HT_MSI_FLAGS_ENABLE ?
2590 "enabled" : "disabled");
2591 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2592 }
2593
2594 pos = pci_find_next_ht_capability(dev, pos,
2595 HT_CAPTYPE_MSI_MAPPING);
2596 }
2597 return 0;
2598 }
2599
2600 /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
quirk_msi_ht_cap(struct pci_dev * dev)2601 static void quirk_msi_ht_cap(struct pci_dev *dev)
2602 {
2603 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2604 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2605 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2606 }
2607 }
2608 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2609 quirk_msi_ht_cap);
2610
2611 /*
2612 * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
2613 * if the MSI capability is set in any of these mappings.
2614 */
quirk_nvidia_ck804_msi_ht_cap(struct pci_dev * dev)2615 static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2616 {
2617 struct pci_dev *pdev;
2618
2619 if (!dev->subordinate)
2620 return;
2621
2622 /*
2623 * Check HT MSI cap on this chipset and the root one. A single one
2624 * having MSI is enough to be sure that MSI is supported.
2625 */
2626 pdev = pci_get_slot(dev->bus, 0);
2627 if (!pdev)
2628 return;
2629 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2630 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2631 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2632 }
2633 pci_dev_put(pdev);
2634 }
2635 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2636 quirk_nvidia_ck804_msi_ht_cap);
2637
2638 /* Force enable MSI mapping capability on HT bridges */
ht_enable_msi_mapping(struct pci_dev * dev)2639 static void ht_enable_msi_mapping(struct pci_dev *dev)
2640 {
2641 int pos, ttl = PCI_FIND_CAP_TTL;
2642
2643 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2644 while (pos && ttl--) {
2645 u8 flags;
2646
2647 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2648 &flags) == 0) {
2649 pci_info(dev, "Enabling HT MSI Mapping\n");
2650
2651 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2652 flags | HT_MSI_FLAGS_ENABLE);
2653 }
2654 pos = pci_find_next_ht_capability(dev, pos,
2655 HT_CAPTYPE_MSI_MAPPING);
2656 }
2657 }
2658 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2659 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2660 ht_enable_msi_mapping);
2661 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2662 ht_enable_msi_mapping);
2663
2664 /*
2665 * The P5N32-SLI motherboards from Asus have a problem with MSI
2666 * for the MCP55 NIC. It is not yet determined whether the MSI problem
2667 * also affects other devices. As for now, turn off MSI for this device.
2668 */
nvenet_msi_disable(struct pci_dev * dev)2669 static void nvenet_msi_disable(struct pci_dev *dev)
2670 {
2671 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2672
2673 if (board_name &&
2674 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2675 strstr(board_name, "P5N32-E SLI"))) {
2676 pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
2677 dev->no_msi = 1;
2678 }
2679 }
2680 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2681 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2682 nvenet_msi_disable);
2683
2684 /*
2685 * PCIe spec r4.0 sec 7.7.1.2 and sec 7.7.2.2 say that if MSI/MSI-X is enabled,
2686 * then the device can't use INTx interrupts. Tegra's PCIe root ports don't
2687 * generate MSI interrupts for PME and AER events instead only INTx interrupts
2688 * are generated. Though Tegra's PCIe root ports can generate MSI interrupts
2689 * for other events, since PCIe specificiation doesn't support using a mix of
2690 * INTx and MSI/MSI-X, it is required to disable MSI interrupts to avoid port
2691 * service drivers registering their respective ISRs for MSIs.
2692 */
pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev * dev)2693 static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev)
2694 {
2695 dev->no_msi = 1;
2696 }
2697 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0,
2698 PCI_CLASS_BRIDGE_PCI, 8,
2699 pci_quirk_nvidia_tegra_disable_rp_msi);
2700 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1,
2701 PCI_CLASS_BRIDGE_PCI, 8,
2702 pci_quirk_nvidia_tegra_disable_rp_msi);
2703 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2,
2704 PCI_CLASS_BRIDGE_PCI, 8,
2705 pci_quirk_nvidia_tegra_disable_rp_msi);
2706 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0,
2707 PCI_CLASS_BRIDGE_PCI, 8,
2708 pci_quirk_nvidia_tegra_disable_rp_msi);
2709 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1,
2710 PCI_CLASS_BRIDGE_PCI, 8,
2711 pci_quirk_nvidia_tegra_disable_rp_msi);
2712 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c,
2713 PCI_CLASS_BRIDGE_PCI, 8,
2714 pci_quirk_nvidia_tegra_disable_rp_msi);
2715 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d,
2716 PCI_CLASS_BRIDGE_PCI, 8,
2717 pci_quirk_nvidia_tegra_disable_rp_msi);
2718 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12,
2719 PCI_CLASS_BRIDGE_PCI, 8,
2720 pci_quirk_nvidia_tegra_disable_rp_msi);
2721 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13,
2722 PCI_CLASS_BRIDGE_PCI, 8,
2723 pci_quirk_nvidia_tegra_disable_rp_msi);
2724 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae,
2725 PCI_CLASS_BRIDGE_PCI, 8,
2726 pci_quirk_nvidia_tegra_disable_rp_msi);
2727 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf,
2728 PCI_CLASS_BRIDGE_PCI, 8,
2729 pci_quirk_nvidia_tegra_disable_rp_msi);
2730 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5,
2731 PCI_CLASS_BRIDGE_PCI, 8,
2732 pci_quirk_nvidia_tegra_disable_rp_msi);
2733 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6,
2734 PCI_CLASS_BRIDGE_PCI, 8,
2735 pci_quirk_nvidia_tegra_disable_rp_msi);
2736
2737 /*
2738 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2739 * config register. This register controls the routing of legacy
2740 * interrupts from devices that route through the MCP55. If this register
2741 * is misprogrammed, interrupts are only sent to the BSP, unlike
2742 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2743 * having this register set properly prevents kdump from booting up
2744 * properly, so let's make sure that we have it set correctly.
2745 * Note that this is an undocumented register.
2746 */
nvbridge_check_legacy_irq_routing(struct pci_dev * dev)2747 static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2748 {
2749 u32 cfg;
2750
2751 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2752 return;
2753
2754 pci_read_config_dword(dev, 0x74, &cfg);
2755
2756 if (cfg & ((1 << 2) | (1 << 15))) {
2757 pr_info("Rewriting IRQ routing register on MCP55\n");
2758 cfg &= ~((1 << 2) | (1 << 15));
2759 pci_write_config_dword(dev, 0x74, cfg);
2760 }
2761 }
2762 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2763 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2764 nvbridge_check_legacy_irq_routing);
2765 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2766 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2767 nvbridge_check_legacy_irq_routing);
2768
ht_check_msi_mapping(struct pci_dev * dev)2769 static int ht_check_msi_mapping(struct pci_dev *dev)
2770 {
2771 int pos, ttl = PCI_FIND_CAP_TTL;
2772 int found = 0;
2773
2774 /* Check if there is HT MSI cap or enabled on this device */
2775 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2776 while (pos && ttl--) {
2777 u8 flags;
2778
2779 if (found < 1)
2780 found = 1;
2781 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2782 &flags) == 0) {
2783 if (flags & HT_MSI_FLAGS_ENABLE) {
2784 if (found < 2) {
2785 found = 2;
2786 break;
2787 }
2788 }
2789 }
2790 pos = pci_find_next_ht_capability(dev, pos,
2791 HT_CAPTYPE_MSI_MAPPING);
2792 }
2793
2794 return found;
2795 }
2796
host_bridge_with_leaf(struct pci_dev * host_bridge)2797 static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2798 {
2799 struct pci_dev *dev;
2800 int pos;
2801 int i, dev_no;
2802 int found = 0;
2803
2804 dev_no = host_bridge->devfn >> 3;
2805 for (i = dev_no + 1; i < 0x20; i++) {
2806 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2807 if (!dev)
2808 continue;
2809
2810 /* found next host bridge? */
2811 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2812 if (pos != 0) {
2813 pci_dev_put(dev);
2814 break;
2815 }
2816
2817 if (ht_check_msi_mapping(dev)) {
2818 found = 1;
2819 pci_dev_put(dev);
2820 break;
2821 }
2822 pci_dev_put(dev);
2823 }
2824
2825 return found;
2826 }
2827
2828 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2829 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2830
is_end_of_ht_chain(struct pci_dev * dev)2831 static int is_end_of_ht_chain(struct pci_dev *dev)
2832 {
2833 int pos, ctrl_off;
2834 int end = 0;
2835 u16 flags, ctrl;
2836
2837 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2838
2839 if (!pos)
2840 goto out;
2841
2842 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2843
2844 ctrl_off = ((flags >> 10) & 1) ?
2845 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2846 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2847
2848 if (ctrl & (1 << 6))
2849 end = 1;
2850
2851 out:
2852 return end;
2853 }
2854
nv_ht_enable_msi_mapping(struct pci_dev * dev)2855 static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2856 {
2857 struct pci_dev *host_bridge;
2858 int pos;
2859 int i, dev_no;
2860 int found = 0;
2861
2862 dev_no = dev->devfn >> 3;
2863 for (i = dev_no; i >= 0; i--) {
2864 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2865 if (!host_bridge)
2866 continue;
2867
2868 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2869 if (pos != 0) {
2870 found = 1;
2871 break;
2872 }
2873 pci_dev_put(host_bridge);
2874 }
2875
2876 if (!found)
2877 return;
2878
2879 /* don't enable end_device/host_bridge with leaf directly here */
2880 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2881 host_bridge_with_leaf(host_bridge))
2882 goto out;
2883
2884 /* root did that ! */
2885 if (msi_ht_cap_enabled(host_bridge))
2886 goto out;
2887
2888 ht_enable_msi_mapping(dev);
2889
2890 out:
2891 pci_dev_put(host_bridge);
2892 }
2893
ht_disable_msi_mapping(struct pci_dev * dev)2894 static void ht_disable_msi_mapping(struct pci_dev *dev)
2895 {
2896 int pos, ttl = PCI_FIND_CAP_TTL;
2897
2898 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2899 while (pos && ttl--) {
2900 u8 flags;
2901
2902 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2903 &flags) == 0) {
2904 pci_info(dev, "Disabling HT MSI Mapping\n");
2905
2906 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2907 flags & ~HT_MSI_FLAGS_ENABLE);
2908 }
2909 pos = pci_find_next_ht_capability(dev, pos,
2910 HT_CAPTYPE_MSI_MAPPING);
2911 }
2912 }
2913
__nv_msi_ht_cap_quirk(struct pci_dev * dev,int all)2914 static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2915 {
2916 struct pci_dev *host_bridge;
2917 int pos;
2918 int found;
2919
2920 if (!pci_msi_enabled())
2921 return;
2922
2923 /* check if there is HT MSI cap or enabled on this device */
2924 found = ht_check_msi_mapping(dev);
2925
2926 /* no HT MSI CAP */
2927 if (found == 0)
2928 return;
2929
2930 /*
2931 * HT MSI mapping should be disabled on devices that are below
2932 * a non-Hypertransport host bridge. Locate the host bridge...
2933 */
2934 host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2935 PCI_DEVFN(0, 0));
2936 if (host_bridge == NULL) {
2937 pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2938 return;
2939 }
2940
2941 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2942 if (pos != 0) {
2943 /* Host bridge is to HT */
2944 if (found == 1) {
2945 /* it is not enabled, try to enable it */
2946 if (all)
2947 ht_enable_msi_mapping(dev);
2948 else
2949 nv_ht_enable_msi_mapping(dev);
2950 }
2951 goto out;
2952 }
2953
2954 /* HT MSI is not enabled */
2955 if (found == 1)
2956 goto out;
2957
2958 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2959 ht_disable_msi_mapping(dev);
2960
2961 out:
2962 pci_dev_put(host_bridge);
2963 }
2964
nv_msi_ht_cap_quirk_all(struct pci_dev * dev)2965 static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2966 {
2967 return __nv_msi_ht_cap_quirk(dev, 1);
2968 }
2969 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2970 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2971
nv_msi_ht_cap_quirk_leaf(struct pci_dev * dev)2972 static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2973 {
2974 return __nv_msi_ht_cap_quirk(dev, 0);
2975 }
2976 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2977 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2978
quirk_msi_intx_disable_bug(struct pci_dev * dev)2979 static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
2980 {
2981 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2982 }
2983
quirk_msi_intx_disable_ati_bug(struct pci_dev * dev)2984 static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2985 {
2986 struct pci_dev *p;
2987
2988 /*
2989 * SB700 MSI issue will be fixed at HW level from revision A21;
2990 * we need check PCI REVISION ID of SMBus controller to get SB700
2991 * revision.
2992 */
2993 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2994 NULL);
2995 if (!p)
2996 return;
2997
2998 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2999 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3000 pci_dev_put(p);
3001 }
3002
quirk_msi_intx_disable_qca_bug(struct pci_dev * dev)3003 static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
3004 {
3005 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
3006 if (dev->revision < 0x18) {
3007 pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
3008 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
3009 }
3010 }
3011 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3012 PCI_DEVICE_ID_TIGON3_5780,
3013 quirk_msi_intx_disable_bug);
3014 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3015 PCI_DEVICE_ID_TIGON3_5780S,
3016 quirk_msi_intx_disable_bug);
3017 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3018 PCI_DEVICE_ID_TIGON3_5714,
3019 quirk_msi_intx_disable_bug);
3020 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3021 PCI_DEVICE_ID_TIGON3_5714S,
3022 quirk_msi_intx_disable_bug);
3023 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3024 PCI_DEVICE_ID_TIGON3_5715,
3025 quirk_msi_intx_disable_bug);
3026 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3027 PCI_DEVICE_ID_TIGON3_5715S,
3028 quirk_msi_intx_disable_bug);
3029
3030 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
3031 quirk_msi_intx_disable_ati_bug);
3032 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
3033 quirk_msi_intx_disable_ati_bug);
3034 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
3035 quirk_msi_intx_disable_ati_bug);
3036 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
3037 quirk_msi_intx_disable_ati_bug);
3038 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
3039 quirk_msi_intx_disable_ati_bug);
3040
3041 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
3042 quirk_msi_intx_disable_bug);
3043 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
3044 quirk_msi_intx_disable_bug);
3045 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
3046 quirk_msi_intx_disable_bug);
3047
3048 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
3049 quirk_msi_intx_disable_bug);
3050 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
3051 quirk_msi_intx_disable_bug);
3052 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
3053 quirk_msi_intx_disable_bug);
3054 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
3055 quirk_msi_intx_disable_bug);
3056 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
3057 quirk_msi_intx_disable_bug);
3058 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
3059 quirk_msi_intx_disable_bug);
3060 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
3061 quirk_msi_intx_disable_qca_bug);
3062 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
3063 quirk_msi_intx_disable_qca_bug);
3064 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
3065 quirk_msi_intx_disable_qca_bug);
3066 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
3067 quirk_msi_intx_disable_qca_bug);
3068 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
3069 quirk_msi_intx_disable_qca_bug);
3070
3071 /*
3072 * Amazon's Annapurna Labs 1c36:0031 Root Ports don't support MSI-X, so it
3073 * should be disabled on platforms where the device (mistakenly) advertises it.
3074 *
3075 * Notice that this quirk also disables MSI (which may work, but hasn't been
3076 * tested), since currently there is no standard way to disable only MSI-X.
3077 *
3078 * The 0031 device id is reused for other non Root Port device types,
3079 * therefore the quirk is registered for the PCI_CLASS_BRIDGE_PCI class.
3080 */
quirk_al_msi_disable(struct pci_dev * dev)3081 static void quirk_al_msi_disable(struct pci_dev *dev)
3082 {
3083 dev->no_msi = 1;
3084 pci_warn(dev, "Disabling MSI/MSI-X\n");
3085 }
3086 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031,
3087 PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable);
3088 #endif /* CONFIG_PCI_MSI */
3089
3090 /*
3091 * Allow manual resource allocation for PCI hotplug bridges via
3092 * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
3093 * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
3094 * allocate resources when hotplug device is inserted and PCI bus is
3095 * rescanned.
3096 */
quirk_hotplug_bridge(struct pci_dev * dev)3097 static void quirk_hotplug_bridge(struct pci_dev *dev)
3098 {
3099 dev->is_hotplug_bridge = 1;
3100 }
3101 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
3102
3103 /*
3104 * This is a quirk for the Ricoh MMC controller found as a part of some
3105 * multifunction chips.
3106 *
3107 * This is very similar and based on the ricoh_mmc driver written by
3108 * Philip Langdale. Thank you for these magic sequences.
3109 *
3110 * These chips implement the four main memory card controllers (SD, MMC,
3111 * MS, xD) and one or both of CardBus or FireWire.
3112 *
3113 * It happens that they implement SD and MMC support as separate
3114 * controllers (and PCI functions). The Linux SDHCI driver supports MMC
3115 * cards but the chip detects MMC cards in hardware and directs them to the
3116 * MMC controller - so the SDHCI driver never sees them.
3117 *
3118 * To get around this, we must disable the useless MMC controller. At that
3119 * point, the SDHCI controller will start seeing them. It seems to be the
3120 * case that the relevant PCI registers to deactivate the MMC controller
3121 * live on PCI function 0, which might be the CardBus controller or the
3122 * FireWire controller, depending on the particular chip in question
3123 *
3124 * This has to be done early, because as soon as we disable the MMC controller
3125 * other PCI functions shift up one level, e.g. function #2 becomes function
3126 * #1, and this will confuse the PCI core.
3127 */
3128 #ifdef CONFIG_MMC_RICOH_MMC
ricoh_mmc_fixup_rl5c476(struct pci_dev * dev)3129 static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
3130 {
3131 u8 write_enable;
3132 u8 write_target;
3133 u8 disable;
3134
3135 /*
3136 * Disable via CardBus interface
3137 *
3138 * This must be done via function #0
3139 */
3140 if (PCI_FUNC(dev->devfn))
3141 return;
3142
3143 pci_read_config_byte(dev, 0xB7, &disable);
3144 if (disable & 0x02)
3145 return;
3146
3147 pci_read_config_byte(dev, 0x8E, &write_enable);
3148 pci_write_config_byte(dev, 0x8E, 0xAA);
3149 pci_read_config_byte(dev, 0x8D, &write_target);
3150 pci_write_config_byte(dev, 0x8D, 0xB7);
3151 pci_write_config_byte(dev, 0xB7, disable | 0x02);
3152 pci_write_config_byte(dev, 0x8E, write_enable);
3153 pci_write_config_byte(dev, 0x8D, write_target);
3154
3155 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
3156 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3157 }
3158 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3159 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3160
ricoh_mmc_fixup_r5c832(struct pci_dev * dev)3161 static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
3162 {
3163 u8 write_enable;
3164 u8 disable;
3165
3166 /*
3167 * Disable via FireWire interface
3168 *
3169 * This must be done via function #0
3170 */
3171 if (PCI_FUNC(dev->devfn))
3172 return;
3173 /*
3174 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
3175 * certain types of SD/MMC cards. Lowering the SD base clock
3176 * frequency from 200Mhz to 50Mhz fixes this issue.
3177 *
3178 * 0x150 - SD2.0 mode enable for changing base clock
3179 * frequency to 50Mhz
3180 * 0xe1 - Base clock frequency
3181 * 0x32 - 50Mhz new clock frequency
3182 * 0xf9 - Key register for 0x150
3183 * 0xfc - key register for 0xe1
3184 */
3185 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
3186 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
3187 pci_write_config_byte(dev, 0xf9, 0xfc);
3188 pci_write_config_byte(dev, 0x150, 0x10);
3189 pci_write_config_byte(dev, 0xf9, 0x00);
3190 pci_write_config_byte(dev, 0xfc, 0x01);
3191 pci_write_config_byte(dev, 0xe1, 0x32);
3192 pci_write_config_byte(dev, 0xfc, 0x00);
3193
3194 pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
3195 }
3196
3197 pci_read_config_byte(dev, 0xCB, &disable);
3198
3199 if (disable & 0x02)
3200 return;
3201
3202 pci_read_config_byte(dev, 0xCA, &write_enable);
3203 pci_write_config_byte(dev, 0xCA, 0x57);
3204 pci_write_config_byte(dev, 0xCB, disable | 0x02);
3205 pci_write_config_byte(dev, 0xCA, write_enable);
3206
3207 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
3208 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3209
3210 }
3211 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3212 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3213 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3214 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3215 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3216 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3217 #endif /*CONFIG_MMC_RICOH_MMC*/
3218
3219 #ifdef CONFIG_DMAR_TABLE
3220 #define VTUNCERRMSK_REG 0x1ac
3221 #define VTD_MSK_SPEC_ERRORS (1 << 31)
3222 /*
3223 * This is a quirk for masking VT-d spec-defined errors to platform error
3224 * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
3225 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
3226 * on the RAS config settings of the platform) when a VT-d fault happens.
3227 * The resulting SMI caused the system to hang.
3228 *
3229 * VT-d spec-related errors are already handled by the VT-d OS code, so no
3230 * need to report the same error through other channels.
3231 */
vtd_mask_spec_errors(struct pci_dev * dev)3232 static void vtd_mask_spec_errors(struct pci_dev *dev)
3233 {
3234 u32 word;
3235
3236 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3237 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3238 }
3239 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3240 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3241 #endif
3242
fixup_ti816x_class(struct pci_dev * dev)3243 static void fixup_ti816x_class(struct pci_dev *dev)
3244 {
3245 u32 class = dev->class;
3246
3247 /* TI 816x devices do not have class code set when in PCIe boot mode */
3248 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3249 pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
3250 class, dev->class);
3251 }
3252 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
3253 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
3254
3255 /*
3256 * Some PCIe devices do not work reliably with the claimed maximum
3257 * payload size supported.
3258 */
fixup_mpss_256(struct pci_dev * dev)3259 static void fixup_mpss_256(struct pci_dev *dev)
3260 {
3261 dev->pcie_mpss = 1; /* 256 bytes */
3262 }
3263 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3264 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3265 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3266 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3267 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE,
3268 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3269 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ASMEDIA, 0x0612, fixup_mpss_256);
3270
3271 /*
3272 * Intel 5000 and 5100 Memory controllers have an erratum with read completion
3273 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3274 * Since there is no way of knowing what the PCIe MPS on each fabric will be
3275 * until all of the devices are discovered and buses walked, read completion
3276 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
3277 * it is possible to hotplug a device with MPS of 256B.
3278 */
quirk_intel_mc_errata(struct pci_dev * dev)3279 static void quirk_intel_mc_errata(struct pci_dev *dev)
3280 {
3281 int err;
3282 u16 rcc;
3283
3284 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3285 pcie_bus_config == PCIE_BUS_DEFAULT)
3286 return;
3287
3288 /*
3289 * Intel erratum specifies bits to change but does not say what
3290 * they are. Keeping them magical until such time as the registers
3291 * and values can be explained.
3292 */
3293 err = pci_read_config_word(dev, 0x48, &rcc);
3294 if (err) {
3295 pci_err(dev, "Error attempting to read the read completion coalescing register\n");
3296 return;
3297 }
3298
3299 if (!(rcc & (1 << 10)))
3300 return;
3301
3302 rcc &= ~(1 << 10);
3303
3304 err = pci_write_config_word(dev, 0x48, rcc);
3305 if (err) {
3306 pci_err(dev, "Error attempting to write the read completion coalescing register\n");
3307 return;
3308 }
3309
3310 pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
3311 }
3312 /* Intel 5000 series memory controllers and ports 2-7 */
3313 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3314 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3315 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3316 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3317 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3318 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3319 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3320 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3321 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3322 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3323 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3324 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3325 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3326 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3327 /* Intel 5100 series memory controllers and ports 2-7 */
3328 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3329 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3330 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3331 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3332 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3333 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3334 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3335 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3336 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3337 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3338 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3339
3340 /*
3341 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
3342 * To work around this, query the size it should be configured to by the
3343 * device and modify the resource end to correspond to this new size.
3344 */
quirk_intel_ntb(struct pci_dev * dev)3345 static void quirk_intel_ntb(struct pci_dev *dev)
3346 {
3347 int rc;
3348 u8 val;
3349
3350 rc = pci_read_config_byte(dev, 0x00D0, &val);
3351 if (rc)
3352 return;
3353
3354 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3355
3356 rc = pci_read_config_byte(dev, 0x00D1, &val);
3357 if (rc)
3358 return;
3359
3360 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3361 }
3362 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3363 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3364
3365 /*
3366 * Some BIOS implementations leave the Intel GPU interrupts enabled, even
3367 * though no one is handling them (e.g., if the i915 driver is never
3368 * loaded). Additionally the interrupt destination is not set up properly
3369 * and the interrupt ends up -somewhere-.
3370 *
3371 * These spurious interrupts are "sticky" and the kernel disables the
3372 * (shared) interrupt line after 100,000+ generated interrupts.
3373 *
3374 * Fix it by disabling the still enabled interrupts. This resolves crashes
3375 * often seen on monitor unplug.
3376 */
3377 #define I915_DEIER_REG 0x4400c
disable_igfx_irq(struct pci_dev * dev)3378 static void disable_igfx_irq(struct pci_dev *dev)
3379 {
3380 void __iomem *regs = pci_iomap(dev, 0, 0);
3381 if (regs == NULL) {
3382 pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
3383 return;
3384 }
3385
3386 /* Check if any interrupt line is still enabled */
3387 if (readl(regs + I915_DEIER_REG) != 0) {
3388 pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3389
3390 writel(0, regs + I915_DEIER_REG);
3391 }
3392
3393 pci_iounmap(dev, regs);
3394 }
3395 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3396 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3397 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
3398 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3399 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
3400 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3401 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3402
3403 /*
3404 * PCI devices which are on Intel chips can skip the 10ms delay
3405 * before entering D3 mode.
3406 */
quirk_remove_d3hot_delay(struct pci_dev * dev)3407 static void quirk_remove_d3hot_delay(struct pci_dev *dev)
3408 {
3409 dev->d3hot_delay = 0;
3410 }
3411 /* C600 Series devices do not need 10ms d3hot_delay */
3412 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3hot_delay);
3413 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3hot_delay);
3414 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3hot_delay);
3415 /* Lynxpoint-H PCH devices do not need 10ms d3hot_delay */
3416 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3hot_delay);
3417 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3hot_delay);
3418 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3hot_delay);
3419 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3hot_delay);
3420 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3hot_delay);
3421 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3hot_delay);
3422 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3hot_delay);
3423 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3hot_delay);
3424 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3hot_delay);
3425 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3hot_delay);
3426 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3hot_delay);
3427 /* Intel Cherrytrail devices do not need 10ms d3hot_delay */
3428 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3hot_delay);
3429 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3hot_delay);
3430 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3hot_delay);
3431 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3hot_delay);
3432 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3hot_delay);
3433 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3hot_delay);
3434 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3hot_delay);
3435 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3hot_delay);
3436 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3hot_delay);
3437
3438 /*
3439 * Some devices may pass our check in pci_intx_mask_supported() if
3440 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3441 * support this feature.
3442 */
quirk_broken_intx_masking(struct pci_dev * dev)3443 static void quirk_broken_intx_masking(struct pci_dev *dev)
3444 {
3445 dev->broken_intx_masking = 1;
3446 }
3447 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3448 quirk_broken_intx_masking);
3449 DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3450 quirk_broken_intx_masking);
3451 DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3452 quirk_broken_intx_masking);
3453
3454 /*
3455 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3456 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3457 *
3458 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3459 */
3460 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3461 quirk_broken_intx_masking);
3462
3463 /*
3464 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3465 * DisINTx can be set but the interrupt status bit is non-functional.
3466 */
3467 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
3468 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
3469 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
3470 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
3471 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
3472 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
3473 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
3474 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
3475 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
3476 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
3477 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
3478 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
3479 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
3480 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
3481 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
3482 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
3483
3484 static u16 mellanox_broken_intx_devs[] = {
3485 PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3486 PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3487 PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3488 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3489 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3490 PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3491 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3492 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3493 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3494 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3495 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3496 PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3497 PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3498 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
3499 };
3500
3501 #define CONNECTX_4_CURR_MAX_MINOR 99
3502 #define CONNECTX_4_INTX_SUPPORT_MINOR 14
3503
3504 /*
3505 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3506 * If so, don't mark it as broken.
3507 * FW minor > 99 means older FW version format and no INTx masking support.
3508 * FW minor < 14 means new FW version format and no INTx masking support.
3509 */
mellanox_check_broken_intx_masking(struct pci_dev * pdev)3510 static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3511 {
3512 __be32 __iomem *fw_ver;
3513 u16 fw_major;
3514 u16 fw_minor;
3515 u16 fw_subminor;
3516 u32 fw_maj_min;
3517 u32 fw_sub_min;
3518 int i;
3519
3520 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3521 if (pdev->device == mellanox_broken_intx_devs[i]) {
3522 pdev->broken_intx_masking = 1;
3523 return;
3524 }
3525 }
3526
3527 /*
3528 * Getting here means Connect-IB cards and up. Connect-IB has no INTx
3529 * support so shouldn't be checked further
3530 */
3531 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3532 return;
3533
3534 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3535 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3536 return;
3537
3538 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3539 if (pci_enable_device_mem(pdev)) {
3540 pci_warn(pdev, "Can't enable device memory\n");
3541 return;
3542 }
3543
3544 fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3545 if (!fw_ver) {
3546 pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
3547 goto out;
3548 }
3549
3550 /* Reading from resource space should be 32b aligned */
3551 fw_maj_min = ioread32be(fw_ver);
3552 fw_sub_min = ioread32be(fw_ver + 1);
3553 fw_major = fw_maj_min & 0xffff;
3554 fw_minor = fw_maj_min >> 16;
3555 fw_subminor = fw_sub_min & 0xffff;
3556 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3557 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3558 pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3559 fw_major, fw_minor, fw_subminor, pdev->device ==
3560 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3561 pdev->broken_intx_masking = 1;
3562 }
3563
3564 iounmap(fw_ver);
3565
3566 out:
3567 pci_disable_device(pdev);
3568 }
3569 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3570 mellanox_check_broken_intx_masking);
3571
quirk_no_bus_reset(struct pci_dev * dev)3572 static void quirk_no_bus_reset(struct pci_dev *dev)
3573 {
3574 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3575 }
3576
3577 /*
3578 * Some NVIDIA GPU devices do not work with bus reset, SBR needs to be
3579 * prevented for those affected devices.
3580 */
quirk_nvidia_no_bus_reset(struct pci_dev * dev)3581 static void quirk_nvidia_no_bus_reset(struct pci_dev *dev)
3582 {
3583 if ((dev->device & 0xffc0) == 0x2340)
3584 quirk_no_bus_reset(dev);
3585 }
3586 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
3587 quirk_nvidia_no_bus_reset);
3588
3589 /*
3590 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3591 * The device will throw a Link Down error on AER-capable systems and
3592 * regardless of AER, config space of the device is never accessible again
3593 * and typically causes the system to hang or reset when access is attempted.
3594 * https://lore.kernel.org/r/20140923210318.498dacbd@dualc.maya.org/
3595 */
3596 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3597 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3598 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
3599 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
3600 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset);
3601 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003e, quirk_no_bus_reset);
3602
3603 /*
3604 * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3605 * reset when used with certain child devices. After the reset, config
3606 * accesses to the child may fail.
3607 */
3608 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3609
3610 /*
3611 * Some TI KeyStone C667X devices do not support bus/hot reset. The PCIESS
3612 * automatically disables LTSSM when Secondary Bus Reset is received and
3613 * the device stops working. Prevent bus reset for these devices. With
3614 * this change, the device can be assigned to VMs with VFIO, but it will
3615 * leak state between VMs. Reference
3616 * https://e2e.ti.com/support/processors/f/791/t/954382
3617 */
3618 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0xb005, quirk_no_bus_reset);
3619
quirk_no_pm_reset(struct pci_dev * dev)3620 static void quirk_no_pm_reset(struct pci_dev *dev)
3621 {
3622 /*
3623 * We can't do a bus reset on root bus devices, but an ineffective
3624 * PM reset may be better than nothing.
3625 */
3626 if (!pci_is_root_bus(dev->bus))
3627 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3628 }
3629
3630 /*
3631 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3632 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3633 * to have no effect on the device: it retains the framebuffer contents and
3634 * monitor sync. Advertising this support makes other layers, like VFIO,
3635 * assume pci_reset_function() is viable for this device. Mark it as
3636 * unavailable to skip it when testing reset methods.
3637 */
3638 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3639 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3640
3641 /*
3642 * Thunderbolt controllers with broken MSI hotplug signaling:
3643 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3644 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3645 */
quirk_thunderbolt_hotplug_msi(struct pci_dev * pdev)3646 static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3647 {
3648 if (pdev->is_hotplug_bridge &&
3649 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3650 pdev->revision <= 1))
3651 pdev->no_msi = 1;
3652 }
3653 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3654 quirk_thunderbolt_hotplug_msi);
3655 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3656 quirk_thunderbolt_hotplug_msi);
3657 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3658 quirk_thunderbolt_hotplug_msi);
3659 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3660 quirk_thunderbolt_hotplug_msi);
3661 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3662 quirk_thunderbolt_hotplug_msi);
3663
3664 #ifdef CONFIG_ACPI
3665 /*
3666 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3667 *
3668 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3669 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3670 * be present after resume if a device was plugged in before suspend.
3671 *
3672 * The Thunderbolt controller consists of a PCIe switch with downstream
3673 * bridges leading to the NHI and to the tunnel PCI bridges.
3674 *
3675 * This quirk cuts power to the whole chip. Therefore we have to apply it
3676 * during suspend_noirq of the upstream bridge.
3677 *
3678 * Power is automagically restored before resume. No action is needed.
3679 */
quirk_apple_poweroff_thunderbolt(struct pci_dev * dev)3680 static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3681 {
3682 acpi_handle bridge, SXIO, SXFP, SXLV;
3683
3684 if (!x86_apple_machine)
3685 return;
3686 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3687 return;
3688
3689 /*
3690 * SXIO/SXFP/SXLF turns off power to the Thunderbolt controller.
3691 * We don't know how to turn it back on again, but firmware does,
3692 * so we can only use SXIO/SXFP/SXLF if we're suspending via
3693 * firmware.
3694 */
3695 if (!pm_suspend_via_firmware())
3696 return;
3697
3698 bridge = ACPI_HANDLE(&dev->dev);
3699 if (!bridge)
3700 return;
3701
3702 /*
3703 * SXIO and SXLV are present only on machines requiring this quirk.
3704 * Thunderbolt bridges in external devices might have the same
3705 * device ID as those on the host, but they will not have the
3706 * associated ACPI methods. This implicitly checks that we are at
3707 * the right bridge.
3708 */
3709 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3710 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3711 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3712 return;
3713 pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
3714
3715 /* magic sequence */
3716 acpi_execute_simple_method(SXIO, NULL, 1);
3717 acpi_execute_simple_method(SXFP, NULL, 0);
3718 msleep(300);
3719 acpi_execute_simple_method(SXLV, NULL, 0);
3720 acpi_execute_simple_method(SXIO, NULL, 0);
3721 acpi_execute_simple_method(SXLV, NULL, 0);
3722 }
3723 DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3724 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3725 quirk_apple_poweroff_thunderbolt);
3726 #endif
3727
3728 /*
3729 * Following are device-specific reset methods which can be used to
3730 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3731 * not available.
3732 */
reset_intel_82599_sfp_virtfn(struct pci_dev * dev,int probe)3733 static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3734 {
3735 /*
3736 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3737 *
3738 * The 82599 supports FLR on VFs, but FLR support is reported only
3739 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3740 * Thus we must call pcie_flr() directly without first checking if it is
3741 * supported.
3742 */
3743 if (!probe)
3744 pcie_flr(dev);
3745 return 0;
3746 }
3747
3748 #define SOUTH_CHICKEN2 0xc2004
3749 #define PCH_PP_STATUS 0xc7200
3750 #define PCH_PP_CONTROL 0xc7204
3751 #define MSG_CTL 0x45010
3752 #define NSDE_PWR_STATE 0xd0100
3753 #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3754
reset_ivb_igd(struct pci_dev * dev,int probe)3755 static int reset_ivb_igd(struct pci_dev *dev, int probe)
3756 {
3757 void __iomem *mmio_base;
3758 unsigned long timeout;
3759 u32 val;
3760
3761 if (probe)
3762 return 0;
3763
3764 mmio_base = pci_iomap(dev, 0, 0);
3765 if (!mmio_base)
3766 return -ENOMEM;
3767
3768 iowrite32(0x00000002, mmio_base + MSG_CTL);
3769
3770 /*
3771 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3772 * driver loaded sets the right bits. However, this's a reset and
3773 * the bits have been set by i915 previously, so we clobber
3774 * SOUTH_CHICKEN2 register directly here.
3775 */
3776 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3777
3778 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3779 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3780
3781 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3782 do {
3783 val = ioread32(mmio_base + PCH_PP_STATUS);
3784 if ((val & 0xb0000000) == 0)
3785 goto reset_complete;
3786 msleep(10);
3787 } while (time_before(jiffies, timeout));
3788 pci_warn(dev, "timeout during reset\n");
3789
3790 reset_complete:
3791 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3792
3793 pci_iounmap(dev, mmio_base);
3794 return 0;
3795 }
3796
3797 /* Device-specific reset method for Chelsio T4-based adapters */
reset_chelsio_generic_dev(struct pci_dev * dev,int probe)3798 static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3799 {
3800 u16 old_command;
3801 u16 msix_flags;
3802
3803 /*
3804 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3805 * that we have no device-specific reset method.
3806 */
3807 if ((dev->device & 0xf000) != 0x4000)
3808 return -ENOTTY;
3809
3810 /*
3811 * If this is the "probe" phase, return 0 indicating that we can
3812 * reset this device.
3813 */
3814 if (probe)
3815 return 0;
3816
3817 /*
3818 * T4 can wedge if there are DMAs in flight within the chip and Bus
3819 * Master has been disabled. We need to have it on till the Function
3820 * Level Reset completes. (BUS_MASTER is disabled in
3821 * pci_reset_function()).
3822 */
3823 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3824 pci_write_config_word(dev, PCI_COMMAND,
3825 old_command | PCI_COMMAND_MASTER);
3826
3827 /*
3828 * Perform the actual device function reset, saving and restoring
3829 * configuration information around the reset.
3830 */
3831 pci_save_state(dev);
3832
3833 /*
3834 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3835 * are disabled when an MSI-X interrupt message needs to be delivered.
3836 * So we briefly re-enable MSI-X interrupts for the duration of the
3837 * FLR. The pci_restore_state() below will restore the original
3838 * MSI-X state.
3839 */
3840 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3841 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3842 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3843 msix_flags |
3844 PCI_MSIX_FLAGS_ENABLE |
3845 PCI_MSIX_FLAGS_MASKALL);
3846
3847 pcie_flr(dev);
3848
3849 /*
3850 * Restore the configuration information (BAR values, etc.) including
3851 * the original PCI Configuration Space Command word, and return
3852 * success.
3853 */
3854 pci_restore_state(dev);
3855 pci_write_config_word(dev, PCI_COMMAND, old_command);
3856 return 0;
3857 }
3858
3859 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3860 #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3861 #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3862
3863 /*
3864 * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
3865 * FLR where config space reads from the device return -1. We seem to be
3866 * able to avoid this condition if we disable the NVMe controller prior to
3867 * FLR. This quirk is generic for any NVMe class device requiring similar
3868 * assistance to quiesce the device prior to FLR.
3869 *
3870 * NVMe specification: https://nvmexpress.org/resources/specifications/
3871 * Revision 1.0e:
3872 * Chapter 2: Required and optional PCI config registers
3873 * Chapter 3: NVMe control registers
3874 * Chapter 7.3: Reset behavior
3875 */
nvme_disable_and_flr(struct pci_dev * dev,int probe)3876 static int nvme_disable_and_flr(struct pci_dev *dev, int probe)
3877 {
3878 void __iomem *bar;
3879 u16 cmd;
3880 u32 cfg;
3881
3882 if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
3883 !pcie_has_flr(dev) || !pci_resource_start(dev, 0))
3884 return -ENOTTY;
3885
3886 if (probe)
3887 return 0;
3888
3889 bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
3890 if (!bar)
3891 return -ENOTTY;
3892
3893 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3894 pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
3895
3896 cfg = readl(bar + NVME_REG_CC);
3897
3898 /* Disable controller if enabled */
3899 if (cfg & NVME_CC_ENABLE) {
3900 u32 cap = readl(bar + NVME_REG_CAP);
3901 unsigned long timeout;
3902
3903 /*
3904 * Per nvme_disable_ctrl() skip shutdown notification as it
3905 * could complete commands to the admin queue. We only intend
3906 * to quiesce the device before reset.
3907 */
3908 cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
3909
3910 writel(cfg, bar + NVME_REG_CC);
3911
3912 /*
3913 * Some controllers require an additional delay here, see
3914 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet
3915 * supported by this quirk.
3916 */
3917
3918 /* Cap register provides max timeout in 500ms increments */
3919 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
3920
3921 for (;;) {
3922 u32 status = readl(bar + NVME_REG_CSTS);
3923
3924 /* Ready status becomes zero on disable complete */
3925 if (!(status & NVME_CSTS_RDY))
3926 break;
3927
3928 msleep(100);
3929
3930 if (time_after(jiffies, timeout)) {
3931 pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
3932 break;
3933 }
3934 }
3935 }
3936
3937 pci_iounmap(dev, bar);
3938
3939 pcie_flr(dev);
3940
3941 return 0;
3942 }
3943
3944 /*
3945 * Intel DC P3700 NVMe controller will timeout waiting for ready status
3946 * to change after NVMe enable if the driver starts interacting with the
3947 * device too soon after FLR. A 250ms delay after FLR has heuristically
3948 * proven to produce reliably working results for device assignment cases.
3949 */
delay_250ms_after_flr(struct pci_dev * dev,int probe)3950 static int delay_250ms_after_flr(struct pci_dev *dev, int probe)
3951 {
3952 if (!pcie_has_flr(dev))
3953 return -ENOTTY;
3954
3955 if (probe)
3956 return 0;
3957
3958 pcie_flr(dev);
3959
3960 msleep(250);
3961
3962 return 0;
3963 }
3964
3965 #define PCI_DEVICE_ID_HINIC_VF 0x375E
3966 #define HINIC_VF_FLR_TYPE 0x1000
3967 #define HINIC_VF_FLR_CAP_BIT (1UL << 30)
3968 #define HINIC_VF_OP 0xE80
3969 #define HINIC_VF_FLR_PROC_BIT (1UL << 18)
3970 #define HINIC_OPERATION_TIMEOUT 15000 /* 15 seconds */
3971
3972 /* Device-specific reset method for Huawei Intelligent NIC virtual functions */
reset_hinic_vf_dev(struct pci_dev * pdev,int probe)3973 static int reset_hinic_vf_dev(struct pci_dev *pdev, int probe)
3974 {
3975 unsigned long timeout;
3976 void __iomem *bar;
3977 u32 val;
3978
3979 if (probe)
3980 return 0;
3981
3982 bar = pci_iomap(pdev, 0, 0);
3983 if (!bar)
3984 return -ENOTTY;
3985
3986 /* Get and check firmware capabilities */
3987 val = ioread32be(bar + HINIC_VF_FLR_TYPE);
3988 if (!(val & HINIC_VF_FLR_CAP_BIT)) {
3989 pci_iounmap(pdev, bar);
3990 return -ENOTTY;
3991 }
3992
3993 /* Set HINIC_VF_FLR_PROC_BIT for the start of FLR */
3994 val = ioread32be(bar + HINIC_VF_OP);
3995 val = val | HINIC_VF_FLR_PROC_BIT;
3996 iowrite32be(val, bar + HINIC_VF_OP);
3997
3998 pcie_flr(pdev);
3999
4000 /*
4001 * The device must recapture its Bus and Device Numbers after FLR
4002 * in order generate Completions. Issue a config write to let the
4003 * device capture this information.
4004 */
4005 pci_write_config_word(pdev, PCI_VENDOR_ID, 0);
4006
4007 /* Firmware clears HINIC_VF_FLR_PROC_BIT when reset is complete */
4008 timeout = jiffies + msecs_to_jiffies(HINIC_OPERATION_TIMEOUT);
4009 do {
4010 val = ioread32be(bar + HINIC_VF_OP);
4011 if (!(val & HINIC_VF_FLR_PROC_BIT))
4012 goto reset_complete;
4013 msleep(20);
4014 } while (time_before(jiffies, timeout));
4015
4016 val = ioread32be(bar + HINIC_VF_OP);
4017 if (!(val & HINIC_VF_FLR_PROC_BIT))
4018 goto reset_complete;
4019
4020 pci_warn(pdev, "Reset dev timeout, FLR ack reg: %#010x\n", val);
4021
4022 reset_complete:
4023 pci_iounmap(pdev, bar);
4024
4025 return 0;
4026 }
4027
4028 static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
4029 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
4030 reset_intel_82599_sfp_virtfn },
4031 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
4032 reset_ivb_igd },
4033 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
4034 reset_ivb_igd },
4035 { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
4036 { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
4037 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4038 reset_chelsio_generic_dev },
4039 { PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HINIC_VF,
4040 reset_hinic_vf_dev },
4041 { 0 }
4042 };
4043
4044 /*
4045 * These device-specific reset methods are here rather than in a driver
4046 * because when a host assigns a device to a guest VM, the host may need
4047 * to reset the device but probably doesn't have a driver for it.
4048 */
pci_dev_specific_reset(struct pci_dev * dev,int probe)4049 int pci_dev_specific_reset(struct pci_dev *dev, int probe)
4050 {
4051 const struct pci_dev_reset_methods *i;
4052
4053 for (i = pci_dev_reset_methods; i->reset; i++) {
4054 if ((i->vendor == dev->vendor ||
4055 i->vendor == (u16)PCI_ANY_ID) &&
4056 (i->device == dev->device ||
4057 i->device == (u16)PCI_ANY_ID))
4058 return i->reset(dev, probe);
4059 }
4060
4061 return -ENOTTY;
4062 }
4063
quirk_dma_func0_alias(struct pci_dev * dev)4064 static void quirk_dma_func0_alias(struct pci_dev *dev)
4065 {
4066 if (PCI_FUNC(dev->devfn) != 0)
4067 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0), 1);
4068 }
4069
4070 /*
4071 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
4072 *
4073 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
4074 */
4075 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
4076 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
4077
quirk_dma_func1_alias(struct pci_dev * dev)4078 static void quirk_dma_func1_alias(struct pci_dev *dev)
4079 {
4080 if (PCI_FUNC(dev->devfn) != 1)
4081 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1), 1);
4082 }
4083
4084 /*
4085 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
4086 * SKUs function 1 is present and is a legacy IDE controller, in other
4087 * SKUs this function is not present, making this a ghost requester.
4088 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
4089 */
4090 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
4091 quirk_dma_func1_alias);
4092 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
4093 quirk_dma_func1_alias);
4094 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c136 */
4095 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9125,
4096 quirk_dma_func1_alias);
4097 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
4098 quirk_dma_func1_alias);
4099 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
4100 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
4101 quirk_dma_func1_alias);
4102 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
4103 quirk_dma_func1_alias);
4104 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
4105 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
4106 quirk_dma_func1_alias);
4107 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
4108 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
4109 quirk_dma_func1_alias);
4110 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
4111 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
4112 quirk_dma_func1_alias);
4113 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
4114 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
4115 quirk_dma_func1_alias);
4116 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
4117 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
4118 quirk_dma_func1_alias);
4119 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c135 */
4120 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9215,
4121 quirk_dma_func1_alias);
4122 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
4123 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
4124 quirk_dma_func1_alias);
4125 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
4126 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
4127 quirk_dma_func1_alias);
4128 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9235,
4129 quirk_dma_func1_alias);
4130 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
4131 quirk_dma_func1_alias);
4132 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
4133 quirk_dma_func1_alias);
4134 /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
4135 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
4136 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
4137 quirk_dma_func1_alias);
4138 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
4139 DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
4140 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
4141 quirk_dma_func1_alias);
4142
4143 /*
4144 * Some devices DMA with the wrong devfn, not just the wrong function.
4145 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
4146 * the alias is "fixed" and independent of the device devfn.
4147 *
4148 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
4149 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
4150 * single device on the secondary bus. In reality, the single exposed
4151 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
4152 * that provides a bridge to the internal bus of the I/O processor. The
4153 * controller supports private devices, which can be hidden from PCI config
4154 * space. In the case of the Adaptec 3405, a private device at 01.0
4155 * appears to be the DMA engine, which therefore needs to become a DMA
4156 * alias for the device.
4157 */
4158 static const struct pci_device_id fixed_dma_alias_tbl[] = {
4159 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4160 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
4161 .driver_data = PCI_DEVFN(1, 0) },
4162 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4163 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
4164 .driver_data = PCI_DEVFN(1, 0) },
4165 { 0 }
4166 };
4167
quirk_fixed_dma_alias(struct pci_dev * dev)4168 static void quirk_fixed_dma_alias(struct pci_dev *dev)
4169 {
4170 const struct pci_device_id *id;
4171
4172 id = pci_match_id(fixed_dma_alias_tbl, dev);
4173 if (id)
4174 pci_add_dma_alias(dev, id->driver_data, 1);
4175 }
4176 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
4177
4178 /*
4179 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
4180 * using the wrong DMA alias for the device. Some of these devices can be
4181 * used as either forward or reverse bridges, so we need to test whether the
4182 * device is operating in the correct mode. We could probably apply this
4183 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
4184 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
4185 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
4186 */
quirk_use_pcie_bridge_dma_alias(struct pci_dev * pdev)4187 static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
4188 {
4189 if (!pci_is_root_bus(pdev->bus) &&
4190 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4191 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
4192 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
4193 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
4194 }
4195 /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
4196 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
4197 quirk_use_pcie_bridge_dma_alias);
4198 /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
4199 DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
4200 /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
4201 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
4202 /* ITE 8893 has the same problem as the 8892 */
4203 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
4204 /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
4205 DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
4206
4207 /*
4208 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
4209 * be added as aliases to the DMA device in order to allow buffer access
4210 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
4211 * programmed in the EEPROM.
4212 */
quirk_mic_x200_dma_alias(struct pci_dev * pdev)4213 static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
4214 {
4215 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0), 1);
4216 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0), 1);
4217 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3), 1);
4218 }
4219 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
4220 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
4221
4222 /*
4223 * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices
4224 * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx).
4225 *
4226 * Similarly to MIC x200, we need to add DMA aliases to allow buffer access
4227 * when IOMMU is enabled. These aliases allow computational unit access to
4228 * host memory. These aliases mark the whole VCA device as one IOMMU
4229 * group.
4230 *
4231 * All possible slot numbers (0x20) are used, since we are unable to tell
4232 * what slot is used on other side. This quirk is intended for both host
4233 * and computational unit sides. The VCA devices have up to five functions
4234 * (four for DMA channels and one additional).
4235 */
quirk_pex_vca_alias(struct pci_dev * pdev)4236 static void quirk_pex_vca_alias(struct pci_dev *pdev)
4237 {
4238 const unsigned int num_pci_slots = 0x20;
4239 unsigned int slot;
4240
4241 for (slot = 0; slot < num_pci_slots; slot++)
4242 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0), 5);
4243 }
4244 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias);
4245 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias);
4246 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias);
4247 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias);
4248 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias);
4249 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias);
4250
4251 /*
4252 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
4253 * associated not at the root bus, but at a bridge below. This quirk avoids
4254 * generating invalid DMA aliases.
4255 */
quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev * pdev)4256 static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4257 {
4258 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4259 }
4260 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4261 quirk_bridge_cavm_thrx2_pcie_root);
4262 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4263 quirk_bridge_cavm_thrx2_pcie_root);
4264
4265 /*
4266 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4267 * class code. Fix it.
4268 */
quirk_tw686x_class(struct pci_dev * pdev)4269 static void quirk_tw686x_class(struct pci_dev *pdev)
4270 {
4271 u32 class = pdev->class;
4272
4273 /* Use "Multimedia controller" class */
4274 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4275 pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4276 class, pdev->class);
4277 }
4278 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
4279 quirk_tw686x_class);
4280 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
4281 quirk_tw686x_class);
4282 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
4283 quirk_tw686x_class);
4284 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
4285 quirk_tw686x_class);
4286
4287 /*
4288 * Some devices have problems with Transaction Layer Packets with the Relaxed
4289 * Ordering Attribute set. Such devices should mark themselves and other
4290 * device drivers should check before sending TLPs with RO set.
4291 */
quirk_relaxedordering_disable(struct pci_dev * dev)4292 static void quirk_relaxedordering_disable(struct pci_dev *dev)
4293 {
4294 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4295 pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4296 }
4297
4298 /*
4299 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4300 * Complex have a Flow Control Credit issue which can cause performance
4301 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4302 */
4303 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4304 quirk_relaxedordering_disable);
4305 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4306 quirk_relaxedordering_disable);
4307 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4308 quirk_relaxedordering_disable);
4309 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4310 quirk_relaxedordering_disable);
4311 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4312 quirk_relaxedordering_disable);
4313 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4314 quirk_relaxedordering_disable);
4315 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4316 quirk_relaxedordering_disable);
4317 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4318 quirk_relaxedordering_disable);
4319 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4320 quirk_relaxedordering_disable);
4321 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4322 quirk_relaxedordering_disable);
4323 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4324 quirk_relaxedordering_disable);
4325 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4326 quirk_relaxedordering_disable);
4327 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4328 quirk_relaxedordering_disable);
4329 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4330 quirk_relaxedordering_disable);
4331 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4332 quirk_relaxedordering_disable);
4333 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4334 quirk_relaxedordering_disable);
4335 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4336 quirk_relaxedordering_disable);
4337 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4338 quirk_relaxedordering_disable);
4339 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4340 quirk_relaxedordering_disable);
4341 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4342 quirk_relaxedordering_disable);
4343 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4344 quirk_relaxedordering_disable);
4345 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4346 quirk_relaxedordering_disable);
4347 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4348 quirk_relaxedordering_disable);
4349 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4350 quirk_relaxedordering_disable);
4351 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4352 quirk_relaxedordering_disable);
4353 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4354 quirk_relaxedordering_disable);
4355 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4356 quirk_relaxedordering_disable);
4357 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4358 quirk_relaxedordering_disable);
4359
4360 /*
4361 * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
4362 * where Upstream Transaction Layer Packets with the Relaxed Ordering
4363 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4364 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
4365 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4366 * November 10, 2010). As a result, on this platform we can't use Relaxed
4367 * Ordering for Upstream TLPs.
4368 */
4369 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4370 quirk_relaxedordering_disable);
4371 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4372 quirk_relaxedordering_disable);
4373 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4374 quirk_relaxedordering_disable);
4375
4376 /*
4377 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4378 * values for the Attribute as were supplied in the header of the
4379 * corresponding Request, except as explicitly allowed when IDO is used."
4380 *
4381 * If a non-compliant device generates a completion with a different
4382 * attribute than the request, the receiver may accept it (which itself
4383 * seems non-compliant based on sec 2.3.2), or it may handle it as a
4384 * Malformed TLP or an Unexpected Completion, which will probably lead to a
4385 * device access timeout.
4386 *
4387 * If the non-compliant device generates completions with zero attributes
4388 * (instead of copying the attributes from the request), we can work around
4389 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4390 * upstream devices so they always generate requests with zero attributes.
4391 *
4392 * This affects other devices under the same Root Port, but since these
4393 * attributes are performance hints, there should be no functional problem.
4394 *
4395 * Note that Configuration Space accesses are never supposed to have TLP
4396 * Attributes, so we're safe waiting till after any Configuration Space
4397 * accesses to do the Root Port fixup.
4398 */
quirk_disable_root_port_attributes(struct pci_dev * pdev)4399 static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4400 {
4401 struct pci_dev *root_port = pcie_find_root_port(pdev);
4402
4403 if (!root_port) {
4404 pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
4405 return;
4406 }
4407
4408 pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4409 dev_name(&pdev->dev));
4410 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4411 PCI_EXP_DEVCTL_RELAX_EN |
4412 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4413 }
4414
4415 /*
4416 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4417 * Completion it generates.
4418 */
quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev * pdev)4419 static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4420 {
4421 /*
4422 * This mask/compare operation selects for Physical Function 4 on a
4423 * T5. We only need to fix up the Root Port once for any of the
4424 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4425 * 0x54xx so we use that one.
4426 */
4427 if ((pdev->device & 0xff00) == 0x5400)
4428 quirk_disable_root_port_attributes(pdev);
4429 }
4430 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4431 quirk_chelsio_T5_disable_root_port_attributes);
4432
4433 /*
4434 * pci_acs_ctrl_enabled - compare desired ACS controls with those provided
4435 * by a device
4436 * @acs_ctrl_req: Bitmask of desired ACS controls
4437 * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by
4438 * the hardware design
4439 *
4440 * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included
4441 * in @acs_ctrl_ena, i.e., the device provides all the access controls the
4442 * caller desires. Return 0 otherwise.
4443 */
pci_acs_ctrl_enabled(u16 acs_ctrl_req,u16 acs_ctrl_ena)4444 static int pci_acs_ctrl_enabled(u16 acs_ctrl_req, u16 acs_ctrl_ena)
4445 {
4446 if ((acs_ctrl_req & acs_ctrl_ena) == acs_ctrl_req)
4447 return 1;
4448 return 0;
4449 }
4450
4451 /*
4452 * AMD has indicated that the devices below do not support peer-to-peer
4453 * in any system where they are found in the southbridge with an AMD
4454 * IOMMU in the system. Multifunction devices that do not support
4455 * peer-to-peer between functions can claim to support a subset of ACS.
4456 * Such devices effectively enable request redirect (RR) and completion
4457 * redirect (CR) since all transactions are redirected to the upstream
4458 * root complex.
4459 *
4460 * https://lore.kernel.org/r/201207111426.q6BEQTbh002928@mail.maya.org/
4461 * https://lore.kernel.org/r/20120711165854.GM25282@amd.com/
4462 * https://lore.kernel.org/r/20121005130857.GX4009@amd.com/
4463 *
4464 * 1002:4385 SBx00 SMBus Controller
4465 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4466 * 1002:4383 SBx00 Azalia (Intel HDA)
4467 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4468 * 1002:4384 SBx00 PCI to PCI Bridge
4469 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
4470 *
4471 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4472 *
4473 * 1022:780f [AMD] FCH PCI Bridge
4474 * 1022:7809 [AMD] FCH USB OHCI Controller
4475 */
pci_quirk_amd_sb_acs(struct pci_dev * dev,u16 acs_flags)4476 static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4477 {
4478 #ifdef CONFIG_ACPI
4479 struct acpi_table_header *header = NULL;
4480 acpi_status status;
4481
4482 /* Targeting multifunction devices on the SB (appears on root bus) */
4483 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4484 return -ENODEV;
4485
4486 /* The IVRS table describes the AMD IOMMU */
4487 status = acpi_get_table("IVRS", 0, &header);
4488 if (ACPI_FAILURE(status))
4489 return -ENODEV;
4490
4491 acpi_put_table(header);
4492
4493 /* Filter out flags not applicable to multifunction */
4494 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4495
4496 return pci_acs_ctrl_enabled(acs_flags, PCI_ACS_RR | PCI_ACS_CR);
4497 #else
4498 return -ENODEV;
4499 #endif
4500 }
4501
pci_quirk_cavium_acs_match(struct pci_dev * dev)4502 static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4503 {
4504 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4505 return false;
4506
4507 switch (dev->device) {
4508 /*
4509 * Effectively selects all downstream ports for whole ThunderX1
4510 * (which represents 8 SoCs).
4511 */
4512 case 0xa000 ... 0xa7ff: /* ThunderX1 */
4513 case 0xaf84: /* ThunderX2 */
4514 case 0xb884: /* ThunderX3 */
4515 return true;
4516 default:
4517 return false;
4518 }
4519 }
4520
pci_quirk_cavium_acs(struct pci_dev * dev,u16 acs_flags)4521 static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4522 {
4523 if (!pci_quirk_cavium_acs_match(dev))
4524 return -ENOTTY;
4525
4526 /*
4527 * Cavium Root Ports don't advertise an ACS capability. However,
4528 * the RTL internally implements similar protection as if ACS had
4529 * Source Validation, Request Redirection, Completion Redirection,
4530 * and Upstream Forwarding features enabled. Assert that the
4531 * hardware implements and enables equivalent ACS functionality for
4532 * these flags.
4533 */
4534 return pci_acs_ctrl_enabled(acs_flags,
4535 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4536 }
4537
pci_quirk_xgene_acs(struct pci_dev * dev,u16 acs_flags)4538 static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4539 {
4540 /*
4541 * X-Gene Root Ports matching this quirk do not allow peer-to-peer
4542 * transactions with others, allowing masking out these bits as if they
4543 * were unimplemented in the ACS capability.
4544 */
4545 return pci_acs_ctrl_enabled(acs_flags,
4546 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4547 }
4548
4549 /*
4550 * Many Zhaoxin Root Ports and Switch Downstream Ports have no ACS capability.
4551 * But the implementation could block peer-to-peer transactions between them
4552 * and provide ACS-like functionality.
4553 */
pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev * dev,u16 acs_flags)4554 static int pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev *dev, u16 acs_flags)
4555 {
4556 if (!pci_is_pcie(dev) ||
4557 ((pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) &&
4558 (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)))
4559 return -ENOTTY;
4560
4561 /*
4562 * Future Zhaoxin Root Ports and Switch Downstream Ports will
4563 * implement ACS capability in accordance with the PCIe Spec.
4564 */
4565 switch (dev->device) {
4566 case 0x0710 ... 0x071e:
4567 case 0x0721:
4568 case 0x0723 ... 0x0752:
4569 return pci_acs_ctrl_enabled(acs_flags,
4570 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4571 }
4572
4573 return false;
4574 }
4575
4576 /*
4577 * Many Intel PCH Root Ports do provide ACS-like features to disable peer
4578 * transactions and validate bus numbers in requests, but do not provide an
4579 * actual PCIe ACS capability. This is the list of device IDs known to fall
4580 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4581 */
4582 static const u16 pci_quirk_intel_pch_acs_ids[] = {
4583 /* Ibexpeak PCH */
4584 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4585 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4586 /* Cougarpoint PCH */
4587 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4588 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4589 /* Pantherpoint PCH */
4590 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4591 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4592 /* Lynxpoint-H PCH */
4593 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4594 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4595 /* Lynxpoint-LP PCH */
4596 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4597 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4598 /* Wildcat PCH */
4599 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4600 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
4601 /* Patsburg (X79) PCH */
4602 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
4603 /* Wellsburg (X99) PCH */
4604 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4605 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
4606 /* Lynx Point (9 series) PCH */
4607 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
4608 };
4609
pci_quirk_intel_pch_acs_match(struct pci_dev * dev)4610 static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4611 {
4612 int i;
4613
4614 /* Filter out a few obvious non-matches first */
4615 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4616 return false;
4617
4618 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4619 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4620 return true;
4621
4622 return false;
4623 }
4624
pci_quirk_intel_pch_acs(struct pci_dev * dev,u16 acs_flags)4625 static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4626 {
4627 if (!pci_quirk_intel_pch_acs_match(dev))
4628 return -ENOTTY;
4629
4630 if (dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK)
4631 return pci_acs_ctrl_enabled(acs_flags,
4632 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4633
4634 return pci_acs_ctrl_enabled(acs_flags, 0);
4635 }
4636
4637 /*
4638 * These QCOM Root Ports do provide ACS-like features to disable peer
4639 * transactions and validate bus numbers in requests, but do not provide an
4640 * actual PCIe ACS capability. Hardware supports source validation but it
4641 * will report the issue as Completer Abort instead of ACS Violation.
4642 * Hardware doesn't support peer-to-peer and each Root Port is a Root
4643 * Complex with unique segment numbers. It is not possible for one Root
4644 * Port to pass traffic to another Root Port. All PCIe transactions are
4645 * terminated inside the Root Port.
4646 */
pci_quirk_qcom_rp_acs(struct pci_dev * dev,u16 acs_flags)4647 static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4648 {
4649 return pci_acs_ctrl_enabled(acs_flags,
4650 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4651 }
4652
4653 /*
4654 * Each of these NXP Root Ports is in a Root Complex with a unique segment
4655 * number and does provide isolation features to disable peer transactions
4656 * and validate bus numbers in requests, but does not provide an ACS
4657 * capability.
4658 */
pci_quirk_nxp_rp_acs(struct pci_dev * dev,u16 acs_flags)4659 static int pci_quirk_nxp_rp_acs(struct pci_dev *dev, u16 acs_flags)
4660 {
4661 return pci_acs_ctrl_enabled(acs_flags,
4662 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4663 }
4664
pci_quirk_al_acs(struct pci_dev * dev,u16 acs_flags)4665 static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags)
4666 {
4667 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4668 return -ENOTTY;
4669
4670 /*
4671 * Amazon's Annapurna Labs root ports don't include an ACS capability,
4672 * but do include ACS-like functionality. The hardware doesn't support
4673 * peer-to-peer transactions via the root port and each has a unique
4674 * segment number.
4675 *
4676 * Additionally, the root ports cannot send traffic to each other.
4677 */
4678 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4679
4680 return acs_flags ? 0 : 1;
4681 }
4682
4683 /*
4684 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4685 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4686 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4687 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4688 * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4689 * control register is at offset 8 instead of 6 and we should probably use
4690 * dword accesses to them. This applies to the following PCI Device IDs, as
4691 * found in volume 1 of the datasheet[2]:
4692 *
4693 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4694 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4695 *
4696 * N.B. This doesn't fix what lspci shows.
4697 *
4698 * The 100 series chipset specification update includes this as errata #23[3].
4699 *
4700 * The 200 series chipset (Union Point) has the same bug according to the
4701 * specification update (Intel 200 Series Chipset Family Platform Controller
4702 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4703 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4704 * chipset include:
4705 *
4706 * 0xa290-0xa29f PCI Express Root port #{0-16}
4707 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4708 *
4709 * Mobile chipsets are also affected, 7th & 8th Generation
4710 * Specification update confirms ACS errata 22, status no fix: (7th Generation
4711 * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4712 * Processor Family I/O for U Quad Core Platforms Specification Update,
4713 * August 2017, Revision 002, Document#: 334660-002)[6]
4714 * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4715 * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4716 * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4717 *
4718 * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4719 *
4720 * [1] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4721 * [2] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4722 * [3] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4723 * [4] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4724 * [5] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
4725 * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4726 * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
4727 */
pci_quirk_intel_spt_pch_acs_match(struct pci_dev * dev)4728 static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4729 {
4730 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4731 return false;
4732
4733 switch (dev->device) {
4734 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4735 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4736 case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
4737 return true;
4738 }
4739
4740 return false;
4741 }
4742
4743 #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4744
pci_quirk_intel_spt_pch_acs(struct pci_dev * dev,u16 acs_flags)4745 static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4746 {
4747 int pos;
4748 u32 cap, ctrl;
4749
4750 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4751 return -ENOTTY;
4752
4753 pos = dev->acs_cap;
4754 if (!pos)
4755 return -ENOTTY;
4756
4757 /* see pci_acs_flags_enabled() */
4758 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4759 acs_flags &= (cap | PCI_ACS_EC);
4760
4761 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4762
4763 return pci_acs_ctrl_enabled(acs_flags, ctrl);
4764 }
4765
pci_quirk_mf_endpoint_acs(struct pci_dev * dev,u16 acs_flags)4766 static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
4767 {
4768 /*
4769 * SV, TB, and UF are not relevant to multifunction endpoints.
4770 *
4771 * Multifunction devices are only required to implement RR, CR, and DT
4772 * in their ACS capability if they support peer-to-peer transactions.
4773 * Devices matching this quirk have been verified by the vendor to not
4774 * perform peer-to-peer with other functions, allowing us to mask out
4775 * these bits as if they were unimplemented in the ACS capability.
4776 */
4777 return pci_acs_ctrl_enabled(acs_flags,
4778 PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4779 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4780 }
4781
pci_quirk_rciep_acs(struct pci_dev * dev,u16 acs_flags)4782 static int pci_quirk_rciep_acs(struct pci_dev *dev, u16 acs_flags)
4783 {
4784 /*
4785 * Intel RCiEP's are required to allow p2p only on translated
4786 * addresses. Refer to Intel VT-d specification, r3.1, sec 3.16,
4787 * "Root-Complex Peer to Peer Considerations".
4788 */
4789 if (pci_pcie_type(dev) != PCI_EXP_TYPE_RC_END)
4790 return -ENOTTY;
4791
4792 return pci_acs_ctrl_enabled(acs_flags,
4793 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4794 }
4795
pci_quirk_brcm_acs(struct pci_dev * dev,u16 acs_flags)4796 static int pci_quirk_brcm_acs(struct pci_dev *dev, u16 acs_flags)
4797 {
4798 /*
4799 * iProc PAXB Root Ports don't advertise an ACS capability, but
4800 * they do not allow peer-to-peer transactions between Root Ports.
4801 * Allow each Root Port to be in a separate IOMMU group by masking
4802 * SV/RR/CR/UF bits.
4803 */
4804 return pci_acs_ctrl_enabled(acs_flags,
4805 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4806 }
4807
4808 /*
4809 * Wangxun 10G/1G NICs have no ACS capability, and on multi-function
4810 * devices, peer-to-peer transactions are not be used between the functions.
4811 * So add an ACS quirk for below devices to isolate functions.
4812 * SFxxx 1G NICs(em).
4813 * RP1000/RP2000 10G NICs(sp).
4814 */
pci_quirk_wangxun_nic_acs(struct pci_dev * dev,u16 acs_flags)4815 static int pci_quirk_wangxun_nic_acs(struct pci_dev *dev, u16 acs_flags)
4816 {
4817 switch (dev->device) {
4818 case 0x0100 ... 0x010F:
4819 case 0x1001:
4820 case 0x2001:
4821 return pci_acs_ctrl_enabled(acs_flags,
4822 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4823 }
4824
4825 return false;
4826 }
4827
4828 static const struct pci_dev_acs_enabled {
4829 u16 vendor;
4830 u16 device;
4831 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4832 } pci_dev_acs_enabled[] = {
4833 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4834 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4835 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4836 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4837 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4838 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
4839 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4840 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
4841 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4842 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
4843 { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
4844 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4845 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4846 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4847 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4848 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4849 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4850 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4851 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4852 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4853 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4854 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4855 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4856 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4857 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4858 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4859 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4860 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4861 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4862 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4863 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
4864 /* 82580 */
4865 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4866 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4867 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4868 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4869 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4870 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4871 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4872 /* 82576 */
4873 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4874 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4875 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4876 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4877 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4878 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4879 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4880 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4881 /* 82575 */
4882 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4883 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4884 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4885 /* I350 */
4886 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4887 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4888 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4889 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4890 /* 82571 (Quads omitted due to non-ACS switch) */
4891 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4892 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4893 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4894 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
4895 /* I219 */
4896 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4897 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
4898 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_rciep_acs },
4899 /* QCOM QDF2xxx root ports */
4900 { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
4901 { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
4902 /* HXT SD4800 root ports. The ACS design is same as QCOM QDF2xxx */
4903 { PCI_VENDOR_ID_HXT, 0x0401, pci_quirk_qcom_rp_acs },
4904 /* Intel PCH root ports */
4905 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
4906 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
4907 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4908 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
4909 /* Cavium ThunderX */
4910 { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
4911 /* Cavium multi-function devices */
4912 { PCI_VENDOR_ID_CAVIUM, 0xA026, pci_quirk_mf_endpoint_acs },
4913 { PCI_VENDOR_ID_CAVIUM, 0xA059, pci_quirk_mf_endpoint_acs },
4914 { PCI_VENDOR_ID_CAVIUM, 0xA060, pci_quirk_mf_endpoint_acs },
4915 /* APM X-Gene */
4916 { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
4917 /* Ampere Computing */
4918 { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
4919 { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
4920 { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
4921 { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
4922 { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
4923 { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
4924 { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
4925 { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
4926 /* Broadcom multi-function device */
4927 { PCI_VENDOR_ID_BROADCOM, 0x16D7, pci_quirk_mf_endpoint_acs },
4928 { PCI_VENDOR_ID_BROADCOM, 0x1750, pci_quirk_mf_endpoint_acs },
4929 { PCI_VENDOR_ID_BROADCOM, 0x1751, pci_quirk_mf_endpoint_acs },
4930 { PCI_VENDOR_ID_BROADCOM, 0x1752, pci_quirk_mf_endpoint_acs },
4931 { PCI_VENDOR_ID_BROADCOM, 0xD714, pci_quirk_brcm_acs },
4932 /* Amazon Annapurna Labs */
4933 { PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs },
4934 /* Zhaoxin multi-function devices */
4935 { PCI_VENDOR_ID_ZHAOXIN, 0x3038, pci_quirk_mf_endpoint_acs },
4936 { PCI_VENDOR_ID_ZHAOXIN, 0x3104, pci_quirk_mf_endpoint_acs },
4937 { PCI_VENDOR_ID_ZHAOXIN, 0x9083, pci_quirk_mf_endpoint_acs },
4938 /* NXP root ports, xx=16, 12, or 08 cores */
4939 /* LX2xx0A : without security features + CAN-FD */
4940 { PCI_VENDOR_ID_NXP, 0x8d81, pci_quirk_nxp_rp_acs },
4941 { PCI_VENDOR_ID_NXP, 0x8da1, pci_quirk_nxp_rp_acs },
4942 { PCI_VENDOR_ID_NXP, 0x8d83, pci_quirk_nxp_rp_acs },
4943 /* LX2xx0C : security features + CAN-FD */
4944 { PCI_VENDOR_ID_NXP, 0x8d80, pci_quirk_nxp_rp_acs },
4945 { PCI_VENDOR_ID_NXP, 0x8da0, pci_quirk_nxp_rp_acs },
4946 { PCI_VENDOR_ID_NXP, 0x8d82, pci_quirk_nxp_rp_acs },
4947 /* LX2xx0E : security features + CAN */
4948 { PCI_VENDOR_ID_NXP, 0x8d90, pci_quirk_nxp_rp_acs },
4949 { PCI_VENDOR_ID_NXP, 0x8db0, pci_quirk_nxp_rp_acs },
4950 { PCI_VENDOR_ID_NXP, 0x8d92, pci_quirk_nxp_rp_acs },
4951 /* LX2xx0N : without security features + CAN */
4952 { PCI_VENDOR_ID_NXP, 0x8d91, pci_quirk_nxp_rp_acs },
4953 { PCI_VENDOR_ID_NXP, 0x8db1, pci_quirk_nxp_rp_acs },
4954 { PCI_VENDOR_ID_NXP, 0x8d93, pci_quirk_nxp_rp_acs },
4955 /* LX2xx2A : without security features + CAN-FD */
4956 { PCI_VENDOR_ID_NXP, 0x8d89, pci_quirk_nxp_rp_acs },
4957 { PCI_VENDOR_ID_NXP, 0x8da9, pci_quirk_nxp_rp_acs },
4958 { PCI_VENDOR_ID_NXP, 0x8d8b, pci_quirk_nxp_rp_acs },
4959 /* LX2xx2C : security features + CAN-FD */
4960 { PCI_VENDOR_ID_NXP, 0x8d88, pci_quirk_nxp_rp_acs },
4961 { PCI_VENDOR_ID_NXP, 0x8da8, pci_quirk_nxp_rp_acs },
4962 { PCI_VENDOR_ID_NXP, 0x8d8a, pci_quirk_nxp_rp_acs },
4963 /* LX2xx2E : security features + CAN */
4964 { PCI_VENDOR_ID_NXP, 0x8d98, pci_quirk_nxp_rp_acs },
4965 { PCI_VENDOR_ID_NXP, 0x8db8, pci_quirk_nxp_rp_acs },
4966 { PCI_VENDOR_ID_NXP, 0x8d9a, pci_quirk_nxp_rp_acs },
4967 /* LX2xx2N : without security features + CAN */
4968 { PCI_VENDOR_ID_NXP, 0x8d99, pci_quirk_nxp_rp_acs },
4969 { PCI_VENDOR_ID_NXP, 0x8db9, pci_quirk_nxp_rp_acs },
4970 { PCI_VENDOR_ID_NXP, 0x8d9b, pci_quirk_nxp_rp_acs },
4971 /* Zhaoxin Root/Downstream Ports */
4972 { PCI_VENDOR_ID_ZHAOXIN, PCI_ANY_ID, pci_quirk_zhaoxin_pcie_ports_acs },
4973 /* Wangxun nics */
4974 { PCI_VENDOR_ID_WANGXUN, PCI_ANY_ID, pci_quirk_wangxun_nic_acs },
4975 { 0 }
4976 };
4977
4978 /*
4979 * pci_dev_specific_acs_enabled - check whether device provides ACS controls
4980 * @dev: PCI device
4981 * @acs_flags: Bitmask of desired ACS controls
4982 *
4983 * Returns:
4984 * -ENOTTY: No quirk applies to this device; we can't tell whether the
4985 * device provides the desired controls
4986 * 0: Device does not provide all the desired controls
4987 * >0: Device provides all the controls in @acs_flags
4988 */
pci_dev_specific_acs_enabled(struct pci_dev * dev,u16 acs_flags)4989 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4990 {
4991 const struct pci_dev_acs_enabled *i;
4992 int ret;
4993
4994 /*
4995 * Allow devices that do not expose standard PCIe ACS capabilities
4996 * or control to indicate their support here. Multi-function express
4997 * devices which do not allow internal peer-to-peer between functions,
4998 * but do not implement PCIe ACS may wish to return true here.
4999 */
5000 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
5001 if ((i->vendor == dev->vendor ||
5002 i->vendor == (u16)PCI_ANY_ID) &&
5003 (i->device == dev->device ||
5004 i->device == (u16)PCI_ANY_ID)) {
5005 ret = i->acs_enabled(dev, acs_flags);
5006 if (ret >= 0)
5007 return ret;
5008 }
5009 }
5010
5011 return -ENOTTY;
5012 }
5013
5014 /* Config space offset of Root Complex Base Address register */
5015 #define INTEL_LPC_RCBA_REG 0xf0
5016 /* 31:14 RCBA address */
5017 #define INTEL_LPC_RCBA_MASK 0xffffc000
5018 /* RCBA Enable */
5019 #define INTEL_LPC_RCBA_ENABLE (1 << 0)
5020
5021 /* Backbone Scratch Pad Register */
5022 #define INTEL_BSPR_REG 0x1104
5023 /* Backbone Peer Non-Posted Disable */
5024 #define INTEL_BSPR_REG_BPNPD (1 << 8)
5025 /* Backbone Peer Posted Disable */
5026 #define INTEL_BSPR_REG_BPPD (1 << 9)
5027
5028 /* Upstream Peer Decode Configuration Register */
5029 #define INTEL_UPDCR_REG 0x1014
5030 /* 5:0 Peer Decode Enable bits */
5031 #define INTEL_UPDCR_REG_MASK 0x3f
5032
pci_quirk_enable_intel_lpc_acs(struct pci_dev * dev)5033 static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
5034 {
5035 u32 rcba, bspr, updcr;
5036 void __iomem *rcba_mem;
5037
5038 /*
5039 * Read the RCBA register from the LPC (D31:F0). PCH root ports
5040 * are D28:F* and therefore get probed before LPC, thus we can't
5041 * use pci_get_slot()/pci_read_config_dword() here.
5042 */
5043 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
5044 INTEL_LPC_RCBA_REG, &rcba);
5045 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
5046 return -EINVAL;
5047
5048 rcba_mem = ioremap(rcba & INTEL_LPC_RCBA_MASK,
5049 PAGE_ALIGN(INTEL_UPDCR_REG));
5050 if (!rcba_mem)
5051 return -ENOMEM;
5052
5053 /*
5054 * The BSPR can disallow peer cycles, but it's set by soft strap and
5055 * therefore read-only. If both posted and non-posted peer cycles are
5056 * disallowed, we're ok. If either are allowed, then we need to use
5057 * the UPDCR to disable peer decodes for each port. This provides the
5058 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
5059 */
5060 bspr = readl(rcba_mem + INTEL_BSPR_REG);
5061 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
5062 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
5063 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
5064 if (updcr & INTEL_UPDCR_REG_MASK) {
5065 pci_info(dev, "Disabling UPDCR peer decodes\n");
5066 updcr &= ~INTEL_UPDCR_REG_MASK;
5067 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
5068 }
5069 }
5070
5071 iounmap(rcba_mem);
5072 return 0;
5073 }
5074
5075 /* Miscellaneous Port Configuration register */
5076 #define INTEL_MPC_REG 0xd8
5077 /* MPC: Invalid Receive Bus Number Check Enable */
5078 #define INTEL_MPC_REG_IRBNCE (1 << 26)
5079
pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev * dev)5080 static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
5081 {
5082 u32 mpc;
5083
5084 /*
5085 * When enabled, the IRBNCE bit of the MPC register enables the
5086 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
5087 * ensures that requester IDs fall within the bus number range
5088 * of the bridge. Enable if not already.
5089 */
5090 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
5091 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
5092 pci_info(dev, "Enabling MPC IRBNCE\n");
5093 mpc |= INTEL_MPC_REG_IRBNCE;
5094 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
5095 }
5096 }
5097
5098 /*
5099 * Currently this quirk does the equivalent of
5100 * PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
5101 *
5102 * TODO: This quirk also needs to do equivalent of PCI_ACS_TB,
5103 * if dev->external_facing || dev->untrusted
5104 */
pci_quirk_enable_intel_pch_acs(struct pci_dev * dev)5105 static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
5106 {
5107 if (!pci_quirk_intel_pch_acs_match(dev))
5108 return -ENOTTY;
5109
5110 if (pci_quirk_enable_intel_lpc_acs(dev)) {
5111 pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
5112 return 0;
5113 }
5114
5115 pci_quirk_enable_intel_rp_mpc_acs(dev);
5116
5117 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
5118
5119 pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
5120
5121 return 0;
5122 }
5123
pci_quirk_enable_intel_spt_pch_acs(struct pci_dev * dev)5124 static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
5125 {
5126 int pos;
5127 u32 cap, ctrl;
5128
5129 if (!pci_quirk_intel_spt_pch_acs_match(dev))
5130 return -ENOTTY;
5131
5132 pos = dev->acs_cap;
5133 if (!pos)
5134 return -ENOTTY;
5135
5136 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5137 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5138
5139 ctrl |= (cap & PCI_ACS_SV);
5140 ctrl |= (cap & PCI_ACS_RR);
5141 ctrl |= (cap & PCI_ACS_CR);
5142 ctrl |= (cap & PCI_ACS_UF);
5143
5144 if (dev->external_facing || dev->untrusted)
5145 ctrl |= (cap & PCI_ACS_TB);
5146
5147 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5148
5149 pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
5150
5151 return 0;
5152 }
5153
pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev * dev)5154 static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
5155 {
5156 int pos;
5157 u32 cap, ctrl;
5158
5159 if (!pci_quirk_intel_spt_pch_acs_match(dev))
5160 return -ENOTTY;
5161
5162 pos = dev->acs_cap;
5163 if (!pos)
5164 return -ENOTTY;
5165
5166 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
5167 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
5168
5169 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
5170
5171 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
5172
5173 pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
5174
5175 return 0;
5176 }
5177
5178 static const struct pci_dev_acs_ops {
5179 u16 vendor;
5180 u16 device;
5181 int (*enable_acs)(struct pci_dev *dev);
5182 int (*disable_acs_redir)(struct pci_dev *dev);
5183 } pci_dev_acs_ops[] = {
5184 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5185 .enable_acs = pci_quirk_enable_intel_pch_acs,
5186 },
5187 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
5188 .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
5189 .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
5190 },
5191 };
5192
pci_dev_specific_enable_acs(struct pci_dev * dev)5193 int pci_dev_specific_enable_acs(struct pci_dev *dev)
5194 {
5195 const struct pci_dev_acs_ops *p;
5196 int i, ret;
5197
5198 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5199 p = &pci_dev_acs_ops[i];
5200 if ((p->vendor == dev->vendor ||
5201 p->vendor == (u16)PCI_ANY_ID) &&
5202 (p->device == dev->device ||
5203 p->device == (u16)PCI_ANY_ID) &&
5204 p->enable_acs) {
5205 ret = p->enable_acs(dev);
5206 if (ret >= 0)
5207 return ret;
5208 }
5209 }
5210
5211 return -ENOTTY;
5212 }
5213
pci_dev_specific_disable_acs_redir(struct pci_dev * dev)5214 int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
5215 {
5216 const struct pci_dev_acs_ops *p;
5217 int i, ret;
5218
5219 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5220 p = &pci_dev_acs_ops[i];
5221 if ((p->vendor == dev->vendor ||
5222 p->vendor == (u16)PCI_ANY_ID) &&
5223 (p->device == dev->device ||
5224 p->device == (u16)PCI_ANY_ID) &&
5225 p->disable_acs_redir) {
5226 ret = p->disable_acs_redir(dev);
5227 if (ret >= 0)
5228 return ret;
5229 }
5230 }
5231
5232 return -ENOTTY;
5233 }
5234
5235 /*
5236 * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
5237 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
5238 * Next Capability pointer in the MSI Capability Structure should point to
5239 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
5240 * the list.
5241 */
quirk_intel_qat_vf_cap(struct pci_dev * pdev)5242 static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
5243 {
5244 int pos, i = 0;
5245 u8 next_cap;
5246 u16 reg16, *cap;
5247 struct pci_cap_saved_state *state;
5248
5249 /* Bail if the hardware bug is fixed */
5250 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
5251 return;
5252
5253 /* Bail if MSI Capability Structure is not found for some reason */
5254 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
5255 if (!pos)
5256 return;
5257
5258 /*
5259 * Bail if Next Capability pointer in the MSI Capability Structure
5260 * is not the expected incorrect 0x00.
5261 */
5262 pci_read_config_byte(pdev, pos + 1, &next_cap);
5263 if (next_cap)
5264 return;
5265
5266 /*
5267 * PCIe Capability Structure is expected to be at 0x50 and should
5268 * terminate the list (Next Capability pointer is 0x00). Verify
5269 * Capability Id and Next Capability pointer is as expected.
5270 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
5271 * to correctly set kernel data structures which have already been
5272 * set incorrectly due to the hardware bug.
5273 */
5274 pos = 0x50;
5275 pci_read_config_word(pdev, pos, ®16);
5276 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
5277 u32 status;
5278 #ifndef PCI_EXP_SAVE_REGS
5279 #define PCI_EXP_SAVE_REGS 7
5280 #endif
5281 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
5282
5283 pdev->pcie_cap = pos;
5284 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16);
5285 pdev->pcie_flags_reg = reg16;
5286 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16);
5287 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
5288
5289 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
5290 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
5291 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
5292 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
5293
5294 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
5295 return;
5296
5297 /* Save PCIe cap */
5298 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
5299 if (!state)
5300 return;
5301
5302 state->cap.cap_nr = PCI_CAP_ID_EXP;
5303 state->cap.cap_extended = 0;
5304 state->cap.size = size;
5305 cap = (u16 *)&state->cap.data[0];
5306 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
5307 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
5308 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
5309 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
5310 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
5311 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
5312 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
5313 hlist_add_head(&state->next, &pdev->saved_cap_space);
5314 }
5315 }
5316 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
5317
5318 /*
5319 * FLR may cause the following to devices to hang:
5320 *
5321 * AMD Starship/Matisse HD Audio Controller 0x1487
5322 * AMD Starship USB 3.0 Host Controller 0x148c
5323 * AMD Matisse USB 3.0 Host Controller 0x149c
5324 * Intel 82579LM Gigabit Ethernet Controller 0x1502
5325 * Intel 82579V Gigabit Ethernet Controller 0x1503
5326 *
5327 */
quirk_no_flr(struct pci_dev * dev)5328 static void quirk_no_flr(struct pci_dev *dev)
5329 {
5330 dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
5331 }
5332 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x1487, quirk_no_flr);
5333 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x148c, quirk_no_flr);
5334 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x149c, quirk_no_flr);
5335 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x7901, quirk_no_flr);
5336 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_no_flr);
5337 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_no_flr);
5338
quirk_no_ext_tags(struct pci_dev * pdev)5339 static void quirk_no_ext_tags(struct pci_dev *pdev)
5340 {
5341 struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
5342
5343 if (!bridge)
5344 return;
5345
5346 bridge->no_ext_tags = 1;
5347 pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
5348
5349 pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
5350 }
5351 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
5352 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
5353 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
5354 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
5355 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
5356 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
5357 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
5358
5359 #ifdef CONFIG_PCI_ATS
quirk_no_ats(struct pci_dev * pdev)5360 static void quirk_no_ats(struct pci_dev *pdev)
5361 {
5362 pci_info(pdev, "disabling ATS\n");
5363 pdev->ats_cap = 0;
5364 }
5365
5366 /*
5367 * Some devices require additional driver setup to enable ATS. Don't use
5368 * ATS for those devices as ATS will be enabled before the driver has had a
5369 * chance to load and configure the device.
5370 */
quirk_amd_harvest_no_ats(struct pci_dev * pdev)5371 static void quirk_amd_harvest_no_ats(struct pci_dev *pdev)
5372 {
5373 if ((pdev->device == 0x7312 && pdev->revision != 0x00) ||
5374 (pdev->device == 0x7340 && pdev->revision != 0xc5) ||
5375 (pdev->device == 0x7341 && pdev->revision != 0x00))
5376 return;
5377
5378 quirk_no_ats(pdev);
5379 }
5380
5381 /* AMD Stoney platform GPU */
5382 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_amd_harvest_no_ats);
5383 /* AMD Iceland dGPU */
5384 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_amd_harvest_no_ats);
5385 /* AMD Navi10 dGPU */
5386 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7312, quirk_amd_harvest_no_ats);
5387 /* AMD Navi14 dGPU */
5388 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7340, quirk_amd_harvest_no_ats);
5389 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7341, quirk_amd_harvest_no_ats);
5390
5391 /*
5392 * Intel IPU E2000 revisions before C0 implement incorrect endianness
5393 * in ATS Invalidate Request message body. Disable ATS for those devices.
5394 */
quirk_intel_e2000_no_ats(struct pci_dev * pdev)5395 static void quirk_intel_e2000_no_ats(struct pci_dev *pdev)
5396 {
5397 if (pdev->revision < 0x20)
5398 quirk_no_ats(pdev);
5399 }
5400 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1451, quirk_intel_e2000_no_ats);
5401 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1452, quirk_intel_e2000_no_ats);
5402 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1453, quirk_intel_e2000_no_ats);
5403 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1454, quirk_intel_e2000_no_ats);
5404 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1455, quirk_intel_e2000_no_ats);
5405 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1457, quirk_intel_e2000_no_ats);
5406 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1459, quirk_intel_e2000_no_ats);
5407 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x145a, quirk_intel_e2000_no_ats);
5408 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x145c, quirk_intel_e2000_no_ats);
5409 #endif /* CONFIG_PCI_ATS */
5410
5411 /* Freescale PCIe doesn't support MSI in RC mode */
quirk_fsl_no_msi(struct pci_dev * pdev)5412 static void quirk_fsl_no_msi(struct pci_dev *pdev)
5413 {
5414 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
5415 pdev->no_msi = 1;
5416 }
5417 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
5418
5419 /*
5420 * Although not allowed by the spec, some multi-function devices have
5421 * dependencies of one function (consumer) on another (supplier). For the
5422 * consumer to work in D0, the supplier must also be in D0. Create a
5423 * device link from the consumer to the supplier to enforce this
5424 * dependency. Runtime PM is allowed by default on the consumer to prevent
5425 * it from permanently keeping the supplier awake.
5426 */
pci_create_device_link(struct pci_dev * pdev,unsigned int consumer,unsigned int supplier,unsigned int class,unsigned int class_shift)5427 static void pci_create_device_link(struct pci_dev *pdev, unsigned int consumer,
5428 unsigned int supplier, unsigned int class,
5429 unsigned int class_shift)
5430 {
5431 struct pci_dev *supplier_pdev;
5432
5433 if (PCI_FUNC(pdev->devfn) != consumer)
5434 return;
5435
5436 supplier_pdev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
5437 pdev->bus->number,
5438 PCI_DEVFN(PCI_SLOT(pdev->devfn), supplier));
5439 if (!supplier_pdev || (supplier_pdev->class >> class_shift) != class) {
5440 pci_dev_put(supplier_pdev);
5441 return;
5442 }
5443
5444 if (device_link_add(&pdev->dev, &supplier_pdev->dev,
5445 DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
5446 pci_info(pdev, "D0 power state depends on %s\n",
5447 pci_name(supplier_pdev));
5448 else
5449 pci_err(pdev, "Cannot enforce power dependency on %s\n",
5450 pci_name(supplier_pdev));
5451
5452 pm_runtime_allow(&pdev->dev);
5453 pci_dev_put(supplier_pdev);
5454 }
5455
5456 /*
5457 * Create device link for GPUs with integrated HDA controller for streaming
5458 * audio to attached displays.
5459 */
quirk_gpu_hda(struct pci_dev * hda)5460 static void quirk_gpu_hda(struct pci_dev *hda)
5461 {
5462 pci_create_device_link(hda, 1, 0, PCI_BASE_CLASS_DISPLAY, 16);
5463 }
5464 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5465 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5466 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
5467 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5468 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5469 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5470
5471 /*
5472 * Create device link for GPUs with integrated USB xHCI Host
5473 * controller to VGA.
5474 */
quirk_gpu_usb(struct pci_dev * usb)5475 static void quirk_gpu_usb(struct pci_dev *usb)
5476 {
5477 pci_create_device_link(usb, 2, 0, PCI_BASE_CLASS_DISPLAY, 16);
5478 }
5479 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5480 PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5481 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5482 PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5483
5484 /*
5485 * Create device link for GPUs with integrated Type-C UCSI controller
5486 * to VGA. Currently there is no class code defined for UCSI device over PCI
5487 * so using UNKNOWN class for now and it will be updated when UCSI
5488 * over PCI gets a class code.
5489 */
5490 #define PCI_CLASS_SERIAL_UNKNOWN 0x0c80
quirk_gpu_usb_typec_ucsi(struct pci_dev * ucsi)5491 static void quirk_gpu_usb_typec_ucsi(struct pci_dev *ucsi)
5492 {
5493 pci_create_device_link(ucsi, 3, 0, PCI_BASE_CLASS_DISPLAY, 16);
5494 }
5495 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5496 PCI_CLASS_SERIAL_UNKNOWN, 8,
5497 quirk_gpu_usb_typec_ucsi);
5498 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5499 PCI_CLASS_SERIAL_UNKNOWN, 8,
5500 quirk_gpu_usb_typec_ucsi);
5501
5502 /*
5503 * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it
5504 * disabled. https://devtalk.nvidia.com/default/topic/1024022
5505 */
quirk_nvidia_hda(struct pci_dev * gpu)5506 static void quirk_nvidia_hda(struct pci_dev *gpu)
5507 {
5508 u8 hdr_type;
5509 u32 val;
5510
5511 /* There was no integrated HDA controller before MCP89 */
5512 if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M)
5513 return;
5514
5515 /* Bit 25 at offset 0x488 enables the HDA controller */
5516 pci_read_config_dword(gpu, 0x488, &val);
5517 if (val & BIT(25))
5518 return;
5519
5520 pci_info(gpu, "Enabling HDA controller\n");
5521 pci_write_config_dword(gpu, 0x488, val | BIT(25));
5522
5523 /* The GPU becomes a multi-function device when the HDA is enabled */
5524 pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type);
5525 gpu->multifunction = !!(hdr_type & 0x80);
5526 }
5527 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5528 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5529 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5530 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5531
5532 /*
5533 * Some IDT switches incorrectly flag an ACS Source Validation error on
5534 * completions for config read requests even though PCIe r4.0, sec
5535 * 6.12.1.1, says that completions are never affected by ACS Source
5536 * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36:
5537 *
5538 * Item #36 - Downstream port applies ACS Source Validation to Completions
5539 * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
5540 * completions are never affected by ACS Source Validation. However,
5541 * completions received by a downstream port of the PCIe switch from a
5542 * device that has not yet captured a PCIe bus number are incorrectly
5543 * dropped by ACS Source Validation by the switch downstream port.
5544 *
5545 * The workaround suggested by IDT is to issue a config write to the
5546 * downstream device before issuing the first config read. This allows the
5547 * downstream device to capture its bus and device numbers (see PCIe r4.0,
5548 * sec 2.2.9), thus avoiding the ACS error on the completion.
5549 *
5550 * However, we don't know when the device is ready to accept the config
5551 * write, so we do config reads until we receive a non-Config Request Retry
5552 * Status, then do the config write.
5553 *
5554 * To avoid hitting the erratum when doing the config reads, we disable ACS
5555 * SV around this process.
5556 */
pci_idt_bus_quirk(struct pci_bus * bus,int devfn,u32 * l,int timeout)5557 int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
5558 {
5559 int pos;
5560 u16 ctrl = 0;
5561 bool found;
5562 struct pci_dev *bridge = bus->self;
5563
5564 pos = bridge->acs_cap;
5565
5566 /* Disable ACS SV before initial config reads */
5567 if (pos) {
5568 pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
5569 if (ctrl & PCI_ACS_SV)
5570 pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
5571 ctrl & ~PCI_ACS_SV);
5572 }
5573
5574 found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
5575
5576 /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
5577 if (found)
5578 pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
5579
5580 /* Re-enable ACS_SV if it was previously enabled */
5581 if (ctrl & PCI_ACS_SV)
5582 pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
5583
5584 return found;
5585 }
5586
5587 /*
5588 * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
5589 * NT endpoints via the internal switch fabric. These IDs replace the
5590 * originating requestor ID TLPs which access host memory on peer NTB
5591 * ports. Therefore, all proxy IDs must be aliased to the NTB device
5592 * to permit access when the IOMMU is turned on.
5593 */
quirk_switchtec_ntb_dma_alias(struct pci_dev * pdev)5594 static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
5595 {
5596 void __iomem *mmio;
5597 struct ntb_info_regs __iomem *mmio_ntb;
5598 struct ntb_ctrl_regs __iomem *mmio_ctrl;
5599 u64 partition_map;
5600 u8 partition;
5601 int pp;
5602
5603 if (pci_enable_device(pdev)) {
5604 pci_err(pdev, "Cannot enable Switchtec device\n");
5605 return;
5606 }
5607
5608 mmio = pci_iomap(pdev, 0, 0);
5609 if (mmio == NULL) {
5610 pci_disable_device(pdev);
5611 pci_err(pdev, "Cannot iomap Switchtec device\n");
5612 return;
5613 }
5614
5615 pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
5616
5617 mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
5618 mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
5619
5620 partition = ioread8(&mmio_ntb->partition_id);
5621
5622 partition_map = ioread32(&mmio_ntb->ep_map);
5623 partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
5624 partition_map &= ~(1ULL << partition);
5625
5626 for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
5627 struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
5628 u32 table_sz = 0;
5629 int te;
5630
5631 if (!(partition_map & (1ULL << pp)))
5632 continue;
5633
5634 pci_dbg(pdev, "Processing partition %d\n", pp);
5635
5636 mmio_peer_ctrl = &mmio_ctrl[pp];
5637
5638 table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
5639 if (!table_sz) {
5640 pci_warn(pdev, "Partition %d table_sz 0\n", pp);
5641 continue;
5642 }
5643
5644 if (table_sz > 512) {
5645 pci_warn(pdev,
5646 "Invalid Switchtec partition %d table_sz %d\n",
5647 pp, table_sz);
5648 continue;
5649 }
5650
5651 for (te = 0; te < table_sz; te++) {
5652 u32 rid_entry;
5653 u8 devfn;
5654
5655 rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
5656 devfn = (rid_entry >> 1) & 0xFF;
5657 pci_dbg(pdev,
5658 "Aliasing Partition %d Proxy ID %02x.%d\n",
5659 pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
5660 pci_add_dma_alias(pdev, devfn, 1);
5661 }
5662 }
5663
5664 pci_iounmap(pdev, mmio);
5665 pci_disable_device(pdev);
5666 }
5667 #define SWITCHTEC_QUIRK(vid) \
5668 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
5669 PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
5670
5671 SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */
5672 SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */
5673 SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */
5674 SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */
5675 SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */
5676 SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */
5677 SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */
5678 SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */
5679 SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */
5680 SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */
5681 SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */
5682 SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */
5683 SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */
5684 SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */
5685 SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */
5686 SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */
5687 SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */
5688 SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */
5689 SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */
5690 SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */
5691 SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */
5692 SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */
5693 SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */
5694 SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */
5695 SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */
5696 SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */
5697 SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */
5698 SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */
5699 SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */
5700 SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */
5701 SWITCHTEC_QUIRK(0x4000); /* PFX 100XG4 */
5702 SWITCHTEC_QUIRK(0x4084); /* PFX 84XG4 */
5703 SWITCHTEC_QUIRK(0x4068); /* PFX 68XG4 */
5704 SWITCHTEC_QUIRK(0x4052); /* PFX 52XG4 */
5705 SWITCHTEC_QUIRK(0x4036); /* PFX 36XG4 */
5706 SWITCHTEC_QUIRK(0x4028); /* PFX 28XG4 */
5707 SWITCHTEC_QUIRK(0x4100); /* PSX 100XG4 */
5708 SWITCHTEC_QUIRK(0x4184); /* PSX 84XG4 */
5709 SWITCHTEC_QUIRK(0x4168); /* PSX 68XG4 */
5710 SWITCHTEC_QUIRK(0x4152); /* PSX 52XG4 */
5711 SWITCHTEC_QUIRK(0x4136); /* PSX 36XG4 */
5712 SWITCHTEC_QUIRK(0x4128); /* PSX 28XG4 */
5713 SWITCHTEC_QUIRK(0x4200); /* PAX 100XG4 */
5714 SWITCHTEC_QUIRK(0x4284); /* PAX 84XG4 */
5715 SWITCHTEC_QUIRK(0x4268); /* PAX 68XG4 */
5716 SWITCHTEC_QUIRK(0x4252); /* PAX 52XG4 */
5717 SWITCHTEC_QUIRK(0x4236); /* PAX 36XG4 */
5718 SWITCHTEC_QUIRK(0x4228); /* PAX 28XG4 */
5719
5720 /*
5721 * The PLX NTB uses devfn proxy IDs to move TLPs between NT endpoints.
5722 * These IDs are used to forward responses to the originator on the other
5723 * side of the NTB. Alias all possible IDs to the NTB to permit access when
5724 * the IOMMU is turned on.
5725 */
quirk_plx_ntb_dma_alias(struct pci_dev * pdev)5726 static void quirk_plx_ntb_dma_alias(struct pci_dev *pdev)
5727 {
5728 pci_info(pdev, "Setting PLX NTB proxy ID aliases\n");
5729 /* PLX NTB may use all 256 devfns */
5730 pci_add_dma_alias(pdev, 0, 256);
5731 }
5732 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b0, quirk_plx_ntb_dma_alias);
5733 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b1, quirk_plx_ntb_dma_alias);
5734
5735 /*
5736 * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does
5737 * not always reset the secondary Nvidia GPU between reboots if the system
5738 * is configured to use Hybrid Graphics mode. This results in the GPU
5739 * being left in whatever state it was in during the *previous* boot, which
5740 * causes spurious interrupts from the GPU, which in turn causes us to
5741 * disable the wrong IRQ and end up breaking the touchpad. Unsurprisingly,
5742 * this also completely breaks nouveau.
5743 *
5744 * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a
5745 * clean state and fixes all these issues.
5746 *
5747 * When the machine is configured in Dedicated display mode, the issue
5748 * doesn't occur. Fortunately the GPU advertises NoReset+ when in this
5749 * mode, so we can detect that and avoid resetting it.
5750 */
quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev * pdev)5751 static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev)
5752 {
5753 void __iomem *map;
5754 int ret;
5755
5756 if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO ||
5757 pdev->subsystem_device != 0x222e ||
5758 !pdev->reset_fn)
5759 return;
5760
5761 if (pci_enable_device_mem(pdev))
5762 return;
5763
5764 /*
5765 * Based on nvkm_device_ctor() in
5766 * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
5767 */
5768 map = pci_iomap(pdev, 0, 0x23000);
5769 if (!map) {
5770 pci_err(pdev, "Can't map MMIO space\n");
5771 goto out_disable;
5772 }
5773
5774 /*
5775 * Make sure the GPU looks like it's been POSTed before resetting
5776 * it.
5777 */
5778 if (ioread32(map + 0x2240c) & 0x2) {
5779 pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n");
5780 ret = pci_reset_bus(pdev);
5781 if (ret < 0)
5782 pci_err(pdev, "Failed to reset GPU: %d\n", ret);
5783 }
5784
5785 iounmap(map);
5786 out_disable:
5787 pci_disable_device(pdev);
5788 }
5789 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1,
5790 PCI_CLASS_DISPLAY_VGA, 8,
5791 quirk_reset_lenovo_thinkpad_p50_nvgpu);
5792
5793 /*
5794 * Device [1b21:2142]
5795 * When in D0, PME# doesn't get asserted when plugging USB 3.0 device.
5796 */
pci_fixup_no_d0_pme(struct pci_dev * dev)5797 static void pci_fixup_no_d0_pme(struct pci_dev *dev)
5798 {
5799 pci_info(dev, "PME# does not work under D0, disabling it\n");
5800 dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT);
5801 }
5802 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x2142, pci_fixup_no_d0_pme);
5803
5804 /*
5805 * Device 12d8:0x400e [OHCI] and 12d8:0x400f [EHCI]
5806 *
5807 * These devices advertise PME# support in all power states but don't
5808 * reliably assert it.
5809 *
5810 * These devices also advertise MSI, but documentation (PI7C9X440SL.pdf)
5811 * says "The MSI Function is not implemented on this device" in chapters
5812 * 7.3.27, 7.3.29-7.3.31.
5813 */
pci_fixup_no_msi_no_pme(struct pci_dev * dev)5814 static void pci_fixup_no_msi_no_pme(struct pci_dev *dev)
5815 {
5816 #ifdef CONFIG_PCI_MSI
5817 pci_info(dev, "MSI is not implemented on this device, disabling it\n");
5818 dev->no_msi = 1;
5819 #endif
5820 pci_info(dev, "PME# is unreliable, disabling it\n");
5821 dev->pme_support = 0;
5822 }
5823 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400e, pci_fixup_no_msi_no_pme);
5824 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400f, pci_fixup_no_msi_no_pme);
5825
apex_pci_fixup_class(struct pci_dev * pdev)5826 static void apex_pci_fixup_class(struct pci_dev *pdev)
5827 {
5828 pdev->class = (PCI_CLASS_SYSTEM_OTHER << 8) | pdev->class;
5829 }
5830 DECLARE_PCI_FIXUP_CLASS_HEADER(0x1ac1, 0x089a,
5831 PCI_CLASS_NOT_DEFINED, 8, apex_pci_fixup_class);
5832
nvidia_ion_ahci_fixup(struct pci_dev * pdev)5833 static void nvidia_ion_ahci_fixup(struct pci_dev *pdev)
5834 {
5835 pdev->dev_flags |= PCI_DEV_FLAGS_HAS_MSI_MASKING;
5836 }
5837 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, 0x0ab8, nvidia_ion_ahci_fixup);
5838