• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Register definition file for Analogix DP core driver
4  *
5  * Copyright (C) 2012 Samsung Electronics Co., Ltd.
6  * Author: Jingoo Han <jg1.han@samsung.com>
7  */
8 
9 #ifndef _ANALOGIX_DP_REG_H
10 #define _ANALOGIX_DP_REG_H
11 
12 #define ANALOGIX_DP_TX_SW_RESET 0x14
13 #define ANALOGIX_DP_FUNC_EN_1 0x18
14 #define ANALOGIX_DP_FUNC_EN_2 0x1C
15 #define ANALOGIX_DP_VIDEO_CTL_1 0x20
16 #define ANALOGIX_DP_VIDEO_CTL_2 0x24
17 #define ANALOGIX_DP_VIDEO_CTL_3 0x28
18 #define ANALOGIX_DP_VIDEO_CTL_4 0x2C
19 
20 #define ANALOGIX_DP_VIDEO_CTL_8 0x3C
21 #define ANALOGIX_DP_VIDEO_CTL_10 0x44
22 #define ANALOGIX_DP_TOTAL_LINE_CFG_L 0x48
23 #define ANALOGIX_DP_TOTAL_LINE_CFG_H 0x4C
24 #define ANALOGIX_DP_ACTIVE_LINE_CFG_L 0x50
25 #define ANALOGIX_DP_ACTIVE_LINE_CFG_H 0x54
26 #define ANALOGIX_DP_V_F_PORCH_CFG 0x58
27 #define ANALOGIX_DP_V_SYNC_WIDTH_CFG 0x5C
28 #define ANALOGIX_DP_V_B_PORCH_CFG 0x60
29 #define ANALOGIX_DP_TOTAL_PIXEL_CFG_L 0x64
30 #define ANALOGIX_DP_TOTAL_PIXEL_CFG_H 0x68
31 #define ANALOGIX_DP_ACTIVE_PIXEL_CFG_L 0x6C
32 #define ANALOGIX_DP_ACTIVE_PIXEL_CFG_H 0x70
33 #define ANALOGIX_DP_H_F_PORCH_CFG_L 0x74
34 #define ANALOGIX_DP_H_F_PORCH_CFG_H 0x78
35 #define ANALOGIX_DP_H_SYNC_CFG_L 0x7C
36 #define ANALOGIX_DP_H_SYNC_CFG_H 0x80
37 #define ANALOGIX_DP_H_B_PORCH_CFG_L 0x84
38 #define ANALOGIX_DP_H_B_PORCH_CFG_H 0x88
39 
40 #define ANALOGIX_DP_SPDIF_AUDIO_CTL_0 0xD8
41 
42 #define ANALOGIX_DP_PLL_REG_1 0xfc
43 #define ANALOGIX_DP_PLL_REG_2 0x9e4
44 #define ANALOGIX_DP_PLL_REG_3 0x9e8
45 #define ANALOGIX_DP_PLL_REG_4 0x9ec
46 #define ANALOGIX_DP_PLL_REG_5 0xa00
47 
48 #define ANALOIGX_DP_SSC_REG 0x104
49 #define ANALOGIX_DP_BIAS 0x124
50 #define ANALOGIX_DP_PD 0x12c
51 
52 #define ANALOGIX_DP_IF_TYPE 0x244
53 #define ANALOGIX_DP_IF_PKT_DB1 0x254
54 #define ANALOGIX_DP_IF_PKT_DB2 0x258
55 #define ANALOGIX_DP_SPD_HB0 0x2F8
56 #define ANALOGIX_DP_SPD_HB1 0x2FC
57 #define ANALOGIX_DP_SPD_HB2 0x300
58 #define ANALOGIX_DP_SPD_HB3 0x304
59 #define ANALOGIX_DP_SPD_PB0 0x308
60 #define ANALOGIX_DP_SPD_PB1 0x30C
61 #define ANALOGIX_DP_SPD_PB2 0x310
62 #define ANALOGIX_DP_SPD_PB3 0x314
63 #define ANALOGIX_DP_PSR_FRAME_UPDATE_CTRL 0x318
64 #define ANALOGIX_DP_VSC_SHADOW_DB0 0x31C
65 #define ANALOGIX_DP_VSC_SHADOW_DB1 0x320
66 
67 #define ANALOGIX_DP_LANE_MAP 0x35C
68 
69 #define ANALOGIX_DP_ANALOG_CTL_1 0x370
70 #define ANALOGIX_DP_ANALOG_CTL_2 0x374
71 #define ANALOGIX_DP_ANALOG_CTL_3 0x378
72 #define ANALOGIX_DP_PLL_FILTER_CTL_1 0x37C
73 #define ANALOGIX_DP_TX_AMP_TUNING_CTL 0x380
74 
75 #define ANALOGIX_DP_AUX_HW_RETRY_CTL 0x390
76 
77 #define ANALOGIX_DP_COMMON_INT_STA_1 0x3C4
78 #define ANALOGIX_DP_COMMON_INT_STA_2 0x3C8
79 #define ANALOGIX_DP_COMMON_INT_STA_3 0x3CC
80 #define ANALOGIX_DP_COMMON_INT_STA_4 0x3D0
81 #define ANALOGIX_DP_INT_STA 0x3DC
82 #define ANALOGIX_DP_COMMON_INT_MASK_1 0x3E0
83 #define ANALOGIX_DP_COMMON_INT_MASK_2 0x3E4
84 #define ANALOGIX_DP_COMMON_INT_MASK_3 0x3E8
85 #define ANALOGIX_DP_COMMON_INT_MASK_4 0x3EC
86 #define ANALOGIX_DP_INT_STA_MASK 0x3F8
87 #define ANALOGIX_DP_INT_CTL 0x3FC
88 
89 #define ANALOGIX_DP_SYS_CTL_1 0x600
90 #define ANALOGIX_DP_SYS_CTL_2 0x604
91 #define ANALOGIX_DP_SYS_CTL_3 0x608
92 #define ANALOGIX_DP_SYS_CTL_4 0x60C
93 #define ANALOGIX_DP_AUD_CTL 0x618
94 #define ANALOGIX_DP_PKT_SEND_CTL 0x640
95 #define ANALOGIX_DP_HDCP_CTL 0x648
96 
97 #define ANALOGIX_DP_LINK_BW_SET 0x680
98 #define ANALOGIX_DP_LANE_COUNT_SET 0x684
99 #define ANALOGIX_DP_TRAINING_PTN_SET 0x688
100 #define ANALOGIX_DP_LN0_LINK_TRAINING_CTL 0x68C
101 #define ANALOGIX_DP_LN1_LINK_TRAINING_CTL 0x690
102 #define ANALOGIX_DP_LN2_LINK_TRAINING_CTL 0x694
103 #define ANALOGIX_DP_LN3_LINK_TRAINING_CTL 0x698
104 
105 #define ANALOGIX_DP_DEBUG_CTL 0x6C0
106 #define ANALOGIX_DP_HPD_DEGLITCH_L 0x6C4
107 #define ANALOGIX_DP_HPD_DEGLITCH_H 0x6C8
108 #define ANALOGIX_DP_LINK_DEBUG_CTL 0x6E0
109 
110 #define ANALOGIX_DP_M_VID_0 0x700
111 #define ANALOGIX_DP_M_VID_1 0x704
112 #define ANALOGIX_DP_M_VID_2 0x708
113 #define ANALOGIX_DP_N_VID_0 0x70C
114 #define ANALOGIX_DP_N_VID_1 0x710
115 #define ANALOGIX_DP_N_VID_2 0x714
116 
117 #define ANALOGIX_DP_PLL_CTL 0x71C
118 #define ANALOGIX_DP_PHY_PD 0x720
119 #define ANALOGIX_DP_PHY_TEST 0x724
120 
121 #define ANALOGIX_DP_VIDEO_FIFO_THRD 0x730
122 #define ANALOGIX_DP_AUDIO_MARGIN 0x73C
123 
124 #define ANALOGIX_DP_M_VID_GEN_FILTER_TH 0x764
125 #define ANALOGIX_DP_M_AUD_GEN_FILTER_TH 0x778
126 #define ANALOGIX_DP_AUX_CH_STA 0x780
127 #define ANALOGIX_DP_AUX_CH_DEFER_CTL 0x788
128 #define ANALOGIX_DP_AUX_RX_COMM 0x78C
129 #define ANALOGIX_DP_BUFFER_DATA_CTL 0x790
130 #define ANALOGIX_DP_AUX_CH_CTL_1 0x794
131 #define ANALOGIX_DP_AUX_ADDR_7_0 0x798
132 #define ANALOGIX_DP_AUX_ADDR_15_8 0x79C
133 #define ANALOGIX_DP_AUX_ADDR_19_16 0x7A0
134 #define ANALOGIX_DP_AUX_CH_CTL_2 0x7A4
135 
136 #define ANALOGIX_DP_BUF_DATA_0 0x7C0
137 
138 #define ANALOGIX_DP_SOC_GENERAL_CTL 0x800
139 #define ANALOGIX_DP_AUD_CHANNEL_CTL 0x834
140 #define ANALOGIX_DP_CRC_CON 0x890
141 #define ANALOGIX_DP_I2S_CTRL 0x9C8
142 
143 /* ANALOGIX_DP_TX_SW_RESET */
144 #define RESET_DP_TX (0x1 << 0)
145 
146 /* ANALOGIX_DP_FUNC_EN_1 */
147 #define MASTER_VID_FUNC_EN_N (0x1 << 7)
148 #define RK_VID_CAP_FUNC_EN_N (0x1 << 6)
149 #define SLAVE_VID_FUNC_EN_N (0x1 << 5)
150 #define RK_VID_FIFO_FUNC_EN_N (0x1 << 5)
151 #define AUD_FIFO_FUNC_EN_N (0x1 << 4)
152 #define AUD_FUNC_EN_N (0x1 << 3)
153 #define HDCP_FUNC_EN_N (0x1 << 2)
154 #define CRC_FUNC_EN_N (0x1 << 1)
155 #define SW_FUNC_EN_N (0x1 << 0)
156 
157 /* ANALOGIX_DP_FUNC_EN_2 */
158 #define SSC_FUNC_EN_N (0x1 << 7)
159 #define AUX_FUNC_EN_N (0x1 << 2)
160 #define SERDES_FIFO_FUNC_EN_N (0x1 << 1)
161 #define LS_CLK_DOMAIN_FUNC_EN_N (0x1 << 0)
162 
163 /* ANALOGIX_DP_VIDEO_CTL_1 */
164 #define VIDEO_EN (0x1 << 7)
165 #define HDCP_VIDEO_MUTE (0x1 << 6)
166 
167 /* ANALOGIX_DP_VIDEO_CTL_1 */
168 #define IN_D_RANGE_MASK (0x1 << 7)
169 #define IN_D_RANGE_SHIFT (7)
170 #define IN_D_RANGE_CEA (0x1 << 7)
171 #define IN_D_RANGE_VESA (0x0 << 7)
172 #define IN_BPC_MASK (0x7 << 4)
173 #define IN_BPC_SHIFT (4)
174 #define IN_BPC_12_BITS (0x3 << 4)
175 #define IN_BPC_10_BITS (0x2 << 4)
176 #define IN_BPC_8_BITS (0x1 << 4)
177 #define IN_BPC_6_BITS (0x0 << 4)
178 #define IN_COLOR_F_MASK (0x3 << 0)
179 #define IN_COLOR_F_SHIFT (0)
180 #define IN_COLOR_F_YCBCR444 (0x2 << 0)
181 #define IN_COLOR_F_YCBCR422 (0x1 << 0)
182 #define IN_COLOR_F_RGB (0x0 << 0)
183 
184 /* ANALOGIX_DP_VIDEO_CTL_3 */
185 #define IN_YC_COEFFI_MASK (0x1 << 7)
186 #define IN_YC_COEFFI_SHIFT (7)
187 #define IN_YC_COEFFI_ITU709 (0x1 << 7)
188 #define IN_YC_COEFFI_ITU601 (0x0 << 7)
189 #define VID_CHK_UPDATE_TYPE_MASK (0x1 << 4)
190 #define VID_CHK_UPDATE_TYPE_SHIFT (4)
191 #define VID_CHK_UPDATE_TYPE_1 (0x1 << 4)
192 #define VID_CHK_UPDATE_TYPE_0 (0x0 << 4)
193 #define REUSE_SPD_EN (0x1 << 3)
194 
195 /* ANALOGIX_DP_VIDEO_CTL_4 */
196 #define BIST_EN (0x1 << 3)
197 #define BIST_WIDTH(x) (((x)&0x1) << 2)
198 #define BIST_TYPE(x) (((x)&0x3) << 0)
199 
200 /* ANALOGIX_DP_VIDEO_CTL_8 */
201 #define VID_HRES_TH(x) (((x)&0xf) << 4)
202 #define VID_VRES_TH(x) (((x)&0xf) << 0)
203 
204 /* ANALOGIX_DP_VIDEO_CTL_10 */
205 #define FORMAT_SEL (0x1 << 4)
206 #define INTERACE_SCAN_CFG (0x1 << 2)
207 #define VSYNC_POLARITY_CFG (0x1 << 1)
208 #define HSYNC_POLARITY_CFG (0x1 << 0)
209 
210 /* ANALOGIX_DP_TOTAL_LINE_CFG_L */
211 #define TOTAL_LINE_CFG_L(x) (((x)&0xff) << 0)
212 
213 /* ANALOGIX_DP_TOTAL_LINE_CFG_H */
214 #define TOTAL_LINE_CFG_H(x) (((x)&0xf) << 0)
215 
216 /* ANALOGIX_DP_ACTIVE_LINE_CFG_L */
217 #define ACTIVE_LINE_CFG_L(x) (((x)&0xff) << 0)
218 
219 /* ANALOGIX_DP_ACTIVE_LINE_CFG_H */
220 #define ACTIVE_LINE_CFG_H(x) (((x)&0xf) << 0)
221 
222 /* ANALOGIX_DP_V_F_PORCH_CFG */
223 #define V_F_PORCH_CFG(x) (((x)&0xff) << 0)
224 
225 /* ANALOGIX_DP_V_SYNC_WIDTH_CFG */
226 #define V_SYNC_WIDTH_CFG(x) (((x)&0xff) << 0)
227 
228 /* ANALOGIX_DP_V_B_PORCH_CFG */
229 #define V_B_PORCH_CFG(x) (((x)&0xff) << 0)
230 
231 /* ANALOGIX_DP_TOTAL_PIXEL_CFG_L */
232 #define TOTAL_PIXEL_CFG_L(x) (((x)&0xff) << 0)
233 
234 /* ANALOGIX_DP_TOTAL_PIXEL_CFG_H */
235 #define TOTAL_PIXEL_CFG_H(x) (((x)&0x3f) << 0)
236 
237 /* ANALOGIX_DP_ACTIVE_PIXEL_CFG_L */
238 #define ACTIVE_PIXEL_CFG_L(x) (((x)&0xff) << 0)
239 
240 /* ANALOGIX_DP_ACTIVE_PIXEL_CFG_H */
241 #define ACTIVE_PIXEL_CFG_H(x) (((x)&0x3f) << 0)
242 
243 /* ANALOGIX_DP_H_F_PORCH_CFG_L */
244 #define H_F_PORCH_CFG_L(x) (((x)&0xff) << 0)
245 
246 /* ANALOGIX_DP_H_F_PORCH_CFG_H */
247 #define H_F_PORCH_CFG_H(x) (((x)&0xf) << 0)
248 
249 /* ANALOGIX_DP_H_SYNC_CFG_L */
250 #define H_SYNC_CFG_L(x) (((x)&0xff) << 0)
251 
252 /* ANALOGIX_DP_H_SYNC_CFG_H */
253 #define H_SYNC_CFG_H(x) (((x)&0xf) << 0)
254 
255 /* ANALOGIX_DP_H_B_PORCH_CFG_L */
256 #define H_B_PORCH_CFG_L(x) (((x)&0xff) << 0)
257 
258 /* ANALOGIX_DP_H_B_PORCH_CFG_H */
259 #define H_B_PORCH_CFG_H(x) (((x)&0xf) << 0)
260 
261 /* ANALOGIX_DP_SPDIF_AUDIO_CTL_0 */
262 #define AUD_SPDIF_EN (0x1 << 7)
263 
264 /* ANALOGIX_DP_PLL_REG_1 */
265 #define REF_CLK_24M (0x1 << 0)
266 #define REF_CLK_27M (0x0 << 0)
267 #define REF_CLK_MASK (0x1 << 0)
268 
269 /* ANALOGIX_DP_PSR_FRAME_UPDATE_CTRL */
270 #define PSR_FRAME_UP_TYPE_BURST (0x1 << 0)
271 #define PSR_FRAME_UP_TYPE_SINGLE (0x0 << 0)
272 #define PSR_CRC_SEL_HARDWARE (0x1 << 1)
273 #define PSR_CRC_SEL_MANUALLY (0x0 << 1)
274 
275 /* ANALOGIX_DP_LANE_MAP */
276 #define LANE3_MAP_LOGIC_LANE_0 (0x0 << 6)
277 #define LANE3_MAP_LOGIC_LANE_1 (0x1 << 6)
278 #define LANE3_MAP_LOGIC_LANE_2 (0x2 << 6)
279 #define LANE3_MAP_LOGIC_LANE_3 (0x3 << 6)
280 #define LANE2_MAP_LOGIC_LANE_0 (0x0 << 4)
281 #define LANE2_MAP_LOGIC_LANE_1 (0x1 << 4)
282 #define LANE2_MAP_LOGIC_LANE_2 (0x2 << 4)
283 #define LANE2_MAP_LOGIC_LANE_3 (0x3 << 4)
284 #define LANE1_MAP_LOGIC_LANE_0 (0x0 << 2)
285 #define LANE1_MAP_LOGIC_LANE_1 (0x1 << 2)
286 #define LANE1_MAP_LOGIC_LANE_2 (0x2 << 2)
287 #define LANE1_MAP_LOGIC_LANE_3 (0x3 << 2)
288 #define LANE0_MAP_LOGIC_LANE_0 (0x0 << 0)
289 #define LANE0_MAP_LOGIC_LANE_1 (0x1 << 0)
290 #define LANE0_MAP_LOGIC_LANE_2 (0x2 << 0)
291 #define LANE0_MAP_LOGIC_LANE_3 (0x3 << 0)
292 
293 /* ANALOGIX_DP_ANALOG_CTL_1 */
294 #define TX_TERMINAL_CTRL_50_OHM (0x1 << 4)
295 
296 /* ANALOGIX_DP_ANALOG_CTL_2 */
297 #define SEL_24M (0x1 << 3)
298 #define TX_DVDD_BIT_1_0625V (0x4 << 0)
299 
300 /* ANALOGIX_DP_ANALOG_CTL_3 */
301 #define DRIVE_DVDD_BIT_1_0625V (0x4 << 5)
302 #define VCO_BIT_600_MICRO (0x5 << 0)
303 
304 /* ANALOGIX_DP_PLL_FILTER_CTL_1 */
305 #define PD_RING_OSC (0x1 << 6)
306 #define AUX_TERMINAL_CTRL_50_OHM (0x2 << 4)
307 #define TX_CUR1_2X (0x1 << 2)
308 #define TX_CUR_16_MA (0x3 << 0)
309 
310 /* ANALOGIX_DP_TX_AMP_TUNING_CTL */
311 #define CH3_AMP_400_MV (0x0 << 24)
312 #define CH2_AMP_400_MV (0x0 << 16)
313 #define CH1_AMP_400_MV (0x0 << 8)
314 #define CH0_AMP_400_MV (0x0 << 0)
315 
316 /* ANALOGIX_DP_AUX_HW_RETRY_CTL */
317 #define AUX_BIT_PERIOD_EXPECTED_DELAY(x) (((x)&0x7) << 8)
318 #define AUX_HW_RETRY_INTERVAL_MASK (0x3 << 3)
319 #define AUX_HW_RETRY_INTERVAL_600_MICROSECONDS (0x0 << 3)
320 #define AUX_HW_RETRY_INTERVAL_800_MICROSECONDS (0x1 << 3)
321 #define AUX_HW_RETRY_INTERVAL_1000_MICROSECONDS (0x2 << 3)
322 #define AUX_HW_RETRY_INTERVAL_1800_MICROSECONDS (0x3 << 3)
323 #define AUX_HW_RETRY_COUNT_SEL(x) (((x)&0x7) << 0)
324 
325 /* ANALOGIX_DP_COMMON_INT_STA_1 */
326 #define VSYNC_DET (0x1 << 7)
327 #define PLL_LOCK_CHG (0x1 << 6)
328 #define SPDIF_ERR (0x1 << 5)
329 #define SPDIF_UNSTBL (0x1 << 4)
330 #define VID_FORMAT_CHG (0x1 << 3)
331 #define AUD_CLK_CHG (0x1 << 2)
332 #define VID_CLK_CHG (0x1 << 1)
333 #define SW_INT (0x1 << 0)
334 
335 /* ANALOGIX_DP_COMMON_INT_STA_2 */
336 #define ENC_EN_CHG (0x1 << 6)
337 #define HW_BKSV_RDY (0x1 << 3)
338 #define HW_SHA_DONE (0x1 << 2)
339 #define HW_AUTH_STATE_CHG (0x1 << 1)
340 #define HW_AUTH_DONE (0x1 << 0)
341 
342 /* ANALOGIX_DP_COMMON_INT_STA_3 */
343 #define AFIFO_UNDER (0x1 << 7)
344 #define AFIFO_OVER (0x1 << 6)
345 #define R0_CHK_FLAG (0x1 << 5)
346 
347 /* ANALOGIX_DP_COMMON_INT_STA_4 */
348 #define PSR_ACTIVE (0x1 << 7)
349 #define PSR_INACTIVE (0x1 << 6)
350 #define SPDIF_BI_PHASE_ERR (0x1 << 5)
351 #define HOTPLUG_CHG (0x1 << 2)
352 #define HPD_LOST (0x1 << 1)
353 #define PLUG (0x1 << 0)
354 
355 /* ANALOGIX_DP_INT_STA */
356 #define INT_HPD (0x1 << 6)
357 #define HW_TRAINING_FINISH (0x1 << 5)
358 #define RPLY_RECEIV (0x1 << 1)
359 #define AUX_ERR (0x1 << 0)
360 
361 /* ANALOGIX_DP_INT_CTL */
362 #define SOFT_INT_CTRL (0x1 << 2)
363 #define INT_POL1 (0x1 << 1)
364 #define INT_POL0 (0x1 << 0)
365 
366 /* ANALOGIX_DP_SYS_CTL_1 */
367 #define DET_STA (0x1 << 2)
368 #define FORCE_DET (0x1 << 1)
369 #define DET_CTRL (0x1 << 0)
370 
371 /* ANALOGIX_DP_SYS_CTL_2 */
372 #define CHA_CRI(x) (((x)&0xf) << 4)
373 #define CHA_STA (0x1 << 2)
374 #define FORCE_CHA (0x1 << 1)
375 #define CHA_CTRL (0x1 << 0)
376 
377 /* ANALOGIX_DP_SYS_CTL_3 */
378 #define HPD_STATUS (0x1 << 6)
379 #define F_HPD (0x1 << 5)
380 #define HPD_CTRL (0x1 << 4)
381 #define HDCP_RDY (0x1 << 3)
382 #define STRM_VALID (0x1 << 2)
383 #define F_VALID (0x1 << 1)
384 #define VALID_CTRL (0x1 << 0)
385 
386 /* ANALOGIX_DP_SYS_CTL_4 */
387 #define FIX_M_AUD (0x1 << 4)
388 #define ENHANCED (0x1 << 3)
389 #define FIX_M_VID (0x1 << 2)
390 #define M_VID_UPDATE_CTRL (0x3 << 0)
391 
392 /* ANALOGIX_DP_AUD_CTL */
393 #define MISC_CTRL_RESET (0x1 << 4)
394 #define DP_AUDIO_EN (0x1 << 0)
395 
396 /* ANALOGIX_DP_TRAINING_PTN_SET */
397 #define SCRAMBLER_TYPE (0x1 << 9)
398 #define HW_LINK_TRAINING_PATTERN (0x1 << 8)
399 #define SCRAMBLING_DISABLE (0x1 << 5)
400 #define SCRAMBLING_ENABLE (0x0 << 5)
401 #define LINK_QUAL_PATTERN_SET_MASK (0x3 << 2)
402 #define LINK_QUAL_PATTERN_SET_PRBS7 (0x3 << 2)
403 #define LINK_QUAL_PATTERN_SET_D10_2 (0x1 << 2)
404 #define LINK_QUAL_PATTERN_SET_DISABLE (0x0 << 2)
405 #define SW_TRAINING_PATTERN_SET_MASK (0x3 << 0)
406 #define SW_TRAINING_PATTERN_SET_PTN3 (0x3 << 0)
407 #define SW_TRAINING_PATTERN_SET_PTN2 (0x2 << 0)
408 #define SW_TRAINING_PATTERN_SET_PTN1 (0x1 << 0)
409 #define SW_TRAINING_PATTERN_SET_NORMAL (0x0 << 0)
410 
411 /* ANALOGIX_DP_LN0_LINK_TRAINING_CTL */
412 #define PRE_EMPHASIS_SET_MASK (0x3 << 3)
413 #define PRE_EMPHASIS_SET_SHIFT (3)
414 
415 /* ANALOGIX_DP_DEBUG_CTL */
416 #define PLL_LOCK (0x1 << 4)
417 #define F_PLL_LOCK (0x1 << 3)
418 #define PLL_LOCK_CTRL (0x1 << 2)
419 #define PN_INV (0x1 << 0)
420 
421 /* ANALOGIX_DP_PLL_CTL */
422 #define DP_PLL_PD (0x1 << 7)
423 #define DP_PLL_RESET (0x1 << 6)
424 #define DP_PLL_LOOP_BIT_DEFAULT (0x1 << 4)
425 #define DP_PLL_REF_BIT_1_1250V (0x5 << 0)
426 #define DP_PLL_REF_BIT_1_2500V (0x7 << 0)
427 
428 /* ANALOGIX_DP_PHY_PD */
429 #define DP_INC_BG (0x1 << 7)
430 #define DP_EXP_BG (0x1 << 6)
431 #define DP_PHY_PD (0x1 << 5)
432 #define RK_AUX_PD (0x1 << 5)
433 #define AUX_PD (0x1 << 4)
434 #define RK_PLL_PD (0x1 << 4)
435 #define CH3_PD (0x1 << 3)
436 #define CH2_PD (0x1 << 2)
437 #define CH1_PD (0x1 << 1)
438 #define CH0_PD (0x1 << 0)
439 #define DP_ALL_PD (0xff)
440 
441 /* ANALOGIX_DP_PHY_TEST */
442 #define MACRO_RST (0x1 << 5)
443 #define CH1_TEST (0x1 << 1)
444 #define CH0_TEST (0x1 << 0)
445 
446 /* ANALOGIX_DP_AUX_CH_STA */
447 #define AUX_BUSY (0x1 << 4)
448 #define AUX_STATUS_MASK (0xf << 0)
449 
450 /* ANALOGIX_DP_AUX_CH_DEFER_CTL */
451 #define DEFER_CTRL_EN (0x1 << 7)
452 #define DEFER_COUNT(x) (((x)&0x7f) << 0)
453 
454 /* ANALOGIX_DP_AUX_RX_COMM */
455 #define AUX_RX_COMM_I2C_DEFER (0x2 << 2)
456 #define AUX_RX_COMM_AUX_DEFER (0x2 << 0)
457 
458 /* ANALOGIX_DP_BUFFER_DATA_CTL */
459 #define BUF_CLR (0x1 << 7)
460 #define BUF_DATA_COUNT(x) (((x)&0x1f) << 0)
461 
462 /* ANALOGIX_DP_AUX_CH_CTL_1 */
463 #define AUX_LENGTH(x) ((((x)-1) & 0xf) << 4)
464 #define AUX_TX_COMM_MASK (0xf << 0)
465 #define AUX_TX_COMM_DP_TRANSACTION (0x1 << 3)
466 #define AUX_TX_COMM_I2C_TRANSACTION (0x0 << 3)
467 #define AUX_TX_COMM_MOT (0x1 << 2)
468 #define AUX_TX_COMM_WRITE (0x0 << 0)
469 #define AUX_TX_COMM_READ (0x1 << 0)
470 
471 /* ANALOGIX_DP_AUX_ADDR_7_0 */
472 #define AUX_ADDR_7_0(x) (((x) >> 0) & 0xff)
473 
474 /* ANALOGIX_DP_AUX_ADDR_15_8 */
475 #define AUX_ADDR_15_8(x) (((x) >> 8) & 0xff)
476 
477 /* ANALOGIX_DP_AUX_ADDR_19_16 */
478 #define AUX_ADDR_19_16(x) (((x) >> 16) & 0x0f)
479 
480 /* ANALOGIX_DP_AUX_CH_CTL_2 */
481 #define ADDR_ONLY (0x1 << 1)
482 #define AUX_EN (0x1 << 0)
483 
484 /* ANALOGIX_DP_SOC_GENERAL_CTL */
485 #define AUDIO_MODE_SPDIF_MODE (0x1 << 8)
486 #define AUDIO_MODE_MASTER_MODE (0x0 << 8)
487 #define MASTER_VIDEO_INTERLACE_EN (0x1 << 4)
488 #define VIDEO_MASTER_CLK_SEL (0x1 << 2)
489 #define VIDEO_MASTER_MODE_EN (0x1 << 1)
490 #define VIDEO_MODE_MASK (0x1 << 0)
491 #define VIDEO_MODE_SLAVE_MODE (0x1 << 0)
492 #define VIDEO_MODE_MASTER_MODE (0x0 << 0)
493 
494 /* ANALOGIX_DP_AUD_CHANNEL_CTL */
495 #define AUD_CHANNEL_COUNT_6 (0x5 << 0)
496 #define AUD_CHANNEL_COUNT_4 (0x3 << 0)
497 #define AUD_CHANNEL_COUNT_2 (0x1 << 0)
498 
499 /* ANALOGIX_DP_PKT_SEND_CTL */
500 #define IF_UP (0x1 << 4)
501 #define IF_EN (0x1 << 0)
502 
503 /* ANALOGIX_DP_CRC_CON */
504 #define PSR_VID_CRC_FLUSH (0x1 << 2)
505 #define PSR_VID_CRC_ENABLE (0x1 << 0)
506 
507 /* ANALOGIX_DP_I2S_CTRL */
508 #define I2S_EN (0x1 << 4)
509 
510 #endif /* _ANALOGIX_DP_REG_H */
511