| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | imx7ulp-pinfunc.h | 15 #define IMX7ULP_PAD_PTC0__PTC0 0x0000 0x0000 0x1 0x0 16 #define IMX7ULP_PAD_PTC0__TRACE_D15 0x0000 0x0000 0xa 0x0 17 #define IMX7ULP_PAD_PTC0__LPUART4_CTS_B 0x0000 0x0244 0x4 0x1 18 #define IMX7ULP_PAD_PTC0__LPI2C4_SCL 0x0000 0x0278 0x5 0x1 19 #define IMX7ULP_PAD_PTC0__TPM4_CLKIN 0x0000 0x0298 0x6 0x1 20 #define IMX7ULP_PAD_PTC0__FB_AD0 0x0000 0x0000 0x9 0x0 21 #define IMX7ULP_PAD_PTC1__PTC1 0x0004 0x0000 0x1 0x0 22 #define IMX7ULP_PAD_PTC1__TRACE_D14 0x0004 0x0000 0xa 0x0 23 #define IMX7ULP_PAD_PTC1__LPUART4_RTS_B 0x0004 0x0000 0x4 0x0 24 #define IMX7ULP_PAD_PTC1__LPI2C4_SDA 0x0004 0x027c 0x5 0x1 [all …]
|
| D | imx6ul-pinfunc.h | 13 #define MX6UL_PAD_BOOT_MODE0__GPIO5_IO10 0x0014 0x02a0 0x0000 5 0 14 #define MX6UL_PAD_BOOT_MODE1__GPIO5_IO11 0x0018 0x02a4 0x0000 5 0 16 #define MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x001c 0x02a8 0x0000 5 0 17 #define MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x0020 0x02ac 0x0000 5 0 18 #define MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x0024 0x02b0 0x0000 5 0 19 #define MX6UL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x0028 0x02b4 0x0000 5 0 20 #define MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x002c 0x02b8 0x0000 5 0 21 #define MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x0030 0x02bc 0x0000 5 0 22 #define MX6UL_PAD_SNVS_TAMPER6__GPIO5_IO06 0x0034 0x02c0 0x0000 5 0 23 #define MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x0038 0x02c4 0x0000 5 0 [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/nxp/imx/ |
| D | imx7ulp-pinfunc.h | 15 #define IMX7ULP_PAD_PTC0__PTC0 0x0000 0x0000 0x1 0x0 16 #define IMX7ULP_PAD_PTC0__TRACE_D15 0x0000 0x0000 0xa 0x0 17 #define IMX7ULP_PAD_PTC0__LPUART4_CTS_B 0x0000 0x0244 0x4 0x1 18 #define IMX7ULP_PAD_PTC0__LPI2C4_SCL 0x0000 0x0278 0x5 0x1 19 #define IMX7ULP_PAD_PTC0__TPM4_CLKIN 0x0000 0x0298 0x6 0x1 20 #define IMX7ULP_PAD_PTC0__FB_AD0 0x0000 0x0000 0x9 0x0 21 #define IMX7ULP_PAD_PTC1__PTC1 0x0004 0x0000 0x1 0x0 22 #define IMX7ULP_PAD_PTC1__TRACE_D14 0x0004 0x0000 0xa 0x0 23 #define IMX7ULP_PAD_PTC1__LPUART4_RTS_B 0x0004 0x0000 0x4 0x0 24 #define IMX7ULP_PAD_PTC1__LPI2C4_SDA 0x0004 0x027c 0x5 0x1 [all …]
|
| D | imx6ul-pinfunc.h | 13 #define MX6UL_PAD_BOOT_MODE0__GPIO5_IO10 0x0014 0x02a0 0x0000 5 0 14 #define MX6UL_PAD_BOOT_MODE1__GPIO5_IO11 0x0018 0x02a4 0x0000 5 0 16 #define MX6UL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x001c 0x02a8 0x0000 5 0 17 #define MX6UL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x0020 0x02ac 0x0000 5 0 18 #define MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x0024 0x02b0 0x0000 5 0 19 #define MX6UL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x0028 0x02b4 0x0000 5 0 20 #define MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x002c 0x02b8 0x0000 5 0 21 #define MX6UL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x0030 0x02bc 0x0000 5 0 22 #define MX6UL_PAD_SNVS_TAMPER6__GPIO5_IO06 0x0034 0x02c0 0x0000 5 0 23 #define MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x0038 0x02c4 0x0000 5 0 [all …]
|
| /kernel/linux/linux-6.6/arch/arm64/boot/dts/freescale/ |
| D | imx8ulp-pinfunc.h | 13 #define MX8ULP_PAD_PTD0__PTD0 0x0000 0x0000 0x1 0x0 14 #define MX8ULP_PAD_PTD0__I2S6_RX_BCLK 0x0000 0x0B44 0x7 0x1 15 #define MX8ULP_PAD_PTD0__SDHC0_RESET_B 0x0000 0x0000 0x8 0x0 16 #define MX8ULP_PAD_PTD0__FLEXSPI2_B_DQS 0x0000 0x0974 0x9 0x1 17 #define MX8ULP_PAD_PTD0__CLKOUT2 0x0000 0x0000 0xa 0x0 18 #define MX8ULP_PAD_PTD0__EPDC0_SDCLK_B 0x0000 0x0000 0xb 0x0 19 #define MX8ULP_PAD_PTD0__LP_APD_DBG_MUX_0 0x0000 0x0000 0xc 0x0 20 #define MX8ULP_PAD_PTD0__CLKOUT1 0x0000 0x0000 0xd 0x0 21 #define MX8ULP_PAD_PTD0__DEBUG_MUX0_0 0x0000 0x0000 0xe 0x0 22 #define MX8ULP_PAD_PTD0__DEBUG_MUX1_0 0x0000 0x0000 0xf 0x0 [all …]
|
| /kernel/linux/linux-5.10/drivers/usb/storage/ |
| D | realtek_cr.c | 42 MODULE_PARM_DESC(auto_delink_en, "auto delink mode (0=firmware, 1=software [default])"); 115 #define FLIDX_AUTO_DELINK 0x01 131 #define VENDOR_ID(chip) ((chip)->status[0].vid) 132 #define PRODUCT_ID(chip) ((chip)->status[0].pid) 133 #define FW_VERSION(chip) ((chip)->status[0].fw_ver) 136 #define STATUS_SUCCESS 0 141 CHK_BIT((chip)->status[0].function[0], 1) 143 CHK_BIT((chip)->status[0].function[0], 2) 145 CHK_BIT((chip)->status[0].function[0], 3) 147 CHK_BIT((chip)->status[0].function[0], 4) [all …]
|
| D | unusual_realtek.h | 15 UNUSUAL_DEV(0x0bda, 0x0138, 0x0000, 0x9999, 18 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), 20 UNUSUAL_DEV(0x0bda, 0x0153, 0x0000, 0x9999, 23 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), 25 UNUSUAL_DEV(0x0bda, 0x0158, 0x0000, 0x9999, 28 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), 30 UNUSUAL_DEV(0x0bda, 0x0159, 0x0000, 0x9999, 33 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), 35 UNUSUAL_DEV(0x0bda, 0x0177, 0x0000, 0x9999, 38 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), [all …]
|
| /kernel/linux/linux-6.6/drivers/usb/storage/ |
| D | realtek_cr.c | 42 MODULE_PARM_DESC(auto_delink_en, "auto delink mode (0=firmware, 1=software [default])"); 115 #define FLIDX_AUTO_DELINK 0x01 131 #define VENDOR_ID(chip) ((chip)->status[0].vid) 132 #define PRODUCT_ID(chip) ((chip)->status[0].pid) 133 #define FW_VERSION(chip) ((chip)->status[0].fw_ver) 136 #define STATUS_SUCCESS 0 141 CHK_BIT((chip)->status[0].function[0], 1) 143 CHK_BIT((chip)->status[0].function[0], 2) 145 CHK_BIT((chip)->status[0].function[0], 3) 147 CHK_BIT((chip)->status[0].function[0], 4) [all …]
|
| D | unusual_realtek.h | 15 UNUSUAL_DEV(0x0bda, 0x0138, 0x0000, 0x9999, 18 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), 20 UNUSUAL_DEV(0x0bda, 0x0153, 0x0000, 0x9999, 23 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), 25 UNUSUAL_DEV(0x0bda, 0x0158, 0x0000, 0x9999, 28 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), 30 UNUSUAL_DEV(0x0bda, 0x0159, 0x0000, 0x9999, 33 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), 35 UNUSUAL_DEV(0x0bda, 0x0177, 0x0000, 0x9999, 38 USB_SC_DEVICE, USB_PR_DEVICE, init_realtek_cr, 0), [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/nbio/ |
| D | nbio_6_1_offset.h | 27 // base address: 0x0 28 …PSWUSCFG0_VENDOR_ID 0x0000 29 …PSWUSCFG0_DEVICE_ID 0x0002 30 …PSWUSCFG0_COMMAND 0x0004 31 …PSWUSCFG0_STATUS 0x0006 32 …PSWUSCFG0_REVISION_ID 0x0008 33 …PSWUSCFG0_PROG_INTERFACE 0x0009 34 …PSWUSCFG0_SUB_CLASS 0x000a 35 …PSWUSCFG0_BASE_CLASS 0x000b 36 …PSWUSCFG0_CACHE_LINE 0x000c [all …]
|
| D | nbio_7_4_offset.h | 27 // base address: 0x0 28 …PSWUSCFG0_VENDOR_ID 0x0000 29 …PSWUSCFG0_DEVICE_ID 0x0002 30 …PSWUSCFG0_COMMAND 0x0004 31 …PSWUSCFG0_STATUS 0x0006 32 …PSWUSCFG0_REVISION_ID 0x0008 33 …PSWUSCFG0_PROG_INTERFACE 0x0009 34 …PSWUSCFG0_SUB_CLASS 0x000a 35 …PSWUSCFG0_BASE_CLASS 0x000b 36 …PSWUSCFG0_CACHE_LINE 0x000c [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/nbio/ |
| D | nbio_6_1_offset.h | 27 // base address: 0x0 28 …PSWUSCFG0_VENDOR_ID 0x0000 29 …PSWUSCFG0_DEVICE_ID 0x0002 30 …PSWUSCFG0_COMMAND 0x0004 31 …PSWUSCFG0_STATUS 0x0006 32 …PSWUSCFG0_REVISION_ID 0x0008 33 …PSWUSCFG0_PROG_INTERFACE 0x0009 34 …PSWUSCFG0_SUB_CLASS 0x000a 35 …PSWUSCFG0_BASE_CLASS 0x000b 36 …PSWUSCFG0_CACHE_LINE 0x000c [all …]
|
| D | nbio_7_4_offset.h | 27 // base address: 0x0 28 …PSWUSCFG0_VENDOR_ID 0x0000 29 …PSWUSCFG0_DEVICE_ID 0x0002 30 …PSWUSCFG0_COMMAND 0x0004 31 …PSWUSCFG0_STATUS 0x0006 32 …PSWUSCFG0_REVISION_ID 0x0008 33 …PSWUSCFG0_PROG_INTERFACE 0x0009 34 …PSWUSCFG0_SUB_CLASS 0x000a 35 …PSWUSCFG0_BASE_CLASS 0x000b 36 …PSWUSCFG0_CACHE_LINE 0x000c [all …]
|
| /kernel/linux/linux-6.6/drivers/net/wireless/broadcom/b43/ |
| D | tables_phy_lcn.c | 30 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 31 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 32 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 33 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 34 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 35 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 36 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 37 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 38 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 39 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, [all …]
|
| /kernel/linux/linux-5.10/drivers/net/wireless/broadcom/b43/ |
| D | tables_phy_lcn.c | 30 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 31 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 32 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 33 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 34 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 35 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 36 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 37 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 38 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 39 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, 0x014d, [all …]
|
| /kernel/linux/linux-5.10/arch/arm/mach-omap2/ |
| D | cm1_44xx.h | 26 #define OMAP4430_CM1_BASE 0x4a004000 32 #define OMAP4430_CM1_OCP_SOCKET_INST 0x0000 33 #define OMAP4430_CM1_CKGEN_INST 0x0100 34 #define OMAP4430_CM1_MPU_INST 0x0300 35 #define OMAP4430_CM1_TESLA_INST 0x0400 36 #define OMAP4430_CM1_ABE_INST 0x0500 37 #define OMAP4430_CM1_RESTORE_INST 0x0e00 38 #define OMAP4430_CM1_INSTR_INST 0x0f00 41 #define OMAP4430_CM1_MPU_MPU_CDOFFS 0x0000 42 #define OMAP4430_CM1_TESLA_TESLA_CDOFFS 0x0000 [all …]
|
| D | cm1_7xx.h | 23 #define DRA7XX_CM_CORE_AON_BASE 0x4a005000 29 #define DRA7XX_CM_CORE_AON_OCP_SOCKET_INST 0x0000 30 #define DRA7XX_CM_CORE_AON_CKGEN_INST 0x0100 31 #define DRA7XX_CM_CORE_AON_MPU_INST 0x0300 32 #define DRA7XX_CM_CORE_AON_DSP1_INST 0x0400 33 #define DRA7XX_CM_CORE_AON_IPU_INST 0x0500 34 #define DRA7XX_CM_CORE_AON_DSP2_INST 0x0600 35 #define DRA7XX_CM_CORE_AON_EVE1_INST 0x0640 36 #define DRA7XX_CM_CORE_AON_EVE2_INST 0x0680 37 #define DRA7XX_CM_CORE_AON_EVE3_INST 0x06c0 [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/pinctrl/ |
| D | fsl,imx8ulp-pinctrl.yaml | 73 reg = <0x298c0000 0x10000>; 77 <0x0138 0x08F0 0x4 0x3 0x3>, 78 <0x013C 0x08EC 0x4 0x3 0x3>;
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/rockchip/ |
| D | rockchip_vop_reg.h | 11 #define RK3288_REG_CFG_DONE 0x0000 12 #define RK3288_VERSION_INFO 0x0004 13 #define RK3288_SYS_CTRL 0x0008 14 #define RK3288_SYS_CTRL1 0x000c 15 #define RK3288_DSP_CTRL0 0x0010 16 #define RK3288_DSP_CTRL1 0x0014 17 #define RK3288_DSP_BG 0x0018 18 #define RK3288_MCU_CTRL 0x001c 19 #define RK3288_INTR_CTRL0 0x0020 20 #define RK3288_INTR_CTRL1 0x0024 [all …]
|
| /kernel/linux/linux-6.6/drivers/media/cec/platform/s5p/ |
| D | regs-cec.h | 16 #define S5P_CEC_STATUS_0 (0x0000) 17 #define S5P_CEC_STATUS_1 (0x0004) 18 #define S5P_CEC_STATUS_2 (0x0008) 19 #define S5P_CEC_STATUS_3 (0x000C) 20 #define S5P_CEC_IRQ_MASK (0x0010) 21 #define S5P_CEC_IRQ_CLEAR (0x0014) 22 #define S5P_CEC_LOGIC_ADDR (0x0020) 23 #define S5P_CEC_DIVISOR_0 (0x0030) 24 #define S5P_CEC_DIVISOR_1 (0x0034) 25 #define S5P_CEC_DIVISOR_2 (0x0038) [all …]
|
| /kernel/linux/linux-5.10/drivers/media/cec/platform/s5p/ |
| D | regs-cec.h | 16 #define S5P_CEC_STATUS_0 (0x0000) 17 #define S5P_CEC_STATUS_1 (0x0004) 18 #define S5P_CEC_STATUS_2 (0x0008) 19 #define S5P_CEC_STATUS_3 (0x000C) 20 #define S5P_CEC_IRQ_MASK (0x0010) 21 #define S5P_CEC_IRQ_CLEAR (0x0014) 22 #define S5P_CEC_LOGIC_ADDR (0x0020) 23 #define S5P_CEC_DIVISOR_0 (0x0030) 24 #define S5P_CEC_DIVISOR_1 (0x0034) 25 #define S5P_CEC_DIVISOR_2 (0x0038) [all …]
|
| /kernel/linux/linux-5.10/arch/arm/mach-pxa/ |
| D | pxa320.c | 25 MFP_ADDR_X(GPIO0, GPIO4, 0x0124), 26 MFP_ADDR_X(GPIO5, GPIO9, 0x028C), 27 MFP_ADDR(GPIO10, 0x0458), 28 MFP_ADDR_X(GPIO11, GPIO26, 0x02A0), 29 MFP_ADDR_X(GPIO27, GPIO48, 0x0400), 30 MFP_ADDR_X(GPIO49, GPIO62, 0x045C), 31 MFP_ADDR_X(GPIO63, GPIO73, 0x04B4), 32 MFP_ADDR_X(GPIO74, GPIO98, 0x04F0), 33 MFP_ADDR_X(GPIO99, GPIO127, 0x0600), 34 MFP_ADDR_X(GPIO0_2, GPIO5_2, 0x0674), [all …]
|
| /kernel/linux/linux-6.6/arch/arm/mach-pxa/ |
| D | pxa320.c | 26 MFP_ADDR_X(GPIO0, GPIO4, 0x0124), 27 MFP_ADDR_X(GPIO5, GPIO9, 0x028C), 28 MFP_ADDR(GPIO10, 0x0458), 29 MFP_ADDR_X(GPIO11, GPIO26, 0x02A0), 30 MFP_ADDR_X(GPIO27, GPIO48, 0x0400), 31 MFP_ADDR_X(GPIO49, GPIO62, 0x045C), 32 MFP_ADDR_X(GPIO63, GPIO73, 0x04B4), 33 MFP_ADDR_X(GPIO74, GPIO98, 0x04F0), 34 MFP_ADDR_X(GPIO99, GPIO127, 0x0600), 35 MFP_ADDR_X(GPIO0_2, GPIO5_2, 0x0674), [all …]
|
| /kernel/linux/linux-6.6/drivers/staging/fbtft/ |
| D | fb_ili9320.c | 19 #define DEFAULT_GAMMA "07 07 6 0 0 0 5 5 4 0\n" \ 20 "07 08 4 7 5 1 2 0 7 7" 24 u8 rxbuf[8] = {0, }; in read_devicecode() 26 write_reg(par, 0x0000); in read_devicecode() 38 fbtft_par_dbg(DEBUG_INIT_DISPLAY, par, "Device code: 0x%04X\n", in init_display() 40 if ((devcode != 0x0000) && (devcode != 0x9320)) in init_display() 42 "Unrecognized Device code: 0x%04X (expected 0x9320)\n", in init_display() 49 write_reg(par, 0x00E5, 0x8000); in init_display() 52 write_reg(par, 0x0000, 0x0001); in init_display() 55 write_reg(par, 0x0001, 0x0100); in init_display() [all …]
|
| /kernel/linux/linux-5.10/drivers/staging/fbtft/ |
| D | fb_ili9320.c | 19 #define DEFAULT_GAMMA "07 07 6 0 0 0 5 5 4 0\n" \ 20 "07 08 4 7 5 1 2 0 7 7" 25 u8 rxbuf[8] = {0, }; in read_devicecode() 27 write_reg(par, 0x0000); in read_devicecode() 39 fbtft_par_dbg(DEBUG_INIT_DISPLAY, par, "Device code: 0x%04X\n", in init_display() 41 if ((devcode != 0x0000) && (devcode != 0x9320)) in init_display() 43 "Unrecognized Device code: 0x%04X (expected 0x9320)\n", in init_display() 50 write_reg(par, 0x00E5, 0x8000); in init_display() 53 write_reg(par, 0x0000, 0x0001); in init_display() 56 write_reg(par, 0x0001, 0x0100); in init_display() [all …]
|