Searched +full:0 +full:x7000f400 (Results 1 – 10 of 10) sorted by relevance
| /kernel/linux/linux-5.10/arch/arm/mach-tegra/ |
| D | iomap.h | 16 #define TEGRA_IRAM_BASE 0x40000000 19 #define TEGRA_ARM_PERIF_BASE 0x50040000 22 #define TEGRA_ARM_INT_DIST_BASE 0x50041000 25 #define TEGRA_TMR1_BASE 0x60005000 28 #define TEGRA_TMR2_BASE 0x60005008 31 #define TEGRA_TMRUS_BASE 0x60005010 34 #define TEGRA_TMR3_BASE 0x60005050 37 #define TEGRA_TMR4_BASE 0x60005058 40 #define TEGRA_CLK_RESET_BASE 0x60006000 43 #define TEGRA_FLOW_CTRL_BASE 0x60007000 [all …]
|
| /kernel/linux/linux-6.6/arch/arm/mach-tegra/ |
| D | iomap.h | 16 #define TEGRA_IRAM_BASE 0x40000000 19 #define TEGRA_ARM_PERIF_BASE 0x50040000 22 #define TEGRA_ARM_INT_DIST_BASE 0x50041000 25 #define TEGRA_TMR1_BASE 0x60005000 28 #define TEGRA_TMR2_BASE 0x60005008 31 #define TEGRA_TMRUS_BASE 0x60005010 34 #define TEGRA_TMR3_BASE 0x60005050 37 #define TEGRA_TMR4_BASE 0x60005058 40 #define TEGRA_CLK_RESET_BASE 0x60006000 43 #define TEGRA_FLOW_CTRL_BASE 0x60007000 [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/devfreq/ |
| D | nvidia,tegra30-actmon.yaml | 90 reg = <0x7000f000 0x400>; 94 interrupts = <0 77 4>; 103 reg = <0x7000f400 0x400>; 104 interrupts = <0 78 4>; 111 #interconnect-cells = <0>; 116 reg = <0x6000c800 0x400>; 117 interrupts = <0 45 4>;
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/memory-controllers/ |
| D | nvidia,tegra20-emc.yaml | 38 const: 0 41 const: 0 145 "^emc-table@[0-9]+$": 165 const: 0 172 "^emc-table@[0-9]+$": 199 reg = <0x7000f400 0x400>; 200 interrupts = <0 78 4>; 207 #interconnect-cells = <0>; 209 #size-cells = <0>; 213 emc-tables@0 { [all …]
|
| D | nvidia,tegra30-emc.yaml | 35 const: 0 53 "^emc-timings-[0-9]+$": 62 "^timing-[0-9]+$": 75 minimum: 0 91 Mode Register 0. 98 minimum: 0 239 reg = <0x7000f400 0x400>; 240 interrupts = <0 78 4>; 247 #interconnect-cells = <0>; 255 nvidia,emc-auto-cal-interval = <0x001fffff>; [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/memory-controllers/ |
| D | nvidia,tegra30-emc.yaml | 40 "^emc-timings-[0-9]+$": 49 "^timing-[0-9]+$": 62 minimum: 0 78 Mode Register 0. 85 minimum: 0 224 reg = <0x7000f400 0x400>; 225 interrupts = <0 78 4>; 236 nvidia,emc-auto-cal-interval = <0x001fffff>; 237 nvidia,emc-mode-1 = <0x80100002>; 238 nvidia,emc-mode-2 = <0x80200018>; [all …]
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | tegra20.dtsi | 15 memory@0 { 17 reg = <0 0>; 22 reg = <0x40000000 0x40000>; 25 ranges = <0 0x40000000 0x40000>; 28 reg = <0x400 0x3fc00>; 35 reg = <0x50000000 0x00024000>; 47 ranges = <0x54000000 0x54000000 0x04000000>; 51 reg = <0x54040000 0x00040000>; 60 reg = <0x54080000 0x00040000>; 69 reg = <0x540c0000 0x00040000>; [all …]
|
| D | tegra30.dtsi | 17 reg = <0x80000000 0x0>; 23 reg = <0x00003000 0x00000800>, /* PADS registers */ 24 <0x00003800 0x00000200>, /* AFI registers */ 25 <0x10000000 0x10000000>; /* configuration space */ 32 interrupt-map-mask = <0 0 0 0>; 33 interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 35 bus-range = <0x00 0xff>; 39 ranges = <0x02000000 0 0x00000000 0x00000000 0 0x00001000>, /* port 0 configuration space */ 40 <0x02000000 0 0x00001000 0x00001000 0 0x00001000>, /* port 1 configuration space */ 41 <0x02000000 0 0x00004000 0x00004000 0 0x00001000>, /* port 2 configuration space */ [all …]
|
| /kernel/linux/linux-6.6/arch/arm/boot/dts/nvidia/ |
| D | tegra20.dtsi | 17 memory@0 { 19 reg = <0 0>; 24 reg = <0x40000000 0x40000>; 27 ranges = <0 0x40000000 0x40000>; 30 reg = <0x400 0x3fc00>; 37 reg = <0x50000000 0x00024000>; 51 ranges = <0x54000000 0x54000000 0x04000000>; 55 reg = <0x54040000 0x00040000>; 67 reg = <0x54080000 0x00040000>; 79 reg = <0x540c0000 0x00040000>; [all …]
|
| D | tegra30.dtsi | 20 reg = <0x80000000 0x0>; 26 reg = <0x00003000 0x00000800>, /* PADS registers */ 27 <0x00003800 0x00000200>, /* AFI registers */ 28 <0x10000000 0x10000000>; /* configuration space */ 35 interrupt-map-mask = <0 0 0 0>; 36 interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 38 bus-range = <0x00 0xff>; 42 ranges = <0x02000000 0 0x00000000 0x00000000 0 0x00001000>, /* port 0 configuration space */ 43 <0x02000000 0 0x00001000 0x00001000 0 0x00001000>, /* port 1 configuration space */ 44 <0x02000000 0 0x00004000 0x00004000 0 0x00001000>, /* port 2 configuration space */ [all …]
|