| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/include/asic_reg/smu/ |
| D | smu_7_1_3_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define GCK_MCLK_FUSES__StartupMClkDid_MASK 0x7f 32 #define GCK_MCLK_FUSES__StartupMClkDid__SHIFT 0x0 33 #define GCK_MCLK_FUSES__MClkADCA_MASK 0x780 34 #define GCK_MCLK_FUSES__MClkADCA__SHIFT 0x7 35 #define GCK_MCLK_FUSES__MClkDDCA_MASK 0x1800 36 #define GCK_MCLK_FUSES__MClkDDCA__SHIFT 0xb [all …]
|
| D | smu_7_1_0_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
| D | smu_7_1_2_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/amd/include/asic_reg/smu/ |
| D | smu_7_1_3_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define GCK_MCLK_FUSES__StartupMClkDid_MASK 0x7f 32 #define GCK_MCLK_FUSES__StartupMClkDid__SHIFT 0x0 33 #define GCK_MCLK_FUSES__MClkADCA_MASK 0x780 34 #define GCK_MCLK_FUSES__MClkADCA__SHIFT 0x7 35 #define GCK_MCLK_FUSES__MClkDDCA_MASK 0x1800 36 #define GCK_MCLK_FUSES__MClkDDCA__SHIFT 0xb [all …]
|
| D | smu_7_1_0_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
| D | smu_7_1_2_sh_mask.h | 27 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff 28 #define GCK_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0 29 #define GCK_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff 30 #define GCK_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0 31 #define CG_DCLK_CNTL__DCLK_DIVIDER_MASK 0x7f 32 #define CG_DCLK_CNTL__DCLK_DIVIDER__SHIFT 0x0 33 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK 0x100 34 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_EN__SHIFT 0x8 35 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG_MASK 0x200 36 #define CG_DCLK_CNTL__DCLK_DIR_CNTL_TOG__SHIFT 0x9 [all …]
|
| /kernel/linux/linux-5.10/drivers/mtd/nand/raw/ |
| D | pasemi_nand.c | 26 #define LBICTRL_LPCCTL_NR 0x00004000 37 while (len > 0x800) { in pasemi_read_buf() 38 memcpy_fromio(buf, chip->legacy.IO_ADDR_R, 0x800); in pasemi_read_buf() 39 buf += 0x800; in pasemi_read_buf() 40 len -= 0x800; in pasemi_read_buf() 48 while (len > 0x800) { in pasemi_write_buf() 49 memcpy_toio(chip->legacy.IO_ADDR_R, buf, 0x800); in pasemi_write_buf() 50 buf += 0x800; in pasemi_write_buf() 51 len -= 0x800; in pasemi_write_buf() 83 return 0; in pasemi_attach_chip() [all …]
|
| D | cs553x_nand.c | 11 * mtd-id for command line partitioning is cs553x_nand_cs[0-3] 12 * where 0-3 reflects the chip select for NAND. 30 #define MSR_DIVIL_GLD_CAP 0x51400000 /* DIVIL capabilitiies */ 31 #define CAP_CS5535 0x2df000ULL 32 #define CAP_CS5536 0x5df500ULL 35 #define MSR_NANDF_DATA 0x5140001b /* NAND Flash Data Timing MSR */ 36 #define MSR_NANDF_CTL 0x5140001c /* NAND Flash Control Timing */ 37 #define MSR_NANDF_RSVD 0x5140001d /* Reserved */ 40 #define MSR_DIVIL_LBAR_FLSH0 0x51400010 /* Flash Chip Select 0 */ 41 #define MSR_DIVIL_LBAR_FLSH1 0x51400011 /* Flash Chip Select 1 */ [all …]
|
| /kernel/linux/linux-6.6/drivers/mtd/nand/raw/ |
| D | pasemi_nand.c | 25 #define LBICTRL_LPCCTL_NR 0x00004000 39 while (len > 0x800) { in pasemi_read_buf() 40 memcpy_fromio(buf, chip->legacy.IO_ADDR_R, 0x800); in pasemi_read_buf() 41 buf += 0x800; in pasemi_read_buf() 42 len -= 0x800; in pasemi_read_buf() 50 while (len > 0x800) { in pasemi_write_buf() 51 memcpy_toio(chip->legacy.IO_ADDR_R, buf, 0x800); in pasemi_write_buf() 52 buf += 0x800; in pasemi_write_buf() 53 len -= 0x800; in pasemi_write_buf() 89 return 0; in pasemi_attach_chip() [all …]
|
| D | cs553x_nand.c | 11 * mtd-id for command line partitioning is cs553x_nand_cs[0-3] 12 * where 0-3 reflects the chip select for NAND. 29 #define MSR_DIVIL_GLD_CAP 0x51400000 /* DIVIL capabilitiies */ 30 #define CAP_CS5535 0x2df000ULL 31 #define CAP_CS5536 0x5df500ULL 34 #define MSR_NANDF_DATA 0x5140001b /* NAND Flash Data Timing MSR */ 35 #define MSR_NANDF_CTL 0x5140001c /* NAND Flash Control Timing */ 36 #define MSR_NANDF_RSVD 0x5140001d /* Reserved */ 39 #define MSR_DIVIL_LBAR_FLSH0 0x51400010 /* Flash Chip Select 0 */ 40 #define MSR_DIVIL_LBAR_FLSH1 0x51400011 /* Flash Chip Select 1 */ [all …]
|
| /kernel/linux/linux-6.6/arch/powerpc/boot/dts/ |
| D | microwatt.dts | 4 #size-cells = <0x02>; 5 #address-cells = <0x02>; 14 #size-cells = <0x02>; 15 #address-cells = <0x02>; 19 memory@0 { 21 reg = <0x00000000 0x00000000 0x00000000 0x10000000>; 26 #clock-cells = <0>; 33 #size-cells = <0x00>; 34 #address-cells = <0x01>; 70 isa = <0>; [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/nouveau/nvkm/engine/disp/ |
| D | gf119.c | 45 mask[head->id] = nvkm_rd32(device, 0x6101d4 + (head->id * 0x800)); in gf119_disp_super() 49 if (disp->super & 0x00000001) { in gf119_disp_super() 50 nv50_disp_chan_mthd(disp->chan[0], NV_DBG_DEBUG); in gf119_disp_super() 53 if (!(mask[head->id] & 0x00001000)) in gf119_disp_super() 58 if (disp->super & 0x00000002) { in gf119_disp_super() 60 if (!(mask[head->id] & 0x00001000)) in gf119_disp_super() 66 if (!(mask[head->id] & 0x00010000)) in gf119_disp_super() 71 if (!(mask[head->id] & 0x00001000)) in gf119_disp_super() 76 if (disp->super & 0x00000004) { in gf119_disp_super() 78 if (!(mask[head->id] & 0x00001000)) in gf119_disp_super() [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/nouveau/nvkm/engine/fifo/ |
| D | ga100.c | 46 nvkm_wr32(runl->fifo->engine.subdev.device, runl->chan + (chan->id * 4), 0x00000003); in ga100_chan_stop() 54 const int gfid = 0; in ga100_chan_start() 56 nvkm_wr32(device, runl->chan + (chan->id * 4), 0x00000002); in ga100_chan_start() 57 nvkm_wr32(device, runl->addr + 0x0090, (gfid << 16) | chan->id); /* INTERNAL_DOORBELL. */ in ga100_chan_start() 65 nvkm_wr32(runl->fifo->engine.subdev.device, runl->chan + (chan->id * 4), 0xffffffff); in ga100_chan_unbind() 74 nvkm_wo32(chan->inst, 0x010, 0x0000face); in ga100_chan_ramfc_write() 75 nvkm_wo32(chan->inst, 0x030, 0x7ffff902); in ga100_chan_ramfc_write() 76 nvkm_wo32(chan->inst, 0x048, lower_32_bits(offset)); in ga100_chan_ramfc_write() 77 nvkm_wo32(chan->inst, 0x04c, upper_32_bits(offset) | (limit2 << 16)); in ga100_chan_ramfc_write() 78 nvkm_wo32(chan->inst, 0x084, 0x20400000); in ga100_chan_ramfc_write() [all …]
|
| /kernel/linux/linux-5.10/arch/riscv/kernel/ |
| D | module.c | 37 return 0; in apply_r_riscv_32_rela() 43 return 0; in apply_r_riscv_64_rela() 50 u32 imm12 = (offset & 0x1000) << (31 - 12); in apply_r_riscv_branch_rela() 51 u32 imm11 = (offset & 0x800) >> (11 - 7); in apply_r_riscv_branch_rela() 52 u32 imm10_5 = (offset & 0x7e0) << (30 - 10); in apply_r_riscv_branch_rela() 53 u32 imm4_1 = (offset & 0x1e) << (11 - 4); in apply_r_riscv_branch_rela() 55 *location = (*location & 0x1fff07f) | imm12 | imm11 | imm10_5 | imm4_1; in apply_r_riscv_branch_rela() 56 return 0; in apply_r_riscv_branch_rela() 63 u32 imm20 = (offset & 0x100000) << (31 - 20); in apply_r_riscv_jal_rela() 64 u32 imm19_12 = (offset & 0xff000); in apply_r_riscv_jal_rela() [all …]
|
| /kernel/linux/linux-6.6/drivers/gpu/drm/nouveau/ |
| D | nouveau_reg.h | 3 #define NV04_PFB_BOOT_0 0x00100000 4 # define NV04_PFB_BOOT_0_RAM_AMOUNT 0x00000003 5 # define NV04_PFB_BOOT_0_RAM_AMOUNT_32MB 0x00000000 6 # define NV04_PFB_BOOT_0_RAM_AMOUNT_4MB 0x00000001 7 # define NV04_PFB_BOOT_0_RAM_AMOUNT_8MB 0x00000002 8 # define NV04_PFB_BOOT_0_RAM_AMOUNT_16MB 0x00000003 9 # define NV04_PFB_BOOT_0_RAM_WIDTH_128 0x00000004 10 # define NV04_PFB_BOOT_0_RAM_TYPE 0x00000028 11 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_8MBIT 0x00000000 12 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT 0x00000008 [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/nouveau/ |
| D | nouveau_reg.h | 3 #define NV04_PFB_BOOT_0 0x00100000 4 # define NV04_PFB_BOOT_0_RAM_AMOUNT 0x00000003 5 # define NV04_PFB_BOOT_0_RAM_AMOUNT_32MB 0x00000000 6 # define NV04_PFB_BOOT_0_RAM_AMOUNT_4MB 0x00000001 7 # define NV04_PFB_BOOT_0_RAM_AMOUNT_8MB 0x00000002 8 # define NV04_PFB_BOOT_0_RAM_AMOUNT_16MB 0x00000003 9 # define NV04_PFB_BOOT_0_RAM_WIDTH_128 0x00000004 10 # define NV04_PFB_BOOT_0_RAM_TYPE 0x00000028 11 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_8MBIT 0x00000000 12 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT 0x00000008 [all …]
|
| /kernel/linux/linux-5.10/arch/sh/include/cpu-sh4a/cpu/ |
| D | dma.h | 9 #define DMTE0_IRQ evt2irq(0x800) 10 #define DMTE4_IRQ evt2irq(0xb80) 11 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 12 #define SH_DMAC_BASE0 0xFE008020 14 #define DMTE0_IRQ evt2irq(0x800) 15 #define DMTE4_IRQ evt2irq(0xb80) 16 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 17 #define SH_DMAC_BASE0 0xFE008020 19 #define DMTE0_IRQ evt2irq(0x640) 20 #define DMTE4_IRQ evt2irq(0x780) [all …]
|
| /kernel/linux/linux-6.6/arch/sh/include/cpu-sh4a/cpu/ |
| D | dma.h | 9 #define DMTE0_IRQ evt2irq(0x800) 10 #define DMTE4_IRQ evt2irq(0xb80) 11 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 12 #define SH_DMAC_BASE0 0xFE008020 14 #define DMTE0_IRQ evt2irq(0x800) 15 #define DMTE4_IRQ evt2irq(0xb80) 16 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 17 #define SH_DMAC_BASE0 0xFE008020 19 #define DMTE0_IRQ evt2irq(0x640) 20 #define DMTE4_IRQ evt2irq(0x780) [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/media/ |
| D | mediatek-vcodec.txt | 32 reg = <0 0x16000000 0 0x100>, /*VDEC_SYS*/ 33 <0 0x16020000 0 0x1000>, /*VDEC_MISC*/ 34 <0 0x16021000 0 0x800>, /*VDEC_LD*/ 35 <0 0x16021800 0 0x800>, /*VDEC_TOP*/ 36 <0 0x16022000 0 0x1000>, /*VDEC_CM*/ 37 <0 0x16023000 0 0x1000>, /*VDEC_AD*/ 38 <0 0x16024000 0 0x1000>, /*VDEC_AV*/ 39 <0 0x16025000 0 0x1000>, /*VDEC_PP*/ 40 <0 0x16026800 0 0x800>, /*VP8_VD*/ 41 <0 0x16027000 0 0x800>, /*VP6_VD*/ [all …]
|
| /kernel/linux/linux-5.10/drivers/staging/rtl8188eu/include/ |
| D | hal8188e_phy_reg.h | 11 /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */ 13 /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */ 14 /* 3. RF register 0x00-2E */ 19 /* 3. Page8(0x800) */ 20 #define rFPGA0_RFMOD 0x800 /* RF mode & CCK TxSC RF BW Setting */ 21 #define rFPGA0_TxGainStage 0x80c /* Set TX PWR init gain? */ 23 #define rFPGA0_XA_HSSIParameter1 0x820 /* RF 3 wire register */ 24 #define rFPGA0_XA_HSSIParameter2 0x824 25 #define rFPGA0_XB_HSSIParameter1 0x828 26 #define rFPGA0_XB_HSSIParameter2 0x82c [all …]
|
| /kernel/linux/linux-6.6/arch/riscv/kernel/ |
| D | module.c | 38 return 0; in apply_r_riscv_32_rela() 44 return 0; in apply_r_riscv_64_rela() 51 u32 imm12 = (offset & 0x1000) << (31 - 12); in apply_r_riscv_branch_rela() 52 u32 imm11 = (offset & 0x800) >> (11 - 7); in apply_r_riscv_branch_rela() 53 u32 imm10_5 = (offset & 0x7e0) << (30 - 10); in apply_r_riscv_branch_rela() 54 u32 imm4_1 = (offset & 0x1e) << (11 - 4); in apply_r_riscv_branch_rela() 56 *location = (*location & 0x1fff07f) | imm12 | imm11 | imm10_5 | imm4_1; in apply_r_riscv_branch_rela() 57 return 0; in apply_r_riscv_branch_rela() 64 u32 imm20 = (offset & 0x100000) << (31 - 20); in apply_r_riscv_jal_rela() 65 u32 imm19_12 = (offset & 0xff000); in apply_r_riscv_jal_rela() [all …]
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/media/ |
| D | mediatek,vcodec-decoder.yaml | 151 reg = <0x16020000 0x1000>, /*VDEC_MISC*/ 152 <0x16021000 0x800>, /*VDEC_LD*/ 153 <0x16021800 0x800>, /*VDEC_TOP*/ 154 <0x16022000 0x1000>, /*VDEC_CM*/ 155 <0x16023000 0x1000>, /*VDEC_AD*/ 156 <0x16024000 0x1000>, /*VDEC_AV*/ 157 <0x16025000 0x1000>, /*VDEC_PP*/ 158 <0x16026800 0x800>, /*VP8_VD*/ 159 <0x16027000 0x800>, /*VP6_VD*/ 160 <0x16027800 0x800>, /*VP8_VL*/ [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/hsi/ |
| D | omap-ssi.txt | 37 0 and 1 (in this order). 55 reg = <0x48058000 0x1000>, 56 <0x48059000 0x1000>; 77 reg = <0x4805a000 0x800>, 78 <0x4805a800 0x800>; 92 reg = <0x4805b000 0x800>, 93 <0x4805b800 0x800>;
|
| /kernel/linux/linux-6.6/Documentation/devicetree/bindings/hsi/ |
| D | omap-ssi.txt | 37 0 and 1 (in this order). 55 reg = <0x48058000 0x1000>, 56 <0x48059000 0x1000>; 77 reg = <0x4805a000 0x800>, 78 <0x4805a800 0x800>; 92 reg = <0x4805b000 0x800>, 93 <0x4805b800 0x800>;
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | sam9x60.dtsi | 36 #size-cells = <0>; 38 cpu@0 { 41 reg = <0>; 47 reg = <0x20000000 0x10000000>; 53 #clock-cells = <0>; 58 #clock-cells = <0>; 64 reg = <0x00300000 0x100000>; 67 ranges = <0 0x00300000 0x100000>; 78 #size-cells = <0>; 80 reg = <0x00500000 0x100000 [all …]
|