Home
last modified time | relevance | path

Searched full:lane1 (Results 1 – 25 of 30) sorted by relevance

12

/kernel/linux/linux-6.6/Documentation/devicetree/bindings/display/bridge/
Danalogix,anx7625.yaml72 analogix,lane1-swing:
77 an array of swing register setting for DP tx lane1 PHY.
78 DP TX lane1 swing register setting same with lane0
150 analogix,lane1-swing = /bits/ 8 <0x14 0x54 0x64 0x74>;
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/phy/
Dti,phy-am654-serdes.txt17 1 - PCIe0 Lane1
18 2 - ICSS2 SGMII Lane1
/kernel/linux/linux-5.10/Documentation/devicetree/bindings/pci/
Dpci-armada8k.txt25 Must be "cp0-pcie0-x4-lane0-phy", "cp0-pcie0-x4-lane1-phy" for
/kernel/linux/linux-6.6/Documentation/devicetree/bindings/pci/
Dpci-armada8k.txt25 Must be "cp0-pcie0-x4-lane0-phy", "cp0-pcie0-x4-lane1-phy" for
/kernel/linux/linux-6.6/Documentation/devicetree/bindings/phy/
Dqcom,msm8996-qmp-pcie-phy.yaml88 - lane1
/kernel/linux/linux-6.6/drivers/phy/marvell/
Dphy-mvebu-a3700-comphy.c188 * lane1: PCIe/GbE0 PHY Configuration 1
209 * lane1: PCIe/GbE0 PHY Status 1
219 /* bit0: 0: Lane1 is GbE0; 1: Lane1 is PCIe */
501 /* PCIE must be in Lane1 */ in mvebu_a3700_comphy_set_phy_selector()
/kernel/linux/linux-6.6/arch/arm64/boot/dts/rockchip/
Drk3568.dtsi104 /* bifurcation; lane1 when using 1+1 */
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/include/
Dgrph_object_ctrl_defs.h243 uint8_t lane1:2; /* Mapping for lane 1 */ member
/kernel/linux/linux-6.6/arch/arm64/boot/dts/marvell/
Darmada-8040-mcbin.dtsi188 phy-names = "cp0-pcie0-x4-lane0-phy", "cp0-pcie0-x4-lane1-phy",
Darmada-8040-puzzle-m801.dts521 phy-names = "cp1-pcie0-x2-lane0-phy", "cp1-pcie0-x2-lane1-phy";
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/include/
Dgrph_object_ctrl_defs.h243 uint8_t lane1:2; /* Mapping for lane 1 */ member
/kernel/linux/linux-5.10/arch/arm64/boot/dts/marvell/
Darmada-8040-mcbin.dtsi188 phy-names = "cp0-pcie0-x4-lane0-phy", "cp0-pcie0-x4-lane1-phy",
/kernel/linux/linux-6.6/drivers/phy/rockchip/
Dphy-rockchip-dphy-rx0.c212 /* HS RX Control of lane1 */ in rk_dphy_enable()
/kernel/linux/linux-5.10/drivers/phy/rockchip/
Dphy-rockchip-dphy-rx0.c213 /* HS RX Control of lane1 */ in rk_dphy_enable()
/kernel/linux/linux-6.6/drivers/net/ethernet/ti/
Dnetcp_xgbepcsr.c258 /* For 2 lane Phy-B, lane0 is actually lane1 */ in netcp_xgbe_serdes_write_tbus_addr()
/kernel/linux/linux-5.10/drivers/net/ethernet/ti/
Dnetcp_xgbepcsr.c258 /* For 2 lane Phy-B, lane0 is actually lane1 */ in netcp_xgbe_serdes_write_tbus_addr()
/kernel/linux/linux-5.10/drivers/scsi/ufs/
Dufs-hisi.c60 dev_err(hba->dev, "%s: invalid TX_FSM_STATE, lane0 = %d, lane1 = %d\n", in ufs_hisi_check_hibern8()
Dufs-qcom.c179 /* In case of single lane per direction, don't read lane1 clocks */ in ufs_qcom_init_lane_clks()
/kernel/linux/linux-6.6/drivers/ufs/host/
Dufs-hisi.c62 dev_err(hba->dev, "%s: invalid TX_FSM_STATE, lane0 = %d, lane1 = %d\n", in ufs_hisi_check_hibern8()
Dufs-qcom.c308 /* In case of single lane per direction, don't read lane1 clocks */ in ufs_qcom_init_lane_clks()
/kernel/linux/linux-6.6/drivers/gpu/drm/bridge/analogix/
Danx7625.c1658 "analogix,lane1-swing", &num_regs)) { in anx7625_get_swing_setting()
1663 of_property_read_u8_array(dev->of_node, "analogix,lane1-swing", in anx7625_get_swing_setting()
/kernel/linux/linux-6.6/drivers/gpu/drm/amd/display/dc/link/protocols/
Dlink_dp_training.c116 lt_result = "CR failed lane1"; in dp_log_training_result()
/kernel/linux/linux-5.10/arch/arm64/boot/dts/qcom/
Dmsm8996.dtsi389 reset-names = "lane1";
/kernel/linux/linux-6.6/arch/arm64/boot/dts/qcom/
Dmsm8996.dtsi722 reset-names = "lane1";
/kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/core/
Ddc_link_dp.c1422 lt_result = "CR failed lane1"; in print_status_message()

12