1 /*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28 #include <linux/export.h>
29 #include <linux/i2c.h>
30 #include <linux/notifier.h>
31 #include <linux/slab.h>
32 #include <linux/sort.h>
33 #include <linux/string_helpers.h>
34 #include <linux/timekeeping.h>
35 #include <linux/types.h>
36
37 #include <asm/byteorder.h>
38
39 #include <drm/display/drm_dp_helper.h>
40 #include <drm/display/drm_dp_tunnel.h>
41 #include <drm/display/drm_dsc_helper.h>
42 #include <drm/display/drm_hdmi_helper.h>
43 #include <drm/drm_atomic_helper.h>
44 #include <drm/drm_crtc.h>
45 #include <drm/drm_edid.h>
46 #include <drm/drm_fixed.h>
47 #include <drm/drm_probe_helper.h>
48
49 #include "g4x_dp.h"
50 #include "i915_drv.h"
51 #include "i915_irq.h"
52 #include "i915_reg.h"
53 #include "intel_alpm.h"
54 #include "intel_atomic.h"
55 #include "intel_audio.h"
56 #include "intel_backlight.h"
57 #include "intel_combo_phy_regs.h"
58 #include "intel_connector.h"
59 #include "intel_crtc.h"
60 #include "intel_cx0_phy.h"
61 #include "intel_ddi.h"
62 #include "intel_de.h"
63 #include "intel_display_driver.h"
64 #include "intel_display_types.h"
65 #include "intel_dp.h"
66 #include "intel_dp_aux.h"
67 #include "intel_dp_hdcp.h"
68 #include "intel_dp_link_training.h"
69 #include "intel_dp_mst.h"
70 #include "intel_dp_tunnel.h"
71 #include "intel_dpio_phy.h"
72 #include "intel_dpll.h"
73 #include "intel_drrs.h"
74 #include "intel_encoder.h"
75 #include "intel_fifo_underrun.h"
76 #include "intel_hdcp.h"
77 #include "intel_hdmi.h"
78 #include "intel_hotplug.h"
79 #include "intel_hotplug_irq.h"
80 #include "intel_lspcon.h"
81 #include "intel_lvds.h"
82 #include "intel_modeset_lock.h"
83 #include "intel_panel.h"
84 #include "intel_pch_display.h"
85 #include "intel_pps.h"
86 #include "intel_psr.h"
87 #include "intel_quirks.h"
88 #include "intel_tc.h"
89 #include "intel_vdsc.h"
90 #include "intel_vrr.h"
91 #include "intel_crtc_state_dump.h"
92
93 #define dp_to_i915(__intel_dp) to_i915(dp_to_dig_port(__intel_dp)->base.base.dev)
94
95 /* DP DSC throughput values used for slice count calculations KPixels/s */
96 #define DP_DSC_PEAK_PIXEL_RATE 2720000
97 #define DP_DSC_MAX_ENC_THROUGHPUT_0 340000
98 #define DP_DSC_MAX_ENC_THROUGHPUT_1 400000
99
100 /* Max DSC line buffer depth supported by HW. */
101 #define INTEL_DP_DSC_MAX_LINE_BUF_DEPTH 13
102
103 /* DP DSC FEC Overhead factor in ppm = 1/(0.972261) = 1.028530 */
104 #define DP_DSC_FEC_OVERHEAD_FACTOR 1028530
105
106 /* Compliance test status bits */
107 #define INTEL_DP_RESOLUTION_SHIFT_MASK 0
108 #define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
109 #define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
110 #define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
111
112
113 /* Constants for DP DSC configurations */
114 static const u8 valid_dsc_bpp[] = {6, 8, 10, 12, 15};
115
116 /* With Single pipe configuration, HW is capable of supporting maximum
117 * of 4 slices per line.
118 */
119 static const u8 valid_dsc_slicecount[] = {1, 2, 4};
120
121 /**
122 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
123 * @intel_dp: DP struct
124 *
125 * If a CPU or PCH DP output is attached to an eDP panel, this function
126 * will return true, and false otherwise.
127 *
128 * This function is not safe to use prior to encoder type being set.
129 */
intel_dp_is_edp(struct intel_dp * intel_dp)130 bool intel_dp_is_edp(struct intel_dp *intel_dp)
131 {
132 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
133
134 return dig_port->base.type == INTEL_OUTPUT_EDP;
135 }
136
137 static void intel_dp_unset_edid(struct intel_dp *intel_dp);
138
139 /* Is link rate UHBR and thus 128b/132b? */
intel_dp_is_uhbr(const struct intel_crtc_state * crtc_state)140 bool intel_dp_is_uhbr(const struct intel_crtc_state *crtc_state)
141 {
142 return drm_dp_is_uhbr_rate(crtc_state->port_clock);
143 }
144
145 /**
146 * intel_dp_link_symbol_size - get the link symbol size for a given link rate
147 * @rate: link rate in 10kbit/s units
148 *
149 * Returns the link symbol size in bits/symbol units depending on the link
150 * rate -> channel coding.
151 */
intel_dp_link_symbol_size(int rate)152 int intel_dp_link_symbol_size(int rate)
153 {
154 return drm_dp_is_uhbr_rate(rate) ? 32 : 10;
155 }
156
157 /**
158 * intel_dp_link_symbol_clock - convert link rate to link symbol clock
159 * @rate: link rate in 10kbit/s units
160 *
161 * Returns the link symbol clock frequency in kHz units depending on the
162 * link rate and channel coding.
163 */
intel_dp_link_symbol_clock(int rate)164 int intel_dp_link_symbol_clock(int rate)
165 {
166 return DIV_ROUND_CLOSEST(rate * 10, intel_dp_link_symbol_size(rate));
167 }
168
max_dprx_rate(struct intel_dp * intel_dp)169 static int max_dprx_rate(struct intel_dp *intel_dp)
170 {
171 if (intel_dp_tunnel_bw_alloc_is_enabled(intel_dp))
172 return drm_dp_tunnel_max_dprx_rate(intel_dp->tunnel);
173
174 return drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
175 }
176
max_dprx_lane_count(struct intel_dp * intel_dp)177 static int max_dprx_lane_count(struct intel_dp *intel_dp)
178 {
179 if (intel_dp_tunnel_bw_alloc_is_enabled(intel_dp))
180 return drm_dp_tunnel_max_dprx_lane_count(intel_dp->tunnel);
181
182 return drm_dp_max_lane_count(intel_dp->dpcd);
183 }
184
intel_dp_set_default_sink_rates(struct intel_dp * intel_dp)185 static void intel_dp_set_default_sink_rates(struct intel_dp *intel_dp)
186 {
187 intel_dp->sink_rates[0] = 162000;
188 intel_dp->num_sink_rates = 1;
189 }
190
191 /* update sink rates from dpcd */
intel_dp_set_dpcd_sink_rates(struct intel_dp * intel_dp)192 static void intel_dp_set_dpcd_sink_rates(struct intel_dp *intel_dp)
193 {
194 static const int dp_rates[] = {
195 162000, 270000, 540000, 810000
196 };
197 int i, max_rate;
198 int max_lttpr_rate;
199
200 if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS)) {
201 /* Needed, e.g., for Apple MBP 2017, 15 inch eDP Retina panel */
202 static const int quirk_rates[] = { 162000, 270000, 324000 };
203
204 memcpy(intel_dp->sink_rates, quirk_rates, sizeof(quirk_rates));
205 intel_dp->num_sink_rates = ARRAY_SIZE(quirk_rates);
206
207 return;
208 }
209
210 /*
211 * Sink rates for 8b/10b.
212 */
213 max_rate = max_dprx_rate(intel_dp);
214 max_lttpr_rate = drm_dp_lttpr_max_link_rate(intel_dp->lttpr_common_caps);
215 if (max_lttpr_rate)
216 max_rate = min(max_rate, max_lttpr_rate);
217
218 for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
219 if (dp_rates[i] > max_rate)
220 break;
221 intel_dp->sink_rates[i] = dp_rates[i];
222 }
223
224 /*
225 * Sink rates for 128b/132b. If set, sink should support all 8b/10b
226 * rates and 10 Gbps.
227 */
228 if (drm_dp_128b132b_supported(intel_dp->dpcd)) {
229 u8 uhbr_rates = 0;
230
231 BUILD_BUG_ON(ARRAY_SIZE(intel_dp->sink_rates) < ARRAY_SIZE(dp_rates) + 3);
232
233 drm_dp_dpcd_readb(&intel_dp->aux,
234 DP_128B132B_SUPPORTED_LINK_RATES, &uhbr_rates);
235
236 if (drm_dp_lttpr_count(intel_dp->lttpr_common_caps)) {
237 /* We have a repeater */
238 if (intel_dp->lttpr_common_caps[0] >= 0x20 &&
239 intel_dp->lttpr_common_caps[DP_MAIN_LINK_CHANNEL_CODING_PHY_REPEATER -
240 DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV] &
241 DP_PHY_REPEATER_128B132B_SUPPORTED) {
242 /* Repeater supports 128b/132b, valid UHBR rates */
243 uhbr_rates &= intel_dp->lttpr_common_caps[DP_PHY_REPEATER_128B132B_RATES -
244 DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV];
245 } else {
246 /* Does not support 128b/132b */
247 uhbr_rates = 0;
248 }
249 }
250
251 if (uhbr_rates & DP_UHBR10)
252 intel_dp->sink_rates[i++] = 1000000;
253 if (uhbr_rates & DP_UHBR13_5)
254 intel_dp->sink_rates[i++] = 1350000;
255 if (uhbr_rates & DP_UHBR20)
256 intel_dp->sink_rates[i++] = 2000000;
257 }
258
259 intel_dp->num_sink_rates = i;
260 }
261
intel_dp_set_sink_rates(struct intel_dp * intel_dp)262 static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
263 {
264 struct intel_connector *connector = intel_dp->attached_connector;
265 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
266 struct intel_encoder *encoder = &intel_dig_port->base;
267
268 intel_dp_set_dpcd_sink_rates(intel_dp);
269
270 if (intel_dp->num_sink_rates)
271 return;
272
273 drm_err(&dp_to_i915(intel_dp)->drm,
274 "[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD with no link rates, using defaults\n",
275 connector->base.base.id, connector->base.name,
276 encoder->base.base.id, encoder->base.name);
277
278 intel_dp_set_default_sink_rates(intel_dp);
279 }
280
intel_dp_set_default_max_sink_lane_count(struct intel_dp * intel_dp)281 static void intel_dp_set_default_max_sink_lane_count(struct intel_dp *intel_dp)
282 {
283 intel_dp->max_sink_lane_count = 1;
284 }
285
intel_dp_set_max_sink_lane_count(struct intel_dp * intel_dp)286 static void intel_dp_set_max_sink_lane_count(struct intel_dp *intel_dp)
287 {
288 struct intel_connector *connector = intel_dp->attached_connector;
289 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
290 struct intel_encoder *encoder = &intel_dig_port->base;
291
292 intel_dp->max_sink_lane_count = max_dprx_lane_count(intel_dp);
293
294 switch (intel_dp->max_sink_lane_count) {
295 case 1:
296 case 2:
297 case 4:
298 return;
299 }
300
301 drm_err(&dp_to_i915(intel_dp)->drm,
302 "[CONNECTOR:%d:%s][ENCODER:%d:%s] Invalid DPCD max lane count (%d), using default\n",
303 connector->base.base.id, connector->base.name,
304 encoder->base.base.id, encoder->base.name,
305 intel_dp->max_sink_lane_count);
306
307 intel_dp_set_default_max_sink_lane_count(intel_dp);
308 }
309
310 /* Get length of rates array potentially limited by max_rate. */
intel_dp_rate_limit_len(const int * rates,int len,int max_rate)311 static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
312 {
313 int i;
314
315 /* Limit results by potentially reduced max rate */
316 for (i = 0; i < len; i++) {
317 if (rates[len - i - 1] <= max_rate)
318 return len - i;
319 }
320
321 return 0;
322 }
323
324 /* Get length of common rates array potentially limited by max_rate. */
intel_dp_common_len_rate_limit(const struct intel_dp * intel_dp,int max_rate)325 static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
326 int max_rate)
327 {
328 return intel_dp_rate_limit_len(intel_dp->common_rates,
329 intel_dp->num_common_rates, max_rate);
330 }
331
intel_dp_common_rate(struct intel_dp * intel_dp,int index)332 int intel_dp_common_rate(struct intel_dp *intel_dp, int index)
333 {
334 if (drm_WARN_ON(&dp_to_i915(intel_dp)->drm,
335 index < 0 || index >= intel_dp->num_common_rates))
336 return 162000;
337
338 return intel_dp->common_rates[index];
339 }
340
341 /* Theoretical max between source and sink */
intel_dp_max_common_rate(struct intel_dp * intel_dp)342 int intel_dp_max_common_rate(struct intel_dp *intel_dp)
343 {
344 return intel_dp_common_rate(intel_dp, intel_dp->num_common_rates - 1);
345 }
346
intel_dp_max_source_lane_count(struct intel_digital_port * dig_port)347 int intel_dp_max_source_lane_count(struct intel_digital_port *dig_port)
348 {
349 int vbt_max_lanes = intel_bios_dp_max_lane_count(dig_port->base.devdata);
350 int max_lanes = dig_port->max_lanes;
351
352 if (vbt_max_lanes)
353 max_lanes = min(max_lanes, vbt_max_lanes);
354
355 return max_lanes;
356 }
357
358 /* Theoretical max between source and sink */
intel_dp_max_common_lane_count(struct intel_dp * intel_dp)359 int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
360 {
361 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
362 int source_max = intel_dp_max_source_lane_count(dig_port);
363 int sink_max = intel_dp->max_sink_lane_count;
364 int lane_max = intel_tc_port_max_lane_count(dig_port);
365 int lttpr_max = drm_dp_lttpr_max_lane_count(intel_dp->lttpr_common_caps);
366
367 if (lttpr_max)
368 sink_max = min(sink_max, lttpr_max);
369
370 return min3(source_max, sink_max, lane_max);
371 }
372
forced_lane_count(struct intel_dp * intel_dp)373 static int forced_lane_count(struct intel_dp *intel_dp)
374 {
375 return clamp(intel_dp->link.force_lane_count, 1, intel_dp_max_common_lane_count(intel_dp));
376 }
377
intel_dp_max_lane_count(struct intel_dp * intel_dp)378 int intel_dp_max_lane_count(struct intel_dp *intel_dp)
379 {
380 int lane_count;
381
382 if (intel_dp->link.force_lane_count)
383 lane_count = forced_lane_count(intel_dp);
384 else
385 lane_count = intel_dp->link.max_lane_count;
386
387 switch (lane_count) {
388 case 1:
389 case 2:
390 case 4:
391 return lane_count;
392 default:
393 MISSING_CASE(lane_count);
394 return 1;
395 }
396 }
397
intel_dp_min_lane_count(struct intel_dp * intel_dp)398 static int intel_dp_min_lane_count(struct intel_dp *intel_dp)
399 {
400 if (intel_dp->link.force_lane_count)
401 return forced_lane_count(intel_dp);
402
403 return 1;
404 }
405
406 /*
407 * The required data bandwidth for a mode with given pixel clock and bpp. This
408 * is the required net bandwidth independent of the data bandwidth efficiency.
409 *
410 * TODO: check if callers of this functions should use
411 * intel_dp_effective_data_rate() instead.
412 */
413 int
intel_dp_link_required(int pixel_clock,int bpp)414 intel_dp_link_required(int pixel_clock, int bpp)
415 {
416 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
417 return DIV_ROUND_UP(pixel_clock * bpp, 8);
418 }
419
420 /**
421 * intel_dp_effective_data_rate - Return the pixel data rate accounting for BW allocation overhead
422 * @pixel_clock: pixel clock in kHz
423 * @bpp_x16: bits per pixel .4 fixed point format
424 * @bw_overhead: BW allocation overhead in 1ppm units
425 *
426 * Return the effective pixel data rate in kB/sec units taking into account
427 * the provided SSC, FEC, DSC BW allocation overhead.
428 */
intel_dp_effective_data_rate(int pixel_clock,int bpp_x16,int bw_overhead)429 int intel_dp_effective_data_rate(int pixel_clock, int bpp_x16,
430 int bw_overhead)
431 {
432 return DIV_ROUND_UP_ULL(mul_u32_u32(pixel_clock * bpp_x16, bw_overhead),
433 1000000 * 16 * 8);
434 }
435
436 /**
437 * intel_dp_max_link_data_rate: Calculate the maximum rate for the given link params
438 * @intel_dp: Intel DP object
439 * @max_dprx_rate: Maximum data rate of the DPRX
440 * @max_dprx_lanes: Maximum lane count of the DPRX
441 *
442 * Calculate the maximum data rate for the provided link parameters taking into
443 * account any BW limitations by a DP tunnel attached to @intel_dp.
444 *
445 * Returns the maximum data rate in kBps units.
446 */
intel_dp_max_link_data_rate(struct intel_dp * intel_dp,int max_dprx_rate,int max_dprx_lanes)447 int intel_dp_max_link_data_rate(struct intel_dp *intel_dp,
448 int max_dprx_rate, int max_dprx_lanes)
449 {
450 int max_rate = drm_dp_max_dprx_data_rate(max_dprx_rate, max_dprx_lanes);
451
452 if (intel_dp_tunnel_bw_alloc_is_enabled(intel_dp))
453 max_rate = min(max_rate,
454 drm_dp_tunnel_available_bw(intel_dp->tunnel));
455
456 return max_rate;
457 }
458
intel_dp_has_joiner(struct intel_dp * intel_dp)459 bool intel_dp_has_joiner(struct intel_dp *intel_dp)
460 {
461 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
462 struct intel_encoder *encoder = &intel_dig_port->base;
463 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
464
465 /* eDP MSO is not compatible with joiner */
466 if (intel_dp->mso_link_count)
467 return false;
468
469 return DISPLAY_VER(dev_priv) >= 12 ||
470 (DISPLAY_VER(dev_priv) == 11 &&
471 encoder->port != PORT_A);
472 }
473
dg2_max_source_rate(struct intel_dp * intel_dp)474 static int dg2_max_source_rate(struct intel_dp *intel_dp)
475 {
476 return intel_dp_is_edp(intel_dp) ? 810000 : 1350000;
477 }
478
icl_max_source_rate(struct intel_dp * intel_dp)479 static int icl_max_source_rate(struct intel_dp *intel_dp)
480 {
481 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
482
483 if (intel_encoder_is_combo(encoder) && !intel_dp_is_edp(intel_dp))
484 return 540000;
485
486 return 810000;
487 }
488
ehl_max_source_rate(struct intel_dp * intel_dp)489 static int ehl_max_source_rate(struct intel_dp *intel_dp)
490 {
491 if (intel_dp_is_edp(intel_dp))
492 return 540000;
493
494 return 810000;
495 }
496
mtl_max_source_rate(struct intel_dp * intel_dp)497 static int mtl_max_source_rate(struct intel_dp *intel_dp)
498 {
499 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
500
501 if (intel_encoder_is_c10phy(encoder))
502 return 810000;
503
504 if (DISPLAY_VER_FULL(to_i915(encoder->base.dev)) == IP_VER(14, 1))
505 return 1350000;
506
507 return 2000000;
508 }
509
vbt_max_link_rate(struct intel_dp * intel_dp)510 static int vbt_max_link_rate(struct intel_dp *intel_dp)
511 {
512 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
513 int max_rate;
514
515 max_rate = intel_bios_dp_max_link_rate(encoder->devdata);
516
517 if (intel_dp_is_edp(intel_dp)) {
518 struct intel_connector *connector = intel_dp->attached_connector;
519 int edp_max_rate = connector->panel.vbt.edp.max_link_rate;
520
521 if (max_rate && edp_max_rate)
522 max_rate = min(max_rate, edp_max_rate);
523 else if (edp_max_rate)
524 max_rate = edp_max_rate;
525 }
526
527 return max_rate;
528 }
529
530 static void
intel_dp_set_source_rates(struct intel_dp * intel_dp)531 intel_dp_set_source_rates(struct intel_dp *intel_dp)
532 {
533 /* The values must be in increasing order */
534 static const int bmg_rates[] = {
535 162000, 216000, 243000, 270000, 324000, 432000, 540000, 675000,
536 810000, 1000000, 1350000,
537 };
538 static const int mtl_rates[] = {
539 162000, 216000, 243000, 270000, 324000, 432000, 540000, 675000,
540 810000, 1000000, 2000000,
541 };
542 static const int icl_rates[] = {
543 162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000,
544 1000000, 1350000,
545 };
546 static const int bxt_rates[] = {
547 162000, 216000, 243000, 270000, 324000, 432000, 540000
548 };
549 static const int skl_rates[] = {
550 162000, 216000, 270000, 324000, 432000, 540000
551 };
552 static const int hsw_rates[] = {
553 162000, 270000, 540000
554 };
555 static const int g4x_rates[] = {
556 162000, 270000
557 };
558 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
559 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
560 const int *source_rates;
561 int size, max_rate = 0, vbt_max_rate;
562
563 /* This should only be done once */
564 drm_WARN_ON(&dev_priv->drm,
565 intel_dp->source_rates || intel_dp->num_source_rates);
566
567 if (DISPLAY_VER(dev_priv) >= 14) {
568 if (IS_BATTLEMAGE(dev_priv)) {
569 source_rates = bmg_rates;
570 size = ARRAY_SIZE(bmg_rates);
571 } else {
572 source_rates = mtl_rates;
573 size = ARRAY_SIZE(mtl_rates);
574 }
575 max_rate = mtl_max_source_rate(intel_dp);
576 } else if (DISPLAY_VER(dev_priv) >= 11) {
577 source_rates = icl_rates;
578 size = ARRAY_SIZE(icl_rates);
579 if (IS_DG2(dev_priv))
580 max_rate = dg2_max_source_rate(intel_dp);
581 else if (IS_ALDERLAKE_P(dev_priv) || IS_ALDERLAKE_S(dev_priv) ||
582 IS_DG1(dev_priv) || IS_ROCKETLAKE(dev_priv))
583 max_rate = 810000;
584 else if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv))
585 max_rate = ehl_max_source_rate(intel_dp);
586 else
587 max_rate = icl_max_source_rate(intel_dp);
588 } else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
589 source_rates = bxt_rates;
590 size = ARRAY_SIZE(bxt_rates);
591 } else if (DISPLAY_VER(dev_priv) == 9) {
592 source_rates = skl_rates;
593 size = ARRAY_SIZE(skl_rates);
594 } else if ((IS_HASWELL(dev_priv) && !IS_HASWELL_ULX(dev_priv)) ||
595 IS_BROADWELL(dev_priv)) {
596 source_rates = hsw_rates;
597 size = ARRAY_SIZE(hsw_rates);
598 } else {
599 source_rates = g4x_rates;
600 size = ARRAY_SIZE(g4x_rates);
601 }
602
603 vbt_max_rate = vbt_max_link_rate(intel_dp);
604 if (max_rate && vbt_max_rate)
605 max_rate = min(max_rate, vbt_max_rate);
606 else if (vbt_max_rate)
607 max_rate = vbt_max_rate;
608
609 if (max_rate)
610 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
611
612 intel_dp->source_rates = source_rates;
613 intel_dp->num_source_rates = size;
614 }
615
intersect_rates(const int * source_rates,int source_len,const int * sink_rates,int sink_len,int * common_rates)616 static int intersect_rates(const int *source_rates, int source_len,
617 const int *sink_rates, int sink_len,
618 int *common_rates)
619 {
620 int i = 0, j = 0, k = 0;
621
622 while (i < source_len && j < sink_len) {
623 if (source_rates[i] == sink_rates[j]) {
624 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
625 return k;
626 common_rates[k] = source_rates[i];
627 ++k;
628 ++i;
629 ++j;
630 } else if (source_rates[i] < sink_rates[j]) {
631 ++i;
632 } else {
633 ++j;
634 }
635 }
636 return k;
637 }
638
639 /* return index of rate in rates array, or -1 if not found */
intel_dp_rate_index(const int * rates,int len,int rate)640 int intel_dp_rate_index(const int *rates, int len, int rate)
641 {
642 int i;
643
644 for (i = 0; i < len; i++)
645 if (rate == rates[i])
646 return i;
647
648 return -1;
649 }
650
intel_dp_link_config_rate(struct intel_dp * intel_dp,const struct intel_dp_link_config * lc)651 static int intel_dp_link_config_rate(struct intel_dp *intel_dp,
652 const struct intel_dp_link_config *lc)
653 {
654 return intel_dp_common_rate(intel_dp, lc->link_rate_idx);
655 }
656
intel_dp_link_config_lane_count(const struct intel_dp_link_config * lc)657 static int intel_dp_link_config_lane_count(const struct intel_dp_link_config *lc)
658 {
659 return 1 << lc->lane_count_exp;
660 }
661
intel_dp_link_config_bw(struct intel_dp * intel_dp,const struct intel_dp_link_config * lc)662 static int intel_dp_link_config_bw(struct intel_dp *intel_dp,
663 const struct intel_dp_link_config *lc)
664 {
665 return drm_dp_max_dprx_data_rate(intel_dp_link_config_rate(intel_dp, lc),
666 intel_dp_link_config_lane_count(lc));
667 }
668
link_config_cmp_by_bw(const void * a,const void * b,const void * p)669 static int link_config_cmp_by_bw(const void *a, const void *b, const void *p)
670 {
671 struct intel_dp *intel_dp = (struct intel_dp *)p; /* remove const */
672 const struct intel_dp_link_config *lc_a = a;
673 const struct intel_dp_link_config *lc_b = b;
674 int bw_a = intel_dp_link_config_bw(intel_dp, lc_a);
675 int bw_b = intel_dp_link_config_bw(intel_dp, lc_b);
676
677 if (bw_a != bw_b)
678 return bw_a - bw_b;
679
680 return intel_dp_link_config_rate(intel_dp, lc_a) -
681 intel_dp_link_config_rate(intel_dp, lc_b);
682 }
683
intel_dp_link_config_init(struct intel_dp * intel_dp)684 static void intel_dp_link_config_init(struct intel_dp *intel_dp)
685 {
686 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
687 struct intel_dp_link_config *lc;
688 int num_common_lane_configs;
689 int i;
690 int j;
691
692 if (drm_WARN_ON(&i915->drm, !is_power_of_2(intel_dp_max_common_lane_count(intel_dp))))
693 return;
694
695 num_common_lane_configs = ilog2(intel_dp_max_common_lane_count(intel_dp)) + 1;
696
697 if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates * num_common_lane_configs >
698 ARRAY_SIZE(intel_dp->link.configs)))
699 return;
700
701 intel_dp->link.num_configs = intel_dp->num_common_rates * num_common_lane_configs;
702
703 lc = &intel_dp->link.configs[0];
704 for (i = 0; i < intel_dp->num_common_rates; i++) {
705 for (j = 0; j < num_common_lane_configs; j++) {
706 lc->lane_count_exp = j;
707 lc->link_rate_idx = i;
708
709 lc++;
710 }
711 }
712
713 sort_r(intel_dp->link.configs, intel_dp->link.num_configs,
714 sizeof(intel_dp->link.configs[0]),
715 link_config_cmp_by_bw, NULL,
716 intel_dp);
717 }
718
intel_dp_link_config_get(struct intel_dp * intel_dp,int idx,int * link_rate,int * lane_count)719 void intel_dp_link_config_get(struct intel_dp *intel_dp, int idx, int *link_rate, int *lane_count)
720 {
721 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
722 const struct intel_dp_link_config *lc;
723
724 if (drm_WARN_ON(&i915->drm, idx < 0 || idx >= intel_dp->link.num_configs))
725 idx = 0;
726
727 lc = &intel_dp->link.configs[idx];
728
729 *link_rate = intel_dp_link_config_rate(intel_dp, lc);
730 *lane_count = intel_dp_link_config_lane_count(lc);
731 }
732
intel_dp_link_config_index(struct intel_dp * intel_dp,int link_rate,int lane_count)733 int intel_dp_link_config_index(struct intel_dp *intel_dp, int link_rate, int lane_count)
734 {
735 int link_rate_idx = intel_dp_rate_index(intel_dp->common_rates, intel_dp->num_common_rates,
736 link_rate);
737 int lane_count_exp = ilog2(lane_count);
738 int i;
739
740 for (i = 0; i < intel_dp->link.num_configs; i++) {
741 const struct intel_dp_link_config *lc = &intel_dp->link.configs[i];
742
743 if (lc->lane_count_exp == lane_count_exp &&
744 lc->link_rate_idx == link_rate_idx)
745 return i;
746 }
747
748 return -1;
749 }
750
intel_dp_set_common_rates(struct intel_dp * intel_dp)751 static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
752 {
753 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
754
755 drm_WARN_ON(&i915->drm,
756 !intel_dp->num_source_rates || !intel_dp->num_sink_rates);
757
758 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
759 intel_dp->num_source_rates,
760 intel_dp->sink_rates,
761 intel_dp->num_sink_rates,
762 intel_dp->common_rates);
763
764 /* Paranoia, there should always be something in common. */
765 if (drm_WARN_ON(&i915->drm, intel_dp->num_common_rates == 0)) {
766 intel_dp->common_rates[0] = 162000;
767 intel_dp->num_common_rates = 1;
768 }
769
770 intel_dp_link_config_init(intel_dp);
771 }
772
intel_dp_link_params_valid(struct intel_dp * intel_dp,int link_rate,u8 lane_count)773 static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
774 u8 lane_count)
775 {
776 /*
777 * FIXME: we need to synchronize the current link parameters with
778 * hardware readout. Currently fast link training doesn't work on
779 * boot-up.
780 */
781 if (link_rate == 0 ||
782 link_rate > intel_dp->link.max_rate)
783 return false;
784
785 if (lane_count == 0 ||
786 lane_count > intel_dp_max_lane_count(intel_dp))
787 return false;
788
789 return true;
790 }
791
intel_dp_mode_to_fec_clock(u32 mode_clock)792 u32 intel_dp_mode_to_fec_clock(u32 mode_clock)
793 {
794 return div_u64(mul_u32_u32(mode_clock, DP_DSC_FEC_OVERHEAD_FACTOR),
795 1000000U);
796 }
797
intel_dp_bw_fec_overhead(bool fec_enabled)798 int intel_dp_bw_fec_overhead(bool fec_enabled)
799 {
800 /*
801 * TODO: Calculate the actual overhead for a given mode.
802 * The hard-coded 1/0.972261=2.853% overhead factor
803 * corresponds (for instance) to the 8b/10b DP FEC 2.4% +
804 * 0.453% DSC overhead. This is enough for a 3840 width mode,
805 * which has a DSC overhead of up to ~0.2%, but may not be
806 * enough for a 1024 width mode where this is ~0.8% (on a 4
807 * lane DP link, with 2 DSC slices and 8 bpp color depth).
808 */
809 return fec_enabled ? DP_DSC_FEC_OVERHEAD_FACTOR : 1000000;
810 }
811
812 static int
small_joiner_ram_size_bits(struct drm_i915_private * i915)813 small_joiner_ram_size_bits(struct drm_i915_private *i915)
814 {
815 if (DISPLAY_VER(i915) >= 13)
816 return 17280 * 8;
817 else if (DISPLAY_VER(i915) >= 11)
818 return 7680 * 8;
819 else
820 return 6144 * 8;
821 }
822
intel_dp_dsc_nearest_valid_bpp(struct drm_i915_private * i915,u32 bpp,u32 pipe_bpp)823 u32 intel_dp_dsc_nearest_valid_bpp(struct drm_i915_private *i915, u32 bpp, u32 pipe_bpp)
824 {
825 u32 bits_per_pixel = bpp;
826 int i;
827
828 /* Error out if the max bpp is less than smallest allowed valid bpp */
829 if (bits_per_pixel < valid_dsc_bpp[0]) {
830 drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min %u\n",
831 bits_per_pixel, valid_dsc_bpp[0]);
832 return 0;
833 }
834
835 /* From XE_LPD onwards we support from bpc upto uncompressed bpp-1 BPPs */
836 if (DISPLAY_VER(i915) >= 13) {
837 bits_per_pixel = min(bits_per_pixel, pipe_bpp - 1);
838
839 /*
840 * According to BSpec, 27 is the max DSC output bpp,
841 * 8 is the min DSC output bpp.
842 * While we can still clamp higher bpp values to 27, saving bandwidth,
843 * if it is required to oompress up to bpp < 8, means we can't do
844 * that and probably means we can't fit the required mode, even with
845 * DSC enabled.
846 */
847 if (bits_per_pixel < 8) {
848 drm_dbg_kms(&i915->drm, "Unsupported BPP %u, min 8\n",
849 bits_per_pixel);
850 return 0;
851 }
852 bits_per_pixel = min_t(u32, bits_per_pixel, 27);
853 } else {
854 /* Find the nearest match in the array of known BPPs from VESA */
855 for (i = 0; i < ARRAY_SIZE(valid_dsc_bpp) - 1; i++) {
856 if (bits_per_pixel < valid_dsc_bpp[i + 1])
857 break;
858 }
859 drm_dbg_kms(&i915->drm, "Set dsc bpp from %d to VESA %d\n",
860 bits_per_pixel, valid_dsc_bpp[i]);
861
862 bits_per_pixel = valid_dsc_bpp[i];
863 }
864
865 return bits_per_pixel;
866 }
867
868 static
get_max_compressed_bpp_with_joiner(struct drm_i915_private * i915,u32 mode_clock,u32 mode_hdisplay,bool bigjoiner)869 u32 get_max_compressed_bpp_with_joiner(struct drm_i915_private *i915,
870 u32 mode_clock, u32 mode_hdisplay,
871 bool bigjoiner)
872 {
873 u32 max_bpp_small_joiner_ram;
874
875 /* Small Joiner Check: output bpp <= joiner RAM (bits) / Horiz. width */
876 max_bpp_small_joiner_ram = small_joiner_ram_size_bits(i915) / mode_hdisplay;
877
878 if (bigjoiner) {
879 int bigjoiner_interface_bits = DISPLAY_VER(i915) >= 14 ? 36 : 24;
880 /* With bigjoiner multiple dsc engines are used in parallel so PPC is 2 */
881 int ppc = 2;
882 u32 max_bpp_bigjoiner =
883 i915->display.cdclk.max_cdclk_freq * ppc * bigjoiner_interface_bits /
884 intel_dp_mode_to_fec_clock(mode_clock);
885
886 max_bpp_small_joiner_ram *= 2;
887
888 return min(max_bpp_small_joiner_ram, max_bpp_bigjoiner);
889 }
890
891 return max_bpp_small_joiner_ram;
892 }
893
intel_dp_dsc_get_max_compressed_bpp(struct drm_i915_private * i915,u32 link_clock,u32 lane_count,u32 mode_clock,u32 mode_hdisplay,bool bigjoiner,enum intel_output_format output_format,u32 pipe_bpp,u32 timeslots)894 u16 intel_dp_dsc_get_max_compressed_bpp(struct drm_i915_private *i915,
895 u32 link_clock, u32 lane_count,
896 u32 mode_clock, u32 mode_hdisplay,
897 bool bigjoiner,
898 enum intel_output_format output_format,
899 u32 pipe_bpp,
900 u32 timeslots)
901 {
902 u32 bits_per_pixel, joiner_max_bpp;
903
904 /*
905 * Available Link Bandwidth(Kbits/sec) = (NumberOfLanes)*
906 * (LinkSymbolClock)* 8 * (TimeSlots / 64)
907 * for SST -> TimeSlots is 64(i.e all TimeSlots that are available)
908 * for MST -> TimeSlots has to be calculated, based on mode requirements
909 *
910 * Due to FEC overhead, the available bw is reduced to 97.2261%.
911 * To support the given mode:
912 * Bandwidth required should be <= Available link Bandwidth * FEC Overhead
913 * =>ModeClock * bits_per_pixel <= Available Link Bandwidth * FEC Overhead
914 * =>bits_per_pixel <= Available link Bandwidth * FEC Overhead / ModeClock
915 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock) * 8 (TimeSlots / 64) /
916 * (ModeClock / FEC Overhead)
917 * =>bits_per_pixel <= (NumberOfLanes * LinkSymbolClock * TimeSlots) /
918 * (ModeClock / FEC Overhead * 8)
919 */
920 bits_per_pixel = ((link_clock * lane_count) * timeslots) /
921 (intel_dp_mode_to_fec_clock(mode_clock) * 8);
922
923 /* Bandwidth required for 420 is half, that of 444 format */
924 if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
925 bits_per_pixel *= 2;
926
927 /*
928 * According to DSC 1.2a Section 4.1.1 Table 4.1 the maximum
929 * supported PPS value can be 63.9375 and with the further
930 * mention that for 420, 422 formats, bpp should be programmed double
931 * the target bpp restricting our target bpp to be 31.9375 at max.
932 */
933 if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
934 bits_per_pixel = min_t(u32, bits_per_pixel, 31);
935
936 drm_dbg_kms(&i915->drm, "Max link bpp is %u for %u timeslots "
937 "total bw %u pixel clock %u\n",
938 bits_per_pixel, timeslots,
939 (link_clock * lane_count * 8),
940 intel_dp_mode_to_fec_clock(mode_clock));
941
942 joiner_max_bpp = get_max_compressed_bpp_with_joiner(i915, mode_clock,
943 mode_hdisplay, bigjoiner);
944 bits_per_pixel = min(bits_per_pixel, joiner_max_bpp);
945
946 bits_per_pixel = intel_dp_dsc_nearest_valid_bpp(i915, bits_per_pixel, pipe_bpp);
947
948 return bits_per_pixel;
949 }
950
intel_dp_dsc_get_slice_count(const struct intel_connector * connector,int mode_clock,int mode_hdisplay,bool bigjoiner)951 u8 intel_dp_dsc_get_slice_count(const struct intel_connector *connector,
952 int mode_clock, int mode_hdisplay,
953 bool bigjoiner)
954 {
955 struct drm_i915_private *i915 = to_i915(connector->base.dev);
956 u8 min_slice_count, i;
957 int max_slice_width;
958
959 if (mode_clock <= DP_DSC_PEAK_PIXEL_RATE)
960 min_slice_count = DIV_ROUND_UP(mode_clock,
961 DP_DSC_MAX_ENC_THROUGHPUT_0);
962 else
963 min_slice_count = DIV_ROUND_UP(mode_clock,
964 DP_DSC_MAX_ENC_THROUGHPUT_1);
965
966 /*
967 * Due to some DSC engine BW limitations, we need to enable second
968 * slice and VDSC engine, whenever we approach close enough to max CDCLK
969 */
970 if (mode_clock >= ((i915->display.cdclk.max_cdclk_freq * 85) / 100))
971 min_slice_count = max_t(u8, min_slice_count, 2);
972
973 max_slice_width = drm_dp_dsc_sink_max_slice_width(connector->dp.dsc_dpcd);
974 if (max_slice_width < DP_DSC_MIN_SLICE_WIDTH_VALUE) {
975 drm_dbg_kms(&i915->drm,
976 "Unsupported slice width %d by DP DSC Sink device\n",
977 max_slice_width);
978 return 0;
979 }
980 /* Also take into account max slice width */
981 min_slice_count = max_t(u8, min_slice_count,
982 DIV_ROUND_UP(mode_hdisplay,
983 max_slice_width));
984
985 /* Find the closest match to the valid slice count values */
986 for (i = 0; i < ARRAY_SIZE(valid_dsc_slicecount); i++) {
987 u8 test_slice_count = valid_dsc_slicecount[i] << bigjoiner;
988
989 if (test_slice_count >
990 drm_dp_dsc_sink_max_slice_count(connector->dp.dsc_dpcd, false))
991 break;
992
993 /* big joiner needs small joiner to be enabled */
994 if (bigjoiner && test_slice_count < 4)
995 continue;
996
997 if (min_slice_count <= test_slice_count)
998 return test_slice_count;
999 }
1000
1001 drm_dbg_kms(&i915->drm, "Unsupported Slice Count %d\n",
1002 min_slice_count);
1003 return 0;
1004 }
1005
source_can_output(struct intel_dp * intel_dp,enum intel_output_format format)1006 static bool source_can_output(struct intel_dp *intel_dp,
1007 enum intel_output_format format)
1008 {
1009 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1010
1011 switch (format) {
1012 case INTEL_OUTPUT_FORMAT_RGB:
1013 return true;
1014
1015 case INTEL_OUTPUT_FORMAT_YCBCR444:
1016 /*
1017 * No YCbCr output support on gmch platforms.
1018 * Also, ILK doesn't seem capable of DP YCbCr output.
1019 * The displayed image is severly corrupted. SNB+ is fine.
1020 */
1021 return !HAS_GMCH(i915) && !IS_IRONLAKE(i915);
1022
1023 case INTEL_OUTPUT_FORMAT_YCBCR420:
1024 /* Platform < Gen 11 cannot output YCbCr420 format */
1025 return DISPLAY_VER(i915) >= 11;
1026
1027 default:
1028 MISSING_CASE(format);
1029 return false;
1030 }
1031 }
1032
1033 static bool
dfp_can_convert_from_rgb(struct intel_dp * intel_dp,enum intel_output_format sink_format)1034 dfp_can_convert_from_rgb(struct intel_dp *intel_dp,
1035 enum intel_output_format sink_format)
1036 {
1037 if (!drm_dp_is_branch(intel_dp->dpcd))
1038 return false;
1039
1040 if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR444)
1041 return intel_dp->dfp.rgb_to_ycbcr;
1042
1043 if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420)
1044 return intel_dp->dfp.rgb_to_ycbcr &&
1045 intel_dp->dfp.ycbcr_444_to_420;
1046
1047 return false;
1048 }
1049
1050 static bool
dfp_can_convert_from_ycbcr444(struct intel_dp * intel_dp,enum intel_output_format sink_format)1051 dfp_can_convert_from_ycbcr444(struct intel_dp *intel_dp,
1052 enum intel_output_format sink_format)
1053 {
1054 if (!drm_dp_is_branch(intel_dp->dpcd))
1055 return false;
1056
1057 if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420)
1058 return intel_dp->dfp.ycbcr_444_to_420;
1059
1060 return false;
1061 }
1062
1063 static bool
dfp_can_convert(struct intel_dp * intel_dp,enum intel_output_format output_format,enum intel_output_format sink_format)1064 dfp_can_convert(struct intel_dp *intel_dp,
1065 enum intel_output_format output_format,
1066 enum intel_output_format sink_format)
1067 {
1068 switch (output_format) {
1069 case INTEL_OUTPUT_FORMAT_RGB:
1070 return dfp_can_convert_from_rgb(intel_dp, sink_format);
1071 case INTEL_OUTPUT_FORMAT_YCBCR444:
1072 return dfp_can_convert_from_ycbcr444(intel_dp, sink_format);
1073 default:
1074 MISSING_CASE(output_format);
1075 return false;
1076 }
1077
1078 return false;
1079 }
1080
1081 static enum intel_output_format
intel_dp_output_format(struct intel_connector * connector,enum intel_output_format sink_format)1082 intel_dp_output_format(struct intel_connector *connector,
1083 enum intel_output_format sink_format)
1084 {
1085 struct intel_dp *intel_dp = intel_attached_dp(connector);
1086 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1087 enum intel_output_format force_dsc_output_format =
1088 intel_dp->force_dsc_output_format;
1089 enum intel_output_format output_format;
1090 if (force_dsc_output_format) {
1091 if (source_can_output(intel_dp, force_dsc_output_format) &&
1092 (!drm_dp_is_branch(intel_dp->dpcd) ||
1093 sink_format != force_dsc_output_format ||
1094 dfp_can_convert(intel_dp, force_dsc_output_format, sink_format)))
1095 return force_dsc_output_format;
1096
1097 drm_dbg_kms(&i915->drm, "Cannot force DSC output format\n");
1098 }
1099
1100 if (sink_format == INTEL_OUTPUT_FORMAT_RGB ||
1101 dfp_can_convert_from_rgb(intel_dp, sink_format))
1102 output_format = INTEL_OUTPUT_FORMAT_RGB;
1103
1104 else if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR444 ||
1105 dfp_can_convert_from_ycbcr444(intel_dp, sink_format))
1106 output_format = INTEL_OUTPUT_FORMAT_YCBCR444;
1107
1108 else
1109 output_format = INTEL_OUTPUT_FORMAT_YCBCR420;
1110
1111 drm_WARN_ON(&i915->drm, !source_can_output(intel_dp, output_format));
1112
1113 return output_format;
1114 }
1115
intel_dp_min_bpp(enum intel_output_format output_format)1116 int intel_dp_min_bpp(enum intel_output_format output_format)
1117 {
1118 if (output_format == INTEL_OUTPUT_FORMAT_RGB)
1119 return 6 * 3;
1120 else
1121 return 8 * 3;
1122 }
1123
intel_dp_output_bpp(enum intel_output_format output_format,int bpp)1124 int intel_dp_output_bpp(enum intel_output_format output_format, int bpp)
1125 {
1126 /*
1127 * bpp value was assumed to RGB format. And YCbCr 4:2:0 output
1128 * format of the number of bytes per pixel will be half the number
1129 * of bytes of RGB pixel.
1130 */
1131 if (output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
1132 bpp /= 2;
1133
1134 return bpp;
1135 }
1136
1137 static enum intel_output_format
intel_dp_sink_format(struct intel_connector * connector,const struct drm_display_mode * mode)1138 intel_dp_sink_format(struct intel_connector *connector,
1139 const struct drm_display_mode *mode)
1140 {
1141 const struct drm_display_info *info = &connector->base.display_info;
1142
1143 if (drm_mode_is_420_only(info, mode))
1144 return INTEL_OUTPUT_FORMAT_YCBCR420;
1145
1146 return INTEL_OUTPUT_FORMAT_RGB;
1147 }
1148
1149 static int
intel_dp_mode_min_output_bpp(struct intel_connector * connector,const struct drm_display_mode * mode)1150 intel_dp_mode_min_output_bpp(struct intel_connector *connector,
1151 const struct drm_display_mode *mode)
1152 {
1153 enum intel_output_format output_format, sink_format;
1154
1155 sink_format = intel_dp_sink_format(connector, mode);
1156
1157 output_format = intel_dp_output_format(connector, sink_format);
1158
1159 return intel_dp_output_bpp(output_format, intel_dp_min_bpp(output_format));
1160 }
1161
intel_dp_hdisplay_bad(struct drm_i915_private * dev_priv,int hdisplay)1162 static bool intel_dp_hdisplay_bad(struct drm_i915_private *dev_priv,
1163 int hdisplay)
1164 {
1165 /*
1166 * Older platforms don't like hdisplay==4096 with DP.
1167 *
1168 * On ILK/SNB/IVB the pipe seems to be somewhat running (scanline
1169 * and frame counter increment), but we don't get vblank interrupts,
1170 * and the pipe underruns immediately. The link also doesn't seem
1171 * to get trained properly.
1172 *
1173 * On CHV the vblank interrupts don't seem to disappear but
1174 * otherwise the symptoms are similar.
1175 *
1176 * TODO: confirm the behaviour on HSW+
1177 */
1178 return hdisplay == 4096 && !HAS_DDI(dev_priv);
1179 }
1180
intel_dp_max_tmds_clock(struct intel_dp * intel_dp)1181 static int intel_dp_max_tmds_clock(struct intel_dp *intel_dp)
1182 {
1183 struct intel_connector *connector = intel_dp->attached_connector;
1184 const struct drm_display_info *info = &connector->base.display_info;
1185 int max_tmds_clock = intel_dp->dfp.max_tmds_clock;
1186
1187 /* Only consider the sink's max TMDS clock if we know this is a HDMI DFP */
1188 if (max_tmds_clock && info->max_tmds_clock)
1189 max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock);
1190
1191 return max_tmds_clock;
1192 }
1193
1194 static enum drm_mode_status
intel_dp_tmds_clock_valid(struct intel_dp * intel_dp,int clock,int bpc,enum intel_output_format sink_format,bool respect_downstream_limits)1195 intel_dp_tmds_clock_valid(struct intel_dp *intel_dp,
1196 int clock, int bpc,
1197 enum intel_output_format sink_format,
1198 bool respect_downstream_limits)
1199 {
1200 int tmds_clock, min_tmds_clock, max_tmds_clock;
1201
1202 if (!respect_downstream_limits)
1203 return MODE_OK;
1204
1205 tmds_clock = intel_hdmi_tmds_clock(clock, bpc, sink_format);
1206
1207 min_tmds_clock = intel_dp->dfp.min_tmds_clock;
1208 max_tmds_clock = intel_dp_max_tmds_clock(intel_dp);
1209
1210 if (min_tmds_clock && tmds_clock < min_tmds_clock)
1211 return MODE_CLOCK_LOW;
1212
1213 if (max_tmds_clock && tmds_clock > max_tmds_clock)
1214 return MODE_CLOCK_HIGH;
1215
1216 return MODE_OK;
1217 }
1218
1219 static enum drm_mode_status
intel_dp_mode_valid_downstream(struct intel_connector * connector,const struct drm_display_mode * mode,int target_clock)1220 intel_dp_mode_valid_downstream(struct intel_connector *connector,
1221 const struct drm_display_mode *mode,
1222 int target_clock)
1223 {
1224 struct intel_dp *intel_dp = intel_attached_dp(connector);
1225 const struct drm_display_info *info = &connector->base.display_info;
1226 enum drm_mode_status status;
1227 enum intel_output_format sink_format;
1228
1229 /* If PCON supports FRL MODE, check FRL bandwidth constraints */
1230 if (intel_dp->dfp.pcon_max_frl_bw) {
1231 int target_bw;
1232 int max_frl_bw;
1233 int bpp = intel_dp_mode_min_output_bpp(connector, mode);
1234
1235 target_bw = bpp * target_clock;
1236
1237 max_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
1238
1239 /* converting bw from Gbps to Kbps*/
1240 max_frl_bw = max_frl_bw * 1000000;
1241
1242 if (target_bw > max_frl_bw)
1243 return MODE_CLOCK_HIGH;
1244
1245 return MODE_OK;
1246 }
1247
1248 if (intel_dp->dfp.max_dotclock &&
1249 target_clock > intel_dp->dfp.max_dotclock)
1250 return MODE_CLOCK_HIGH;
1251
1252 sink_format = intel_dp_sink_format(connector, mode);
1253
1254 /* Assume 8bpc for the DP++/HDMI/DVI TMDS clock check */
1255 status = intel_dp_tmds_clock_valid(intel_dp, target_clock,
1256 8, sink_format, true);
1257
1258 if (status != MODE_OK) {
1259 if (sink_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
1260 !connector->base.ycbcr_420_allowed ||
1261 !drm_mode_is_420_also(info, mode))
1262 return status;
1263 sink_format = INTEL_OUTPUT_FORMAT_YCBCR420;
1264 status = intel_dp_tmds_clock_valid(intel_dp, target_clock,
1265 8, sink_format, true);
1266 if (status != MODE_OK)
1267 return status;
1268 }
1269
1270 return MODE_OK;
1271 }
1272
intel_dp_need_joiner(struct intel_dp * intel_dp,struct intel_connector * connector,int hdisplay,int clock)1273 bool intel_dp_need_joiner(struct intel_dp *intel_dp,
1274 struct intel_connector *connector,
1275 int hdisplay, int clock)
1276 {
1277 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1278
1279 if (!intel_dp_has_joiner(intel_dp))
1280 return false;
1281
1282 return clock > i915->display.cdclk.max_dotclk_freq || hdisplay > 5120 ||
1283 connector->force_bigjoiner_enable;
1284 }
1285
intel_dp_has_dsc(const struct intel_connector * connector)1286 bool intel_dp_has_dsc(const struct intel_connector *connector)
1287 {
1288 struct drm_i915_private *i915 = to_i915(connector->base.dev);
1289
1290 if (!HAS_DSC(i915))
1291 return false;
1292
1293 if (connector->mst_port && !HAS_DSC_MST(i915))
1294 return false;
1295
1296 if (connector->base.connector_type == DRM_MODE_CONNECTOR_eDP &&
1297 connector->panel.vbt.edp.dsc_disable)
1298 return false;
1299
1300 if (!drm_dp_sink_supports_dsc(connector->dp.dsc_dpcd))
1301 return false;
1302
1303 return true;
1304 }
1305
1306 static enum drm_mode_status
intel_dp_mode_valid(struct drm_connector * _connector,struct drm_display_mode * mode)1307 intel_dp_mode_valid(struct drm_connector *_connector,
1308 struct drm_display_mode *mode)
1309 {
1310 struct intel_connector *connector = to_intel_connector(_connector);
1311 struct intel_dp *intel_dp = intel_attached_dp(connector);
1312 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
1313 const struct drm_display_mode *fixed_mode;
1314 int target_clock = mode->clock;
1315 int max_rate, mode_rate, max_lanes, max_link_clock;
1316 int max_dotclk = dev_priv->display.cdclk.max_dotclk_freq;
1317 u16 dsc_max_compressed_bpp = 0;
1318 u8 dsc_slice_count = 0;
1319 enum drm_mode_status status;
1320 bool dsc = false, joiner = false;
1321
1322 status = intel_cpu_transcoder_mode_valid(dev_priv, mode);
1323 if (status != MODE_OK)
1324 return status;
1325
1326 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1327 return MODE_H_ILLEGAL;
1328
1329 if (mode->clock < 10000)
1330 return MODE_CLOCK_LOW;
1331
1332 fixed_mode = intel_panel_fixed_mode(connector, mode);
1333 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
1334 status = intel_panel_mode_valid(connector, mode);
1335 if (status != MODE_OK)
1336 return status;
1337
1338 target_clock = fixed_mode->clock;
1339 }
1340
1341 if (intel_dp_need_joiner(intel_dp, connector,
1342 mode->hdisplay, target_clock)) {
1343 joiner = true;
1344 max_dotclk *= 2;
1345 }
1346 if (target_clock > max_dotclk)
1347 return MODE_CLOCK_HIGH;
1348
1349 if (intel_dp_hdisplay_bad(dev_priv, mode->hdisplay))
1350 return MODE_H_ILLEGAL;
1351
1352 max_link_clock = intel_dp_max_link_rate(intel_dp);
1353 max_lanes = intel_dp_max_lane_count(intel_dp);
1354
1355 max_rate = intel_dp_max_link_data_rate(intel_dp, max_link_clock, max_lanes);
1356
1357 mode_rate = intel_dp_link_required(target_clock,
1358 intel_dp_mode_min_output_bpp(connector, mode));
1359
1360 if (intel_dp_has_dsc(connector)) {
1361 enum intel_output_format sink_format, output_format;
1362 int pipe_bpp;
1363
1364 sink_format = intel_dp_sink_format(connector, mode);
1365 output_format = intel_dp_output_format(connector, sink_format);
1366 /*
1367 * TBD pass the connector BPC,
1368 * for now U8_MAX so that max BPC on that platform would be picked
1369 */
1370 pipe_bpp = intel_dp_dsc_compute_max_bpp(connector, U8_MAX);
1371
1372 /*
1373 * Output bpp is stored in 6.4 format so right shift by 4 to get the
1374 * integer value since we support only integer values of bpp.
1375 */
1376 if (intel_dp_is_edp(intel_dp)) {
1377 dsc_max_compressed_bpp =
1378 drm_edp_dsc_sink_output_bpp(connector->dp.dsc_dpcd) >> 4;
1379 dsc_slice_count =
1380 drm_dp_dsc_sink_max_slice_count(connector->dp.dsc_dpcd,
1381 true);
1382 } else if (drm_dp_sink_supports_fec(connector->dp.fec_capability)) {
1383 dsc_max_compressed_bpp =
1384 intel_dp_dsc_get_max_compressed_bpp(dev_priv,
1385 max_link_clock,
1386 max_lanes,
1387 target_clock,
1388 mode->hdisplay,
1389 joiner,
1390 output_format,
1391 pipe_bpp, 64);
1392 dsc_slice_count =
1393 intel_dp_dsc_get_slice_count(connector,
1394 target_clock,
1395 mode->hdisplay,
1396 joiner);
1397 }
1398
1399 dsc = dsc_max_compressed_bpp && dsc_slice_count;
1400 }
1401
1402 if (intel_dp_joiner_needs_dsc(dev_priv, joiner) && !dsc)
1403 return MODE_CLOCK_HIGH;
1404
1405 if (mode_rate > max_rate && !dsc)
1406 return MODE_CLOCK_HIGH;
1407
1408 status = intel_dp_mode_valid_downstream(connector, mode, target_clock);
1409 if (status != MODE_OK)
1410 return status;
1411
1412 return intel_mode_valid_max_plane_size(dev_priv, mode, joiner);
1413 }
1414
intel_dp_source_supports_tps3(struct drm_i915_private * i915)1415 bool intel_dp_source_supports_tps3(struct drm_i915_private *i915)
1416 {
1417 return DISPLAY_VER(i915) >= 9 || IS_BROADWELL(i915) || IS_HASWELL(i915);
1418 }
1419
intel_dp_source_supports_tps4(struct drm_i915_private * i915)1420 bool intel_dp_source_supports_tps4(struct drm_i915_private *i915)
1421 {
1422 return DISPLAY_VER(i915) >= 10;
1423 }
1424
snprintf_int_array(char * str,size_t len,const int * array,int nelem)1425 static void snprintf_int_array(char *str, size_t len,
1426 const int *array, int nelem)
1427 {
1428 int i;
1429
1430 str[0] = '\0';
1431
1432 for (i = 0; i < nelem; i++) {
1433 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1434 if (r >= len)
1435 return;
1436 str += r;
1437 len -= r;
1438 }
1439 }
1440
intel_dp_print_rates(struct intel_dp * intel_dp)1441 static void intel_dp_print_rates(struct intel_dp *intel_dp)
1442 {
1443 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1444 char str[128]; /* FIXME: too big for stack? */
1445
1446 if (!drm_debug_enabled(DRM_UT_KMS))
1447 return;
1448
1449 snprintf_int_array(str, sizeof(str),
1450 intel_dp->source_rates, intel_dp->num_source_rates);
1451 drm_dbg_kms(&i915->drm, "source rates: %s\n", str);
1452
1453 snprintf_int_array(str, sizeof(str),
1454 intel_dp->sink_rates, intel_dp->num_sink_rates);
1455 drm_dbg_kms(&i915->drm, "sink rates: %s\n", str);
1456
1457 snprintf_int_array(str, sizeof(str),
1458 intel_dp->common_rates, intel_dp->num_common_rates);
1459 drm_dbg_kms(&i915->drm, "common rates: %s\n", str);
1460 }
1461
forced_link_rate(struct intel_dp * intel_dp)1462 static int forced_link_rate(struct intel_dp *intel_dp)
1463 {
1464 int len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->link.force_rate);
1465
1466 if (len == 0)
1467 return intel_dp_common_rate(intel_dp, 0);
1468
1469 return intel_dp_common_rate(intel_dp, len - 1);
1470 }
1471
1472 int
intel_dp_max_link_rate(struct intel_dp * intel_dp)1473 intel_dp_max_link_rate(struct intel_dp *intel_dp)
1474 {
1475 int len;
1476
1477 if (intel_dp->link.force_rate)
1478 return forced_link_rate(intel_dp);
1479
1480 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->link.max_rate);
1481
1482 return intel_dp_common_rate(intel_dp, len - 1);
1483 }
1484
1485 static int
intel_dp_min_link_rate(struct intel_dp * intel_dp)1486 intel_dp_min_link_rate(struct intel_dp *intel_dp)
1487 {
1488 if (intel_dp->link.force_rate)
1489 return forced_link_rate(intel_dp);
1490
1491 return intel_dp_common_rate(intel_dp, 0);
1492 }
1493
intel_dp_rate_select(struct intel_dp * intel_dp,int rate)1494 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1495 {
1496 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1497 int i = intel_dp_rate_index(intel_dp->sink_rates,
1498 intel_dp->num_sink_rates, rate);
1499
1500 if (drm_WARN_ON(&i915->drm, i < 0))
1501 i = 0;
1502
1503 return i;
1504 }
1505
intel_dp_compute_rate(struct intel_dp * intel_dp,int port_clock,u8 * link_bw,u8 * rate_select)1506 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1507 u8 *link_bw, u8 *rate_select)
1508 {
1509 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1510
1511 /* FIXME g4x can't generate an exact 2.7GHz with the 96MHz non-SSC refclk */
1512 if (IS_G4X(i915) && port_clock == 268800)
1513 port_clock = 270000;
1514
1515 /* eDP 1.4 rate select method. */
1516 if (intel_dp->use_rate_select) {
1517 *link_bw = 0;
1518 *rate_select =
1519 intel_dp_rate_select(intel_dp, port_clock);
1520 } else {
1521 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1522 *rate_select = 0;
1523 }
1524 }
1525
intel_dp_has_hdmi_sink(struct intel_dp * intel_dp)1526 bool intel_dp_has_hdmi_sink(struct intel_dp *intel_dp)
1527 {
1528 struct intel_connector *connector = intel_dp->attached_connector;
1529
1530 return connector->base.display_info.is_hdmi;
1531 }
1532
intel_dp_source_supports_fec(struct intel_dp * intel_dp,const struct intel_crtc_state * pipe_config)1533 static bool intel_dp_source_supports_fec(struct intel_dp *intel_dp,
1534 const struct intel_crtc_state *pipe_config)
1535 {
1536 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1537 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1538
1539 if (DISPLAY_VER(dev_priv) >= 12)
1540 return true;
1541
1542 if (DISPLAY_VER(dev_priv) == 11 && encoder->port != PORT_A &&
1543 !intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST))
1544 return true;
1545
1546 return false;
1547 }
1548
intel_dp_supports_fec(struct intel_dp * intel_dp,const struct intel_connector * connector,const struct intel_crtc_state * pipe_config)1549 bool intel_dp_supports_fec(struct intel_dp *intel_dp,
1550 const struct intel_connector *connector,
1551 const struct intel_crtc_state *pipe_config)
1552 {
1553 return intel_dp_source_supports_fec(intel_dp, pipe_config) &&
1554 drm_dp_sink_supports_fec(connector->dp.fec_capability);
1555 }
1556
intel_dp_supports_dsc(const struct intel_connector * connector,const struct intel_crtc_state * crtc_state)1557 bool intel_dp_supports_dsc(const struct intel_connector *connector,
1558 const struct intel_crtc_state *crtc_state)
1559 {
1560 if (!intel_dp_has_dsc(connector))
1561 return false;
1562
1563 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP) && !crtc_state->fec_enable)
1564 return false;
1565
1566 return intel_dsc_source_support(crtc_state);
1567 }
1568
intel_dp_hdmi_compute_bpc(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,int bpc,bool respect_downstream_limits)1569 static int intel_dp_hdmi_compute_bpc(struct intel_dp *intel_dp,
1570 const struct intel_crtc_state *crtc_state,
1571 int bpc, bool respect_downstream_limits)
1572 {
1573 int clock = crtc_state->hw.adjusted_mode.crtc_clock;
1574
1575 /*
1576 * Current bpc could already be below 8bpc due to
1577 * FDI bandwidth constraints or other limits.
1578 * HDMI minimum is 8bpc however.
1579 */
1580 bpc = max(bpc, 8);
1581
1582 /*
1583 * We will never exceed downstream TMDS clock limits while
1584 * attempting deep color. If the user insists on forcing an
1585 * out of spec mode they will have to be satisfied with 8bpc.
1586 */
1587 if (!respect_downstream_limits)
1588 bpc = 8;
1589
1590 for (; bpc >= 8; bpc -= 2) {
1591 if (intel_hdmi_bpc_possible(crtc_state, bpc,
1592 intel_dp_has_hdmi_sink(intel_dp)) &&
1593 intel_dp_tmds_clock_valid(intel_dp, clock, bpc, crtc_state->sink_format,
1594 respect_downstream_limits) == MODE_OK)
1595 return bpc;
1596 }
1597
1598 return -EINVAL;
1599 }
1600
intel_dp_max_bpp(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,bool respect_downstream_limits)1601 static int intel_dp_max_bpp(struct intel_dp *intel_dp,
1602 const struct intel_crtc_state *crtc_state,
1603 bool respect_downstream_limits)
1604 {
1605 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1606 struct intel_connector *intel_connector = intel_dp->attached_connector;
1607 int bpp, bpc;
1608
1609 bpc = crtc_state->pipe_bpp / 3;
1610
1611 if (intel_dp->dfp.max_bpc)
1612 bpc = min_t(int, bpc, intel_dp->dfp.max_bpc);
1613
1614 if (intel_dp->dfp.min_tmds_clock) {
1615 int max_hdmi_bpc;
1616
1617 max_hdmi_bpc = intel_dp_hdmi_compute_bpc(intel_dp, crtc_state, bpc,
1618 respect_downstream_limits);
1619 if (max_hdmi_bpc < 0)
1620 return 0;
1621
1622 bpc = min(bpc, max_hdmi_bpc);
1623 }
1624
1625 bpp = bpc * 3;
1626 if (intel_dp_is_edp(intel_dp)) {
1627 /* Get bpp from vbt only for panels that dont have bpp in edid */
1628 if (intel_connector->base.display_info.bpc == 0 &&
1629 intel_connector->panel.vbt.edp.bpp &&
1630 intel_connector->panel.vbt.edp.bpp < bpp) {
1631 drm_dbg_kms(&dev_priv->drm,
1632 "clamping bpp for eDP panel to BIOS-provided %i\n",
1633 intel_connector->panel.vbt.edp.bpp);
1634 bpp = intel_connector->panel.vbt.edp.bpp;
1635 }
1636 }
1637
1638 return bpp;
1639 }
1640
1641 /* Adjust link config limits based on compliance test requests. */
1642 void
intel_dp_adjust_compliance_config(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,struct link_config_limits * limits)1643 intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
1644 struct intel_crtc_state *pipe_config,
1645 struct link_config_limits *limits)
1646 {
1647 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
1648
1649 /* For DP Compliance we override the computed bpp for the pipe */
1650 if (intel_dp->compliance.test_data.bpc != 0) {
1651 int bpp = 3 * intel_dp->compliance.test_data.bpc;
1652
1653 limits->pipe.min_bpp = limits->pipe.max_bpp = bpp;
1654 pipe_config->dither_force_disable = bpp == 6 * 3;
1655
1656 drm_dbg_kms(&i915->drm, "Setting pipe_bpp to %d\n", bpp);
1657 }
1658
1659 /* Use values requested by Compliance Test Request */
1660 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1661 int index;
1662
1663 /* Validate the compliance test data since max values
1664 * might have changed due to link train fallback.
1665 */
1666 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1667 intel_dp->compliance.test_lane_count)) {
1668 index = intel_dp_rate_index(intel_dp->common_rates,
1669 intel_dp->num_common_rates,
1670 intel_dp->compliance.test_link_rate);
1671 if (index >= 0)
1672 limits->min_rate = limits->max_rate =
1673 intel_dp->compliance.test_link_rate;
1674 limits->min_lane_count = limits->max_lane_count =
1675 intel_dp->compliance.test_lane_count;
1676 }
1677 }
1678 }
1679
has_seamless_m_n(struct intel_connector * connector)1680 static bool has_seamless_m_n(struct intel_connector *connector)
1681 {
1682 struct drm_i915_private *i915 = to_i915(connector->base.dev);
1683
1684 /*
1685 * Seamless M/N reprogramming only implemented
1686 * for BDW+ double buffered M/N registers so far.
1687 */
1688 return HAS_DOUBLE_BUFFERED_M_N(i915) &&
1689 intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS;
1690 }
1691
intel_dp_mode_clock(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)1692 static int intel_dp_mode_clock(const struct intel_crtc_state *crtc_state,
1693 const struct drm_connector_state *conn_state)
1694 {
1695 struct intel_connector *connector = to_intel_connector(conn_state->connector);
1696 const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
1697
1698 /* FIXME a bit of a mess wrt clock vs. crtc_clock */
1699 if (has_seamless_m_n(connector))
1700 return intel_panel_highest_mode(connector, adjusted_mode)->clock;
1701 else
1702 return adjusted_mode->crtc_clock;
1703 }
1704
1705 /* Optimize link config in order: max bpp, min clock, min lanes */
1706 static int
intel_dp_compute_link_config_wide(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,const struct drm_connector_state * conn_state,const struct link_config_limits * limits)1707 intel_dp_compute_link_config_wide(struct intel_dp *intel_dp,
1708 struct intel_crtc_state *pipe_config,
1709 const struct drm_connector_state *conn_state,
1710 const struct link_config_limits *limits)
1711 {
1712 int bpp, i, lane_count, clock = intel_dp_mode_clock(pipe_config, conn_state);
1713 int mode_rate, link_rate, link_avail;
1714
1715 for (bpp = fxp_q4_to_int(limits->link.max_bpp_x16);
1716 bpp >= fxp_q4_to_int(limits->link.min_bpp_x16);
1717 bpp -= 2 * 3) {
1718 int link_bpp = intel_dp_output_bpp(pipe_config->output_format, bpp);
1719
1720 mode_rate = intel_dp_link_required(clock, link_bpp);
1721
1722 for (i = 0; i < intel_dp->num_common_rates; i++) {
1723 link_rate = intel_dp_common_rate(intel_dp, i);
1724 if (link_rate < limits->min_rate ||
1725 link_rate > limits->max_rate)
1726 continue;
1727
1728 for (lane_count = limits->min_lane_count;
1729 lane_count <= limits->max_lane_count;
1730 lane_count <<= 1) {
1731 link_avail = intel_dp_max_link_data_rate(intel_dp,
1732 link_rate,
1733 lane_count);
1734
1735
1736 if (mode_rate <= link_avail) {
1737 pipe_config->lane_count = lane_count;
1738 pipe_config->pipe_bpp = bpp;
1739 pipe_config->port_clock = link_rate;
1740
1741 return 0;
1742 }
1743 }
1744 }
1745 }
1746
1747 return -EINVAL;
1748 }
1749
1750 static
intel_dp_dsc_max_src_input_bpc(struct drm_i915_private * i915)1751 u8 intel_dp_dsc_max_src_input_bpc(struct drm_i915_private *i915)
1752 {
1753 /* Max DSC Input BPC for ICL is 10 and for TGL+ is 12 */
1754 if (DISPLAY_VER(i915) >= 12)
1755 return 12;
1756 if (DISPLAY_VER(i915) == 11)
1757 return 10;
1758
1759 return 0;
1760 }
1761
intel_dp_dsc_compute_max_bpp(const struct intel_connector * connector,u8 max_req_bpc)1762 int intel_dp_dsc_compute_max_bpp(const struct intel_connector *connector,
1763 u8 max_req_bpc)
1764 {
1765 struct drm_i915_private *i915 = to_i915(connector->base.dev);
1766 int i, num_bpc;
1767 u8 dsc_bpc[3] = {};
1768 u8 dsc_max_bpc;
1769
1770 dsc_max_bpc = intel_dp_dsc_max_src_input_bpc(i915);
1771
1772 if (!dsc_max_bpc)
1773 return dsc_max_bpc;
1774
1775 dsc_max_bpc = min_t(u8, dsc_max_bpc, max_req_bpc);
1776
1777 num_bpc = drm_dp_dsc_sink_supported_input_bpcs(connector->dp.dsc_dpcd,
1778 dsc_bpc);
1779 for (i = 0; i < num_bpc; i++) {
1780 if (dsc_max_bpc >= dsc_bpc[i])
1781 return dsc_bpc[i] * 3;
1782 }
1783
1784 return 0;
1785 }
1786
intel_dp_source_dsc_version_minor(struct drm_i915_private * i915)1787 static int intel_dp_source_dsc_version_minor(struct drm_i915_private *i915)
1788 {
1789 return DISPLAY_VER(i915) >= 14 ? 2 : 1;
1790 }
1791
intel_dp_sink_dsc_version_minor(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])1792 static int intel_dp_sink_dsc_version_minor(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1793 {
1794 return (dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] & DP_DSC_MINOR_MASK) >>
1795 DP_DSC_MINOR_SHIFT;
1796 }
1797
intel_dp_get_slice_height(int vactive)1798 static int intel_dp_get_slice_height(int vactive)
1799 {
1800 int slice_height;
1801
1802 /*
1803 * VDSC 1.2a spec in Section 3.8 Options for Slices implies that 108
1804 * lines is an optimal slice height, but any size can be used as long as
1805 * vertical active integer multiple and maximum vertical slice count
1806 * requirements are met.
1807 */
1808 for (slice_height = 108; slice_height <= vactive; slice_height += 2)
1809 if (vactive % slice_height == 0)
1810 return slice_height;
1811
1812 /*
1813 * Highly unlikely we reach here as most of the resolutions will end up
1814 * finding appropriate slice_height in above loop but returning
1815 * slice_height as 2 here as it should work with all resolutions.
1816 */
1817 return 2;
1818 }
1819
intel_dp_dsc_compute_params(const struct intel_connector * connector,struct intel_crtc_state * crtc_state)1820 static int intel_dp_dsc_compute_params(const struct intel_connector *connector,
1821 struct intel_crtc_state *crtc_state)
1822 {
1823 struct drm_i915_private *i915 = to_i915(connector->base.dev);
1824 struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
1825 int ret;
1826
1827 /*
1828 * RC_MODEL_SIZE is currently a constant across all configurations.
1829 *
1830 * FIXME: Look into using sink defined DPCD DP_DSC_RC_BUF_BLK_SIZE and
1831 * DP_DSC_RC_BUF_SIZE for this.
1832 */
1833 vdsc_cfg->rc_model_size = DSC_RC_MODEL_SIZE_CONST;
1834 vdsc_cfg->pic_height = crtc_state->hw.adjusted_mode.crtc_vdisplay;
1835
1836 vdsc_cfg->slice_height = intel_dp_get_slice_height(vdsc_cfg->pic_height);
1837
1838 ret = intel_dsc_compute_params(crtc_state);
1839 if (ret)
1840 return ret;
1841
1842 vdsc_cfg->dsc_version_major =
1843 (connector->dp.dsc_dpcd[DP_DSC_REV - DP_DSC_SUPPORT] &
1844 DP_DSC_MAJOR_MASK) >> DP_DSC_MAJOR_SHIFT;
1845 vdsc_cfg->dsc_version_minor =
1846 min(intel_dp_source_dsc_version_minor(i915),
1847 intel_dp_sink_dsc_version_minor(connector->dp.dsc_dpcd));
1848 if (vdsc_cfg->convert_rgb)
1849 vdsc_cfg->convert_rgb =
1850 connector->dp.dsc_dpcd[DP_DSC_DEC_COLOR_FORMAT_CAP - DP_DSC_SUPPORT] &
1851 DP_DSC_RGB;
1852
1853 vdsc_cfg->line_buf_depth = min(INTEL_DP_DSC_MAX_LINE_BUF_DEPTH,
1854 drm_dp_dsc_sink_line_buf_depth(connector->dp.dsc_dpcd));
1855 if (!vdsc_cfg->line_buf_depth) {
1856 drm_dbg_kms(&i915->drm,
1857 "DSC Sink Line Buffer Depth invalid\n");
1858 return -EINVAL;
1859 }
1860
1861 vdsc_cfg->block_pred_enable =
1862 connector->dp.dsc_dpcd[DP_DSC_BLK_PREDICTION_SUPPORT - DP_DSC_SUPPORT] &
1863 DP_DSC_BLK_PREDICTION_IS_SUPPORTED;
1864
1865 return drm_dsc_compute_rc_parameters(vdsc_cfg);
1866 }
1867
intel_dp_dsc_supports_format(const struct intel_connector * connector,enum intel_output_format output_format)1868 static bool intel_dp_dsc_supports_format(const struct intel_connector *connector,
1869 enum intel_output_format output_format)
1870 {
1871 struct drm_i915_private *i915 = to_i915(connector->base.dev);
1872 u8 sink_dsc_format;
1873
1874 switch (output_format) {
1875 case INTEL_OUTPUT_FORMAT_RGB:
1876 sink_dsc_format = DP_DSC_RGB;
1877 break;
1878 case INTEL_OUTPUT_FORMAT_YCBCR444:
1879 sink_dsc_format = DP_DSC_YCbCr444;
1880 break;
1881 case INTEL_OUTPUT_FORMAT_YCBCR420:
1882 if (min(intel_dp_source_dsc_version_minor(i915),
1883 intel_dp_sink_dsc_version_minor(connector->dp.dsc_dpcd)) < 2)
1884 return false;
1885 sink_dsc_format = DP_DSC_YCbCr420_Native;
1886 break;
1887 default:
1888 return false;
1889 }
1890
1891 return drm_dp_dsc_sink_supports_format(connector->dp.dsc_dpcd, sink_dsc_format);
1892 }
1893
is_bw_sufficient_for_dsc_config(u16 compressed_bppx16,u32 link_clock,u32 lane_count,u32 mode_clock,enum intel_output_format output_format,int timeslots)1894 static bool is_bw_sufficient_for_dsc_config(u16 compressed_bppx16, u32 link_clock,
1895 u32 lane_count, u32 mode_clock,
1896 enum intel_output_format output_format,
1897 int timeslots)
1898 {
1899 u32 available_bw, required_bw;
1900
1901 available_bw = (link_clock * lane_count * timeslots * 16) / 8;
1902 required_bw = compressed_bppx16 * (intel_dp_mode_to_fec_clock(mode_clock));
1903
1904 return available_bw > required_bw;
1905 }
1906
dsc_compute_link_config(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,struct link_config_limits * limits,u16 compressed_bppx16,int timeslots)1907 static int dsc_compute_link_config(struct intel_dp *intel_dp,
1908 struct intel_crtc_state *pipe_config,
1909 struct link_config_limits *limits,
1910 u16 compressed_bppx16,
1911 int timeslots)
1912 {
1913 const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
1914 int link_rate, lane_count;
1915 int i;
1916
1917 for (i = 0; i < intel_dp->num_common_rates; i++) {
1918 link_rate = intel_dp_common_rate(intel_dp, i);
1919 if (link_rate < limits->min_rate || link_rate > limits->max_rate)
1920 continue;
1921
1922 for (lane_count = limits->min_lane_count;
1923 lane_count <= limits->max_lane_count;
1924 lane_count <<= 1) {
1925 if (!is_bw_sufficient_for_dsc_config(compressed_bppx16, link_rate,
1926 lane_count, adjusted_mode->clock,
1927 pipe_config->output_format,
1928 timeslots))
1929 continue;
1930
1931 pipe_config->lane_count = lane_count;
1932 pipe_config->port_clock = link_rate;
1933
1934 return 0;
1935 }
1936 }
1937
1938 return -EINVAL;
1939 }
1940
1941 static
intel_dp_dsc_max_sink_compressed_bppx16(const struct intel_connector * connector,struct intel_crtc_state * pipe_config,int bpc)1942 u16 intel_dp_dsc_max_sink_compressed_bppx16(const struct intel_connector *connector,
1943 struct intel_crtc_state *pipe_config,
1944 int bpc)
1945 {
1946 u16 max_bppx16 = drm_edp_dsc_sink_output_bpp(connector->dp.dsc_dpcd);
1947
1948 if (max_bppx16)
1949 return max_bppx16;
1950 /*
1951 * If support not given in DPCD 67h, 68h use the Maximum Allowed bit rate
1952 * values as given in spec Table 2-157 DP v2.0
1953 */
1954 switch (pipe_config->output_format) {
1955 case INTEL_OUTPUT_FORMAT_RGB:
1956 case INTEL_OUTPUT_FORMAT_YCBCR444:
1957 return (3 * bpc) << 4;
1958 case INTEL_OUTPUT_FORMAT_YCBCR420:
1959 return (3 * (bpc / 2)) << 4;
1960 default:
1961 MISSING_CASE(pipe_config->output_format);
1962 break;
1963 }
1964
1965 return 0;
1966 }
1967
intel_dp_dsc_sink_min_compressed_bpp(struct intel_crtc_state * pipe_config)1968 int intel_dp_dsc_sink_min_compressed_bpp(struct intel_crtc_state *pipe_config)
1969 {
1970 /* From Mandatory bit rate range Support Table 2-157 (DP v2.0) */
1971 switch (pipe_config->output_format) {
1972 case INTEL_OUTPUT_FORMAT_RGB:
1973 case INTEL_OUTPUT_FORMAT_YCBCR444:
1974 return 8;
1975 case INTEL_OUTPUT_FORMAT_YCBCR420:
1976 return 6;
1977 default:
1978 MISSING_CASE(pipe_config->output_format);
1979 break;
1980 }
1981
1982 return 0;
1983 }
1984
intel_dp_dsc_sink_max_compressed_bpp(const struct intel_connector * connector,struct intel_crtc_state * pipe_config,int bpc)1985 int intel_dp_dsc_sink_max_compressed_bpp(const struct intel_connector *connector,
1986 struct intel_crtc_state *pipe_config,
1987 int bpc)
1988 {
1989 return intel_dp_dsc_max_sink_compressed_bppx16(connector,
1990 pipe_config, bpc) >> 4;
1991 }
1992
dsc_src_min_compressed_bpp(void)1993 static int dsc_src_min_compressed_bpp(void)
1994 {
1995 /* Min Compressed bpp supported by source is 8 */
1996 return 8;
1997 }
1998
dsc_src_max_compressed_bpp(struct intel_dp * intel_dp)1999 static int dsc_src_max_compressed_bpp(struct intel_dp *intel_dp)
2000 {
2001 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2002
2003 /*
2004 * Max Compressed bpp for Gen 13+ is 27bpp.
2005 * For earlier platform is 23bpp. (Bspec:49259).
2006 */
2007 if (DISPLAY_VER(i915) < 13)
2008 return 23;
2009 else
2010 return 27;
2011 }
2012
2013 /*
2014 * From a list of valid compressed bpps try different compressed bpp and find a
2015 * suitable link configuration that can support it.
2016 */
2017 static int
icl_dsc_compute_link_config(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,struct link_config_limits * limits,int dsc_max_bpp,int dsc_min_bpp,int pipe_bpp,int timeslots)2018 icl_dsc_compute_link_config(struct intel_dp *intel_dp,
2019 struct intel_crtc_state *pipe_config,
2020 struct link_config_limits *limits,
2021 int dsc_max_bpp,
2022 int dsc_min_bpp,
2023 int pipe_bpp,
2024 int timeslots)
2025 {
2026 int i, ret;
2027
2028 /* Compressed BPP should be less than the Input DSC bpp */
2029 dsc_max_bpp = min(dsc_max_bpp, pipe_bpp - 1);
2030
2031 for (i = ARRAY_SIZE(valid_dsc_bpp) - 1; i >= 0; i--) {
2032 if (valid_dsc_bpp[i] < dsc_min_bpp ||
2033 valid_dsc_bpp[i] > dsc_max_bpp)
2034 continue;
2035
2036 ret = dsc_compute_link_config(intel_dp,
2037 pipe_config,
2038 limits,
2039 valid_dsc_bpp[i] << 4,
2040 timeslots);
2041 if (ret == 0) {
2042 pipe_config->dsc.compressed_bpp_x16 =
2043 fxp_q4_from_int(valid_dsc_bpp[i]);
2044 return 0;
2045 }
2046 }
2047
2048 return -EINVAL;
2049 }
2050
2051 /*
2052 * From XE_LPD onwards we supports compression bpps in steps of 1 up to
2053 * uncompressed bpp-1. So we start from max compressed bpp and see if any
2054 * link configuration is able to support that compressed bpp, if not we
2055 * step down and check for lower compressed bpp.
2056 */
2057 static int
xelpd_dsc_compute_link_config(struct intel_dp * intel_dp,const struct intel_connector * connector,struct intel_crtc_state * pipe_config,struct link_config_limits * limits,int dsc_max_bpp,int dsc_min_bpp,int pipe_bpp,int timeslots)2058 xelpd_dsc_compute_link_config(struct intel_dp *intel_dp,
2059 const struct intel_connector *connector,
2060 struct intel_crtc_state *pipe_config,
2061 struct link_config_limits *limits,
2062 int dsc_max_bpp,
2063 int dsc_min_bpp,
2064 int pipe_bpp,
2065 int timeslots)
2066 {
2067 u8 bppx16_incr = drm_dp_dsc_sink_bpp_incr(connector->dp.dsc_dpcd);
2068 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2069 u16 compressed_bppx16;
2070 u8 bppx16_step;
2071 int ret;
2072
2073 if (DISPLAY_VER(i915) < 14 || bppx16_incr <= 1)
2074 bppx16_step = 16;
2075 else
2076 bppx16_step = 16 / bppx16_incr;
2077
2078 /* Compressed BPP should be less than the Input DSC bpp */
2079 dsc_max_bpp = min(dsc_max_bpp << 4, (pipe_bpp << 4) - bppx16_step);
2080 dsc_min_bpp = dsc_min_bpp << 4;
2081
2082 for (compressed_bppx16 = dsc_max_bpp;
2083 compressed_bppx16 >= dsc_min_bpp;
2084 compressed_bppx16 -= bppx16_step) {
2085 if (intel_dp->force_dsc_fractional_bpp_en &&
2086 !fxp_q4_to_frac(compressed_bppx16))
2087 continue;
2088 ret = dsc_compute_link_config(intel_dp,
2089 pipe_config,
2090 limits,
2091 compressed_bppx16,
2092 timeslots);
2093 if (ret == 0) {
2094 pipe_config->dsc.compressed_bpp_x16 = compressed_bppx16;
2095 if (intel_dp->force_dsc_fractional_bpp_en &&
2096 fxp_q4_to_frac(compressed_bppx16))
2097 drm_dbg_kms(&i915->drm, "Forcing DSC fractional bpp\n");
2098
2099 return 0;
2100 }
2101 }
2102 return -EINVAL;
2103 }
2104
dsc_compute_compressed_bpp(struct intel_dp * intel_dp,const struct intel_connector * connector,struct intel_crtc_state * pipe_config,struct link_config_limits * limits,int pipe_bpp,int timeslots)2105 static int dsc_compute_compressed_bpp(struct intel_dp *intel_dp,
2106 const struct intel_connector *connector,
2107 struct intel_crtc_state *pipe_config,
2108 struct link_config_limits *limits,
2109 int pipe_bpp,
2110 int timeslots)
2111 {
2112 const struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
2113 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2114 int dsc_src_min_bpp, dsc_sink_min_bpp, dsc_min_bpp;
2115 int dsc_src_max_bpp, dsc_sink_max_bpp, dsc_max_bpp;
2116 int dsc_joiner_max_bpp;
2117
2118 dsc_src_min_bpp = dsc_src_min_compressed_bpp();
2119 dsc_sink_min_bpp = intel_dp_dsc_sink_min_compressed_bpp(pipe_config);
2120 dsc_min_bpp = max(dsc_src_min_bpp, dsc_sink_min_bpp);
2121 dsc_min_bpp = max(dsc_min_bpp, fxp_q4_to_int_roundup(limits->link.min_bpp_x16));
2122
2123 dsc_src_max_bpp = dsc_src_max_compressed_bpp(intel_dp);
2124 dsc_sink_max_bpp = intel_dp_dsc_sink_max_compressed_bpp(connector,
2125 pipe_config,
2126 pipe_bpp / 3);
2127 dsc_max_bpp = dsc_sink_max_bpp ? min(dsc_sink_max_bpp, dsc_src_max_bpp) : dsc_src_max_bpp;
2128
2129 dsc_joiner_max_bpp = get_max_compressed_bpp_with_joiner(i915, adjusted_mode->clock,
2130 adjusted_mode->hdisplay,
2131 pipe_config->joiner_pipes);
2132 dsc_max_bpp = min(dsc_max_bpp, dsc_joiner_max_bpp);
2133 dsc_max_bpp = min(dsc_max_bpp, fxp_q4_to_int(limits->link.max_bpp_x16));
2134
2135 if (DISPLAY_VER(i915) >= 13)
2136 return xelpd_dsc_compute_link_config(intel_dp, connector, pipe_config, limits,
2137 dsc_max_bpp, dsc_min_bpp, pipe_bpp, timeslots);
2138 return icl_dsc_compute_link_config(intel_dp, pipe_config, limits,
2139 dsc_max_bpp, dsc_min_bpp, pipe_bpp, timeslots);
2140 }
2141
2142 static
intel_dp_dsc_min_src_input_bpc(struct drm_i915_private * i915)2143 u8 intel_dp_dsc_min_src_input_bpc(struct drm_i915_private *i915)
2144 {
2145 /* Min DSC Input BPC for ICL+ is 8 */
2146 return HAS_DSC(i915) ? 8 : 0;
2147 }
2148
2149 static
is_dsc_pipe_bpp_sufficient(struct drm_i915_private * i915,struct drm_connector_state * conn_state,struct link_config_limits * limits,int pipe_bpp)2150 bool is_dsc_pipe_bpp_sufficient(struct drm_i915_private *i915,
2151 struct drm_connector_state *conn_state,
2152 struct link_config_limits *limits,
2153 int pipe_bpp)
2154 {
2155 u8 dsc_max_bpc, dsc_min_bpc, dsc_max_pipe_bpp, dsc_min_pipe_bpp;
2156
2157 dsc_max_bpc = min(intel_dp_dsc_max_src_input_bpc(i915), conn_state->max_requested_bpc);
2158 dsc_min_bpc = intel_dp_dsc_min_src_input_bpc(i915);
2159
2160 dsc_max_pipe_bpp = min(dsc_max_bpc * 3, limits->pipe.max_bpp);
2161 dsc_min_pipe_bpp = max(dsc_min_bpc * 3, limits->pipe.min_bpp);
2162
2163 return pipe_bpp >= dsc_min_pipe_bpp &&
2164 pipe_bpp <= dsc_max_pipe_bpp;
2165 }
2166
2167 static
intel_dp_force_dsc_pipe_bpp(struct intel_dp * intel_dp,struct drm_connector_state * conn_state,struct link_config_limits * limits)2168 int intel_dp_force_dsc_pipe_bpp(struct intel_dp *intel_dp,
2169 struct drm_connector_state *conn_state,
2170 struct link_config_limits *limits)
2171 {
2172 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2173 int forced_bpp;
2174
2175 if (!intel_dp->force_dsc_bpc)
2176 return 0;
2177
2178 forced_bpp = intel_dp->force_dsc_bpc * 3;
2179
2180 if (is_dsc_pipe_bpp_sufficient(i915, conn_state, limits, forced_bpp)) {
2181 drm_dbg_kms(&i915->drm, "Input DSC BPC forced to %d\n", intel_dp->force_dsc_bpc);
2182 return forced_bpp;
2183 }
2184
2185 drm_dbg_kms(&i915->drm, "Cannot force DSC BPC:%d, due to DSC BPC limits\n",
2186 intel_dp->force_dsc_bpc);
2187
2188 return 0;
2189 }
2190
intel_dp_dsc_compute_pipe_bpp(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state,struct link_config_limits * limits,int timeslots)2191 static int intel_dp_dsc_compute_pipe_bpp(struct intel_dp *intel_dp,
2192 struct intel_crtc_state *pipe_config,
2193 struct drm_connector_state *conn_state,
2194 struct link_config_limits *limits,
2195 int timeslots)
2196 {
2197 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2198 const struct intel_connector *connector =
2199 to_intel_connector(conn_state->connector);
2200 u8 max_req_bpc = conn_state->max_requested_bpc;
2201 u8 dsc_max_bpc, dsc_max_bpp;
2202 u8 dsc_min_bpc, dsc_min_bpp;
2203 u8 dsc_bpc[3] = {};
2204 int forced_bpp, pipe_bpp;
2205 int num_bpc, i, ret;
2206
2207 forced_bpp = intel_dp_force_dsc_pipe_bpp(intel_dp, conn_state, limits);
2208
2209 if (forced_bpp) {
2210 ret = dsc_compute_compressed_bpp(intel_dp, connector, pipe_config,
2211 limits, forced_bpp, timeslots);
2212 if (ret == 0) {
2213 pipe_config->pipe_bpp = forced_bpp;
2214 return 0;
2215 }
2216 }
2217
2218 dsc_max_bpc = intel_dp_dsc_max_src_input_bpc(i915);
2219 if (!dsc_max_bpc)
2220 return -EINVAL;
2221
2222 dsc_max_bpc = min_t(u8, dsc_max_bpc, max_req_bpc);
2223 dsc_max_bpp = min(dsc_max_bpc * 3, limits->pipe.max_bpp);
2224
2225 dsc_min_bpc = intel_dp_dsc_min_src_input_bpc(i915);
2226 dsc_min_bpp = max(dsc_min_bpc * 3, limits->pipe.min_bpp);
2227
2228 /*
2229 * Get the maximum DSC bpc that will be supported by any valid
2230 * link configuration and compressed bpp.
2231 */
2232 num_bpc = drm_dp_dsc_sink_supported_input_bpcs(connector->dp.dsc_dpcd, dsc_bpc);
2233 for (i = 0; i < num_bpc; i++) {
2234 pipe_bpp = dsc_bpc[i] * 3;
2235 if (pipe_bpp < dsc_min_bpp)
2236 break;
2237 if (pipe_bpp > dsc_max_bpp)
2238 continue;
2239 ret = dsc_compute_compressed_bpp(intel_dp, connector, pipe_config,
2240 limits, pipe_bpp, timeslots);
2241 if (ret == 0) {
2242 pipe_config->pipe_bpp = pipe_bpp;
2243 return 0;
2244 }
2245 }
2246
2247 return -EINVAL;
2248 }
2249
intel_edp_dsc_compute_pipe_bpp(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state,struct link_config_limits * limits)2250 static int intel_edp_dsc_compute_pipe_bpp(struct intel_dp *intel_dp,
2251 struct intel_crtc_state *pipe_config,
2252 struct drm_connector_state *conn_state,
2253 struct link_config_limits *limits)
2254 {
2255 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
2256 struct intel_connector *connector =
2257 to_intel_connector(conn_state->connector);
2258 int pipe_bpp, forced_bpp;
2259 int dsc_src_min_bpp, dsc_sink_min_bpp, dsc_min_bpp;
2260 int dsc_src_max_bpp, dsc_sink_max_bpp, dsc_max_bpp;
2261
2262 forced_bpp = intel_dp_force_dsc_pipe_bpp(intel_dp, conn_state, limits);
2263
2264 if (forced_bpp) {
2265 pipe_bpp = forced_bpp;
2266 } else {
2267 int max_bpc = min(limits->pipe.max_bpp / 3, (int)conn_state->max_requested_bpc);
2268
2269 /* For eDP use max bpp that can be supported with DSC. */
2270 pipe_bpp = intel_dp_dsc_compute_max_bpp(connector, max_bpc);
2271 if (!is_dsc_pipe_bpp_sufficient(i915, conn_state, limits, pipe_bpp)) {
2272 drm_dbg_kms(&i915->drm,
2273 "Computed BPC is not in DSC BPC limits\n");
2274 return -EINVAL;
2275 }
2276 }
2277 pipe_config->port_clock = limits->max_rate;
2278 pipe_config->lane_count = limits->max_lane_count;
2279
2280 dsc_src_min_bpp = dsc_src_min_compressed_bpp();
2281 dsc_sink_min_bpp = intel_dp_dsc_sink_min_compressed_bpp(pipe_config);
2282 dsc_min_bpp = max(dsc_src_min_bpp, dsc_sink_min_bpp);
2283 dsc_min_bpp = max(dsc_min_bpp, fxp_q4_to_int_roundup(limits->link.min_bpp_x16));
2284
2285 dsc_src_max_bpp = dsc_src_max_compressed_bpp(intel_dp);
2286 dsc_sink_max_bpp = intel_dp_dsc_sink_max_compressed_bpp(connector,
2287 pipe_config,
2288 pipe_bpp / 3);
2289 dsc_max_bpp = dsc_sink_max_bpp ? min(dsc_sink_max_bpp, dsc_src_max_bpp) : dsc_src_max_bpp;
2290 dsc_max_bpp = min(dsc_max_bpp, fxp_q4_to_int(limits->link.max_bpp_x16));
2291
2292 /* Compressed BPP should be less than the Input DSC bpp */
2293 dsc_max_bpp = min(dsc_max_bpp, pipe_bpp - 1);
2294
2295 pipe_config->dsc.compressed_bpp_x16 =
2296 fxp_q4_from_int(max(dsc_min_bpp, dsc_max_bpp));
2297
2298 pipe_config->pipe_bpp = pipe_bpp;
2299
2300 return 0;
2301 }
2302
intel_dp_dsc_compute_config(struct intel_dp * intel_dp,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state,struct link_config_limits * limits,int timeslots,bool compute_pipe_bpp)2303 int intel_dp_dsc_compute_config(struct intel_dp *intel_dp,
2304 struct intel_crtc_state *pipe_config,
2305 struct drm_connector_state *conn_state,
2306 struct link_config_limits *limits,
2307 int timeslots,
2308 bool compute_pipe_bpp)
2309 {
2310 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2311 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2312 const struct intel_connector *connector =
2313 to_intel_connector(conn_state->connector);
2314 const struct drm_display_mode *adjusted_mode =
2315 &pipe_config->hw.adjusted_mode;
2316 int ret;
2317
2318 pipe_config->fec_enable = pipe_config->fec_enable ||
2319 (!intel_dp_is_edp(intel_dp) &&
2320 intel_dp_supports_fec(intel_dp, connector, pipe_config));
2321
2322 if (!intel_dp_supports_dsc(connector, pipe_config))
2323 return -EINVAL;
2324
2325 if (!intel_dp_dsc_supports_format(connector, pipe_config->output_format))
2326 return -EINVAL;
2327
2328 /*
2329 * compute pipe bpp is set to false for DP MST DSC case
2330 * and compressed_bpp is calculated same time once
2331 * vpci timeslots are allocated, because overall bpp
2332 * calculation procedure is bit different for MST case.
2333 */
2334 if (compute_pipe_bpp) {
2335 if (intel_dp_is_edp(intel_dp))
2336 ret = intel_edp_dsc_compute_pipe_bpp(intel_dp, pipe_config,
2337 conn_state, limits);
2338 else
2339 ret = intel_dp_dsc_compute_pipe_bpp(intel_dp, pipe_config,
2340 conn_state, limits, timeslots);
2341 if (ret) {
2342 drm_dbg_kms(&dev_priv->drm,
2343 "No Valid pipe bpp for given mode ret = %d\n", ret);
2344 return ret;
2345 }
2346 }
2347
2348 /* Calculate Slice count */
2349 if (intel_dp_is_edp(intel_dp)) {
2350 pipe_config->dsc.slice_count =
2351 drm_dp_dsc_sink_max_slice_count(connector->dp.dsc_dpcd,
2352 true);
2353 if (!pipe_config->dsc.slice_count) {
2354 drm_dbg_kms(&dev_priv->drm, "Unsupported Slice Count %d\n",
2355 pipe_config->dsc.slice_count);
2356 return -EINVAL;
2357 }
2358 } else {
2359 u8 dsc_dp_slice_count;
2360
2361 dsc_dp_slice_count =
2362 intel_dp_dsc_get_slice_count(connector,
2363 adjusted_mode->crtc_clock,
2364 adjusted_mode->crtc_hdisplay,
2365 pipe_config->joiner_pipes);
2366 if (!dsc_dp_slice_count) {
2367 drm_dbg_kms(&dev_priv->drm,
2368 "Compressed Slice Count not supported\n");
2369 return -EINVAL;
2370 }
2371
2372 pipe_config->dsc.slice_count = dsc_dp_slice_count;
2373 }
2374 /*
2375 * VDSC engine operates at 1 Pixel per clock, so if peak pixel rate
2376 * is greater than the maximum Cdclock and if slice count is even
2377 * then we need to use 2 VDSC instances.
2378 */
2379 if (pipe_config->joiner_pipes || pipe_config->dsc.slice_count > 1)
2380 pipe_config->dsc.dsc_split = true;
2381
2382 ret = intel_dp_dsc_compute_params(connector, pipe_config);
2383 if (ret < 0) {
2384 drm_dbg_kms(&dev_priv->drm,
2385 "Cannot compute valid DSC parameters for Input Bpp = %d"
2386 "Compressed BPP = " FXP_Q4_FMT "\n",
2387 pipe_config->pipe_bpp,
2388 FXP_Q4_ARGS(pipe_config->dsc.compressed_bpp_x16));
2389 return ret;
2390 }
2391
2392 pipe_config->dsc.compression_enable = true;
2393 drm_dbg_kms(&dev_priv->drm, "DP DSC computed with Input Bpp = %d "
2394 "Compressed Bpp = " FXP_Q4_FMT " Slice Count = %d\n",
2395 pipe_config->pipe_bpp,
2396 FXP_Q4_ARGS(pipe_config->dsc.compressed_bpp_x16),
2397 pipe_config->dsc.slice_count);
2398
2399 return 0;
2400 }
2401
2402 /**
2403 * intel_dp_compute_config_link_bpp_limits - compute output link bpp limits
2404 * @intel_dp: intel DP
2405 * @crtc_state: crtc state
2406 * @dsc: DSC compression mode
2407 * @limits: link configuration limits
2408 *
2409 * Calculates the output link min, max bpp values in @limits based on the
2410 * pipe bpp range, @crtc_state and @dsc mode.
2411 *
2412 * Returns %true in case of success.
2413 */
2414 bool
intel_dp_compute_config_link_bpp_limits(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,bool dsc,struct link_config_limits * limits)2415 intel_dp_compute_config_link_bpp_limits(struct intel_dp *intel_dp,
2416 const struct intel_crtc_state *crtc_state,
2417 bool dsc,
2418 struct link_config_limits *limits)
2419 {
2420 struct drm_i915_private *i915 = to_i915(crtc_state->uapi.crtc->dev);
2421 const struct drm_display_mode *adjusted_mode =
2422 &crtc_state->hw.adjusted_mode;
2423 const struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2424 const struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
2425 int max_link_bpp_x16;
2426
2427 max_link_bpp_x16 = min(crtc_state->max_link_bpp_x16,
2428 fxp_q4_from_int(limits->pipe.max_bpp));
2429
2430 if (!dsc) {
2431 max_link_bpp_x16 = rounddown(max_link_bpp_x16, fxp_q4_from_int(2 * 3));
2432
2433 if (max_link_bpp_x16 < fxp_q4_from_int(limits->pipe.min_bpp))
2434 return false;
2435
2436 limits->link.min_bpp_x16 = fxp_q4_from_int(limits->pipe.min_bpp);
2437 } else {
2438 /*
2439 * TODO: set the DSC link limits already here, atm these are
2440 * initialized only later in intel_edp_dsc_compute_pipe_bpp() /
2441 * intel_dp_dsc_compute_pipe_bpp()
2442 */
2443 limits->link.min_bpp_x16 = 0;
2444 }
2445
2446 limits->link.max_bpp_x16 = max_link_bpp_x16;
2447
2448 drm_dbg_kms(&i915->drm,
2449 "[ENCODER:%d:%s][CRTC:%d:%s] DP link limits: pixel clock %d kHz DSC %s max lanes %d max rate %d max pipe_bpp %d max link_bpp " FXP_Q4_FMT "\n",
2450 encoder->base.base.id, encoder->base.name,
2451 crtc->base.base.id, crtc->base.name,
2452 adjusted_mode->crtc_clock,
2453 dsc ? "on" : "off",
2454 limits->max_lane_count,
2455 limits->max_rate,
2456 limits->pipe.max_bpp,
2457 FXP_Q4_ARGS(limits->link.max_bpp_x16));
2458
2459 return true;
2460 }
2461
2462 static bool
intel_dp_compute_config_limits(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state,bool respect_downstream_limits,bool dsc,struct link_config_limits * limits)2463 intel_dp_compute_config_limits(struct intel_dp *intel_dp,
2464 struct intel_crtc_state *crtc_state,
2465 bool respect_downstream_limits,
2466 bool dsc,
2467 struct link_config_limits *limits)
2468 {
2469 limits->min_rate = intel_dp_min_link_rate(intel_dp);
2470 limits->max_rate = intel_dp_max_link_rate(intel_dp);
2471
2472 /* FIXME 128b/132b SST support missing */
2473 limits->max_rate = min(limits->max_rate, 810000);
2474 limits->min_rate = min(limits->min_rate, limits->max_rate);
2475
2476 limits->min_lane_count = intel_dp_min_lane_count(intel_dp);
2477 limits->max_lane_count = intel_dp_max_lane_count(intel_dp);
2478
2479 limits->pipe.min_bpp = intel_dp_min_bpp(crtc_state->output_format);
2480 limits->pipe.max_bpp = intel_dp_max_bpp(intel_dp, crtc_state,
2481 respect_downstream_limits);
2482
2483 if (intel_dp->use_max_params) {
2484 /*
2485 * Use the maximum clock and number of lanes the eDP panel
2486 * advertizes being capable of in case the initial fast
2487 * optimal params failed us. The panels are generally
2488 * designed to support only a single clock and lane
2489 * configuration, and typically on older panels these
2490 * values correspond to the native resolution of the panel.
2491 */
2492 limits->min_lane_count = limits->max_lane_count;
2493 limits->min_rate = limits->max_rate;
2494 }
2495
2496 intel_dp_adjust_compliance_config(intel_dp, crtc_state, limits);
2497
2498 return intel_dp_compute_config_link_bpp_limits(intel_dp,
2499 crtc_state,
2500 dsc,
2501 limits);
2502 }
2503
intel_dp_config_required_rate(const struct intel_crtc_state * crtc_state)2504 int intel_dp_config_required_rate(const struct intel_crtc_state *crtc_state)
2505 {
2506 const struct drm_display_mode *adjusted_mode =
2507 &crtc_state->hw.adjusted_mode;
2508 int bpp = crtc_state->dsc.compression_enable ?
2509 fxp_q4_to_int_roundup(crtc_state->dsc.compressed_bpp_x16) :
2510 crtc_state->pipe_bpp;
2511
2512 return intel_dp_link_required(adjusted_mode->crtc_clock, bpp);
2513 }
2514
intel_dp_joiner_needs_dsc(struct drm_i915_private * i915,bool use_joiner)2515 bool intel_dp_joiner_needs_dsc(struct drm_i915_private *i915, bool use_joiner)
2516 {
2517 /*
2518 * Pipe joiner needs compression up to display 12 due to bandwidth
2519 * limitation. DG2 onwards pipe joiner can be enabled without
2520 * compression.
2521 */
2522 return DISPLAY_VER(i915) < 13 && use_joiner;
2523 }
2524
2525 static int
intel_dp_compute_link_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state,bool respect_downstream_limits)2526 intel_dp_compute_link_config(struct intel_encoder *encoder,
2527 struct intel_crtc_state *pipe_config,
2528 struct drm_connector_state *conn_state,
2529 bool respect_downstream_limits)
2530 {
2531 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2532 struct intel_crtc *crtc = to_intel_crtc(pipe_config->uapi.crtc);
2533 struct intel_connector *connector =
2534 to_intel_connector(conn_state->connector);
2535 const struct drm_display_mode *adjusted_mode =
2536 &pipe_config->hw.adjusted_mode;
2537 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2538 struct link_config_limits limits;
2539 bool dsc_needed, joiner_needs_dsc;
2540 int ret = 0;
2541
2542 if (pipe_config->fec_enable &&
2543 !intel_dp_supports_fec(intel_dp, connector, pipe_config))
2544 return -EINVAL;
2545
2546 if (intel_dp_need_joiner(intel_dp, connector,
2547 adjusted_mode->crtc_hdisplay,
2548 adjusted_mode->crtc_clock))
2549 pipe_config->joiner_pipes = GENMASK(crtc->pipe + 1, crtc->pipe);
2550
2551 joiner_needs_dsc = intel_dp_joiner_needs_dsc(i915, pipe_config->joiner_pipes);
2552
2553 dsc_needed = joiner_needs_dsc || intel_dp->force_dsc_en ||
2554 !intel_dp_compute_config_limits(intel_dp, pipe_config,
2555 respect_downstream_limits,
2556 false,
2557 &limits);
2558
2559 if (!dsc_needed) {
2560 /*
2561 * Optimize for slow and wide for everything, because there are some
2562 * eDP 1.3 and 1.4 panels don't work well with fast and narrow.
2563 */
2564 ret = intel_dp_compute_link_config_wide(intel_dp, pipe_config,
2565 conn_state, &limits);
2566 if (ret)
2567 dsc_needed = true;
2568 }
2569
2570 if (dsc_needed) {
2571 drm_dbg_kms(&i915->drm, "Try DSC (fallback=%s, joiner=%s, force=%s)\n",
2572 str_yes_no(ret), str_yes_no(joiner_needs_dsc),
2573 str_yes_no(intel_dp->force_dsc_en));
2574
2575 if (!intel_dp_compute_config_limits(intel_dp, pipe_config,
2576 respect_downstream_limits,
2577 true,
2578 &limits))
2579 return -EINVAL;
2580
2581 ret = intel_dp_dsc_compute_config(intel_dp, pipe_config,
2582 conn_state, &limits, 64, true);
2583 if (ret < 0)
2584 return ret;
2585 }
2586
2587 drm_dbg_kms(&i915->drm,
2588 "DP lane count %d clock %d bpp input %d compressed " FXP_Q4_FMT " link rate required %d available %d\n",
2589 pipe_config->lane_count, pipe_config->port_clock,
2590 pipe_config->pipe_bpp,
2591 FXP_Q4_ARGS(pipe_config->dsc.compressed_bpp_x16),
2592 intel_dp_config_required_rate(pipe_config),
2593 intel_dp_max_link_data_rate(intel_dp,
2594 pipe_config->port_clock,
2595 pipe_config->lane_count));
2596
2597 return 0;
2598 }
2599
intel_dp_limited_color_range(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2600 bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
2601 const struct drm_connector_state *conn_state)
2602 {
2603 const struct intel_digital_connector_state *intel_conn_state =
2604 to_intel_digital_connector_state(conn_state);
2605 const struct drm_display_mode *adjusted_mode =
2606 &crtc_state->hw.adjusted_mode;
2607
2608 /*
2609 * Our YCbCr output is always limited range.
2610 * crtc_state->limited_color_range only applies to RGB,
2611 * and it must never be set for YCbCr or we risk setting
2612 * some conflicting bits in TRANSCONF which will mess up
2613 * the colors on the monitor.
2614 */
2615 if (crtc_state->output_format != INTEL_OUTPUT_FORMAT_RGB)
2616 return false;
2617
2618 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
2619 /*
2620 * See:
2621 * CEA-861-E - 5.1 Default Encoding Parameters
2622 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
2623 */
2624 return crtc_state->pipe_bpp != 18 &&
2625 drm_default_rgb_quant_range(adjusted_mode) ==
2626 HDMI_QUANTIZATION_RANGE_LIMITED;
2627 } else {
2628 return intel_conn_state->broadcast_rgb ==
2629 INTEL_BROADCAST_RGB_LIMITED;
2630 }
2631 }
2632
intel_dp_port_has_audio(struct drm_i915_private * dev_priv,enum port port)2633 static bool intel_dp_port_has_audio(struct drm_i915_private *dev_priv,
2634 enum port port)
2635 {
2636 if (IS_G4X(dev_priv))
2637 return false;
2638 if (DISPLAY_VER(dev_priv) < 12 && port == PORT_A)
2639 return false;
2640
2641 return true;
2642 }
2643
intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state,struct drm_dp_vsc_sdp * vsc)2644 static void intel_dp_compute_vsc_colorimetry(const struct intel_crtc_state *crtc_state,
2645 const struct drm_connector_state *conn_state,
2646 struct drm_dp_vsc_sdp *vsc)
2647 {
2648 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2649 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2650
2651 if (crtc_state->has_panel_replay) {
2652 /*
2653 * Prepare VSC Header for SU as per DP 2.0 spec, Table 2-223
2654 * VSC SDP supporting 3D stereo, Panel Replay, and Pixel
2655 * Encoding/Colorimetry Format indication.
2656 */
2657 vsc->revision = 0x7;
2658 } else {
2659 /*
2660 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
2661 * VSC SDP supporting 3D stereo, PSR2, and Pixel Encoding/
2662 * Colorimetry Format indication.
2663 */
2664 vsc->revision = 0x5;
2665 }
2666
2667 vsc->length = 0x13;
2668
2669 /* DP 1.4a spec, Table 2-120 */
2670 switch (crtc_state->output_format) {
2671 case INTEL_OUTPUT_FORMAT_YCBCR444:
2672 vsc->pixelformat = DP_PIXELFORMAT_YUV444;
2673 break;
2674 case INTEL_OUTPUT_FORMAT_YCBCR420:
2675 vsc->pixelformat = DP_PIXELFORMAT_YUV420;
2676 break;
2677 case INTEL_OUTPUT_FORMAT_RGB:
2678 default:
2679 vsc->pixelformat = DP_PIXELFORMAT_RGB;
2680 }
2681
2682 switch (conn_state->colorspace) {
2683 case DRM_MODE_COLORIMETRY_BT709_YCC:
2684 vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
2685 break;
2686 case DRM_MODE_COLORIMETRY_XVYCC_601:
2687 vsc->colorimetry = DP_COLORIMETRY_XVYCC_601;
2688 break;
2689 case DRM_MODE_COLORIMETRY_XVYCC_709:
2690 vsc->colorimetry = DP_COLORIMETRY_XVYCC_709;
2691 break;
2692 case DRM_MODE_COLORIMETRY_SYCC_601:
2693 vsc->colorimetry = DP_COLORIMETRY_SYCC_601;
2694 break;
2695 case DRM_MODE_COLORIMETRY_OPYCC_601:
2696 vsc->colorimetry = DP_COLORIMETRY_OPYCC_601;
2697 break;
2698 case DRM_MODE_COLORIMETRY_BT2020_CYCC:
2699 vsc->colorimetry = DP_COLORIMETRY_BT2020_CYCC;
2700 break;
2701 case DRM_MODE_COLORIMETRY_BT2020_RGB:
2702 vsc->colorimetry = DP_COLORIMETRY_BT2020_RGB;
2703 break;
2704 case DRM_MODE_COLORIMETRY_BT2020_YCC:
2705 vsc->colorimetry = DP_COLORIMETRY_BT2020_YCC;
2706 break;
2707 case DRM_MODE_COLORIMETRY_DCI_P3_RGB_D65:
2708 case DRM_MODE_COLORIMETRY_DCI_P3_RGB_THEATER:
2709 vsc->colorimetry = DP_COLORIMETRY_DCI_P3_RGB;
2710 break;
2711 default:
2712 /*
2713 * RGB->YCBCR color conversion uses the BT.709
2714 * color space.
2715 */
2716 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
2717 vsc->colorimetry = DP_COLORIMETRY_BT709_YCC;
2718 else
2719 vsc->colorimetry = DP_COLORIMETRY_DEFAULT;
2720 break;
2721 }
2722
2723 vsc->bpc = crtc_state->pipe_bpp / 3;
2724
2725 /* only RGB pixelformat supports 6 bpc */
2726 drm_WARN_ON(&dev_priv->drm,
2727 vsc->bpc == 6 && vsc->pixelformat != DP_PIXELFORMAT_RGB);
2728
2729 /* all YCbCr are always limited range */
2730 vsc->dynamic_range = DP_DYNAMIC_RANGE_CTA;
2731 vsc->content_type = DP_CONTENT_TYPE_NOT_DEFINED;
2732 }
2733
intel_dp_compute_as_sdp(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state)2734 static void intel_dp_compute_as_sdp(struct intel_dp *intel_dp,
2735 struct intel_crtc_state *crtc_state)
2736 {
2737 struct drm_dp_as_sdp *as_sdp = &crtc_state->infoframes.as_sdp;
2738 const struct drm_display_mode *adjusted_mode =
2739 &crtc_state->hw.adjusted_mode;
2740
2741 if (!crtc_state->vrr.enable || !intel_dp->as_sdp_supported)
2742 return;
2743
2744 crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_ADAPTIVE_SYNC);
2745
2746 as_sdp->sdp_type = DP_SDP_ADAPTIVE_SYNC;
2747 as_sdp->length = 0x9;
2748 as_sdp->duration_incr_ms = 0;
2749 as_sdp->duration_incr_ms = 0;
2750
2751 if (crtc_state->cmrr.enable) {
2752 as_sdp->mode = DP_AS_SDP_FAVT_TRR_REACHED;
2753 as_sdp->vtotal = adjusted_mode->vtotal;
2754 as_sdp->target_rr = drm_mode_vrefresh(adjusted_mode);
2755 as_sdp->target_rr_divider = true;
2756 } else {
2757 as_sdp->mode = DP_AS_SDP_AVT_DYNAMIC_VTOTAL;
2758 as_sdp->vtotal = adjusted_mode->vtotal;
2759 as_sdp->target_rr = 0;
2760 }
2761 }
2762
intel_dp_compute_vsc_sdp(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2763 static void intel_dp_compute_vsc_sdp(struct intel_dp *intel_dp,
2764 struct intel_crtc_state *crtc_state,
2765 const struct drm_connector_state *conn_state)
2766 {
2767 struct drm_dp_vsc_sdp *vsc;
2768
2769 if ((!intel_dp->colorimetry_support ||
2770 !intel_dp_needs_vsc_sdp(crtc_state, conn_state)) &&
2771 !crtc_state->has_psr)
2772 return;
2773
2774 vsc = &crtc_state->infoframes.vsc;
2775
2776 crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
2777 vsc->sdp_type = DP_SDP_VSC;
2778
2779 /* Needs colorimetry */
2780 if (intel_dp_needs_vsc_sdp(crtc_state, conn_state)) {
2781 intel_dp_compute_vsc_colorimetry(crtc_state, conn_state,
2782 vsc);
2783 } else if (crtc_state->has_panel_replay) {
2784 /*
2785 * [Panel Replay without colorimetry info]
2786 * Prepare VSC Header for SU as per DP 2.0 spec, Table 2-223
2787 * VSC SDP supporting 3D stereo + Panel Replay.
2788 */
2789 vsc->revision = 0x6;
2790 vsc->length = 0x10;
2791 } else if (crtc_state->has_sel_update) {
2792 /*
2793 * [PSR2 without colorimetry]
2794 * Prepare VSC Header for SU as per eDP 1.4 spec, Table 6-11
2795 * 3D stereo + PSR/PSR2 + Y-coordinate.
2796 */
2797 vsc->revision = 0x4;
2798 vsc->length = 0xe;
2799 } else {
2800 /*
2801 * [PSR1]
2802 * Prepare VSC Header for SU as per DP 1.4 spec, Table 2-118
2803 * VSC SDP supporting 3D stereo + PSR (applies to eDP v1.3 or
2804 * higher).
2805 */
2806 vsc->revision = 0x2;
2807 vsc->length = 0x8;
2808 }
2809 }
2810
2811 static void
intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp * intel_dp,struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)2812 intel_dp_compute_hdr_metadata_infoframe_sdp(struct intel_dp *intel_dp,
2813 struct intel_crtc_state *crtc_state,
2814 const struct drm_connector_state *conn_state)
2815 {
2816 int ret;
2817 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2818 struct hdmi_drm_infoframe *drm_infoframe = &crtc_state->infoframes.drm.drm;
2819
2820 if (!conn_state->hdr_output_metadata)
2821 return;
2822
2823 ret = drm_hdmi_infoframe_set_hdr_metadata(drm_infoframe, conn_state);
2824
2825 if (ret) {
2826 drm_dbg_kms(&dev_priv->drm, "couldn't set HDR metadata in infoframe\n");
2827 return;
2828 }
2829
2830 crtc_state->infoframes.enable |=
2831 intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA);
2832 }
2833
can_enable_drrs(struct intel_connector * connector,const struct intel_crtc_state * pipe_config,const struct drm_display_mode * downclock_mode)2834 static bool can_enable_drrs(struct intel_connector *connector,
2835 const struct intel_crtc_state *pipe_config,
2836 const struct drm_display_mode *downclock_mode)
2837 {
2838 struct drm_i915_private *i915 = to_i915(connector->base.dev);
2839
2840 if (pipe_config->vrr.enable)
2841 return false;
2842
2843 /*
2844 * DRRS and PSR can't be enable together, so giving preference to PSR
2845 * as it allows more power-savings by complete shutting down display,
2846 * so to guarantee this, intel_drrs_compute_config() must be called
2847 * after intel_psr_compute_config().
2848 */
2849 if (pipe_config->has_psr)
2850 return false;
2851
2852 /* FIXME missing FDI M2/N2 etc. */
2853 if (pipe_config->has_pch_encoder)
2854 return false;
2855
2856 if (!intel_cpu_transcoder_has_drrs(i915, pipe_config->cpu_transcoder))
2857 return false;
2858
2859 return downclock_mode &&
2860 intel_panel_drrs_type(connector) == DRRS_TYPE_SEAMLESS;
2861 }
2862
2863 static void
intel_dp_drrs_compute_config(struct intel_connector * connector,struct intel_crtc_state * pipe_config,int link_bpp_x16)2864 intel_dp_drrs_compute_config(struct intel_connector *connector,
2865 struct intel_crtc_state *pipe_config,
2866 int link_bpp_x16)
2867 {
2868 struct drm_i915_private *i915 = to_i915(connector->base.dev);
2869 const struct drm_display_mode *downclock_mode =
2870 intel_panel_downclock_mode(connector, &pipe_config->hw.adjusted_mode);
2871 int pixel_clock;
2872
2873 /*
2874 * FIXME all joined pipes share the same transcoder.
2875 * Need to account for that when updating M/N live.
2876 */
2877 if (has_seamless_m_n(connector) && !pipe_config->joiner_pipes)
2878 pipe_config->update_m_n = true;
2879
2880 if (!can_enable_drrs(connector, pipe_config, downclock_mode)) {
2881 if (intel_cpu_transcoder_has_m2_n2(i915, pipe_config->cpu_transcoder))
2882 intel_zero_m_n(&pipe_config->dp_m2_n2);
2883 return;
2884 }
2885
2886 if (IS_IRONLAKE(i915) || IS_SANDYBRIDGE(i915) || IS_IVYBRIDGE(i915))
2887 pipe_config->msa_timing_delay = connector->panel.vbt.edp.drrs_msa_timing_delay;
2888
2889 pipe_config->has_drrs = true;
2890
2891 pixel_clock = downclock_mode->clock;
2892 if (pipe_config->splitter.enable)
2893 pixel_clock /= pipe_config->splitter.link_count;
2894
2895 intel_link_compute_m_n(link_bpp_x16, pipe_config->lane_count, pixel_clock,
2896 pipe_config->port_clock,
2897 intel_dp_bw_fec_overhead(pipe_config->fec_enable),
2898 &pipe_config->dp_m2_n2);
2899
2900 /* FIXME: abstract this better */
2901 if (pipe_config->splitter.enable)
2902 pipe_config->dp_m2_n2.data_m *= pipe_config->splitter.link_count;
2903 }
2904
intel_dp_has_audio(struct intel_encoder * encoder,const struct drm_connector_state * conn_state)2905 static bool intel_dp_has_audio(struct intel_encoder *encoder,
2906 const struct drm_connector_state *conn_state)
2907 {
2908 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2909 const struct intel_digital_connector_state *intel_conn_state =
2910 to_intel_digital_connector_state(conn_state);
2911 struct intel_connector *connector =
2912 to_intel_connector(conn_state->connector);
2913
2914 if (!intel_dp_port_has_audio(i915, encoder->port))
2915 return false;
2916
2917 if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
2918 return connector->base.display_info.has_audio;
2919 else
2920 return intel_conn_state->force_audio == HDMI_AUDIO_ON;
2921 }
2922
2923 static int
intel_dp_compute_output_format(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_connector_state * conn_state,bool respect_downstream_limits)2924 intel_dp_compute_output_format(struct intel_encoder *encoder,
2925 struct intel_crtc_state *crtc_state,
2926 struct drm_connector_state *conn_state,
2927 bool respect_downstream_limits)
2928 {
2929 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
2930 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2931 struct intel_connector *connector = intel_dp->attached_connector;
2932 const struct drm_display_info *info = &connector->base.display_info;
2933 const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
2934 bool ycbcr_420_only;
2935 int ret;
2936
2937 ycbcr_420_only = drm_mode_is_420_only(info, adjusted_mode);
2938
2939 if (ycbcr_420_only && !connector->base.ycbcr_420_allowed) {
2940 drm_dbg_kms(&i915->drm,
2941 "YCbCr 4:2:0 mode but YCbCr 4:2:0 output not possible. Falling back to RGB.\n");
2942 crtc_state->sink_format = INTEL_OUTPUT_FORMAT_RGB;
2943 } else {
2944 crtc_state->sink_format = intel_dp_sink_format(connector, adjusted_mode);
2945 }
2946
2947 crtc_state->output_format = intel_dp_output_format(connector, crtc_state->sink_format);
2948
2949 ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state,
2950 respect_downstream_limits);
2951 if (ret) {
2952 if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR420 ||
2953 !connector->base.ycbcr_420_allowed ||
2954 !drm_mode_is_420_also(info, adjusted_mode))
2955 return ret;
2956
2957 crtc_state->sink_format = INTEL_OUTPUT_FORMAT_YCBCR420;
2958 crtc_state->output_format = intel_dp_output_format(connector,
2959 crtc_state->sink_format);
2960 ret = intel_dp_compute_link_config(encoder, crtc_state, conn_state,
2961 respect_downstream_limits);
2962 }
2963
2964 return ret;
2965 }
2966
2967 void
intel_dp_audio_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)2968 intel_dp_audio_compute_config(struct intel_encoder *encoder,
2969 struct intel_crtc_state *pipe_config,
2970 struct drm_connector_state *conn_state)
2971 {
2972 pipe_config->has_audio =
2973 intel_dp_has_audio(encoder, conn_state) &&
2974 intel_audio_compute_config(encoder, pipe_config, conn_state);
2975
2976 pipe_config->sdp_split_enable = pipe_config->has_audio &&
2977 intel_dp_is_uhbr(pipe_config);
2978 }
2979
intel_dp_queue_modeset_retry_work(struct intel_connector * connector)2980 static void intel_dp_queue_modeset_retry_work(struct intel_connector *connector)
2981 {
2982 struct drm_i915_private *i915 = to_i915(connector->base.dev);
2983
2984 drm_connector_get(&connector->base);
2985 if (!queue_work(i915->unordered_wq, &connector->modeset_retry_work))
2986 drm_connector_put(&connector->base);
2987 }
2988
2989 void
intel_dp_queue_modeset_retry_for_link(struct intel_atomic_state * state,struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)2990 intel_dp_queue_modeset_retry_for_link(struct intel_atomic_state *state,
2991 struct intel_encoder *encoder,
2992 const struct intel_crtc_state *crtc_state)
2993 {
2994 struct intel_connector *connector;
2995 struct intel_digital_connector_state *conn_state;
2996 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2997 int i;
2998
2999 if (intel_dp->needs_modeset_retry)
3000 return;
3001
3002 intel_dp->needs_modeset_retry = true;
3003
3004 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
3005 intel_dp_queue_modeset_retry_work(intel_dp->attached_connector);
3006
3007 return;
3008 }
3009
3010 for_each_new_intel_connector_in_state(state, connector, conn_state, i) {
3011 if (!conn_state->base.crtc)
3012 continue;
3013
3014 if (connector->mst_port == intel_dp)
3015 intel_dp_queue_modeset_retry_work(connector);
3016 }
3017 }
3018
3019 int
intel_dp_compute_config(struct intel_encoder * encoder,struct intel_crtc_state * pipe_config,struct drm_connector_state * conn_state)3020 intel_dp_compute_config(struct intel_encoder *encoder,
3021 struct intel_crtc_state *pipe_config,
3022 struct drm_connector_state *conn_state)
3023 {
3024 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3025 struct intel_atomic_state *state = to_intel_atomic_state(conn_state->state);
3026 struct drm_display_mode *adjusted_mode = &pipe_config->hw.adjusted_mode;
3027 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3028 const struct drm_display_mode *fixed_mode;
3029 struct intel_connector *connector = intel_dp->attached_connector;
3030 int ret = 0, link_bpp_x16;
3031
3032 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && encoder->port != PORT_A)
3033 pipe_config->has_pch_encoder = true;
3034
3035 fixed_mode = intel_panel_fixed_mode(connector, adjusted_mode);
3036 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
3037 ret = intel_panel_compute_config(connector, adjusted_mode);
3038 if (ret)
3039 return ret;
3040 }
3041
3042 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
3043 return -EINVAL;
3044
3045 if (!connector->base.interlace_allowed &&
3046 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
3047 return -EINVAL;
3048
3049 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
3050 return -EINVAL;
3051
3052 if (intel_dp_hdisplay_bad(dev_priv, adjusted_mode->crtc_hdisplay))
3053 return -EINVAL;
3054
3055 /*
3056 * Try to respect downstream TMDS clock limits first, if
3057 * that fails assume the user might know something we don't.
3058 */
3059 ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, true);
3060 if (ret)
3061 ret = intel_dp_compute_output_format(encoder, pipe_config, conn_state, false);
3062 if (ret)
3063 return ret;
3064
3065 if ((intel_dp_is_edp(intel_dp) && fixed_mode) ||
3066 pipe_config->output_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
3067 ret = intel_panel_fitting(pipe_config, conn_state);
3068 if (ret)
3069 return ret;
3070 }
3071
3072 pipe_config->limited_color_range =
3073 intel_dp_limited_color_range(pipe_config, conn_state);
3074
3075 pipe_config->enhanced_framing =
3076 drm_dp_enhanced_frame_cap(intel_dp->dpcd);
3077
3078 if (pipe_config->dsc.compression_enable)
3079 link_bpp_x16 = pipe_config->dsc.compressed_bpp_x16;
3080 else
3081 link_bpp_x16 = fxp_q4_from_int(intel_dp_output_bpp(pipe_config->output_format,
3082 pipe_config->pipe_bpp));
3083
3084 if (intel_dp->mso_link_count) {
3085 int n = intel_dp->mso_link_count;
3086 int overlap = intel_dp->mso_pixel_overlap;
3087
3088 pipe_config->splitter.enable = true;
3089 pipe_config->splitter.link_count = n;
3090 pipe_config->splitter.pixel_overlap = overlap;
3091
3092 drm_dbg_kms(&dev_priv->drm, "MSO link count %d, pixel overlap %d\n",
3093 n, overlap);
3094
3095 adjusted_mode->crtc_hdisplay = adjusted_mode->crtc_hdisplay / n + overlap;
3096 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hblank_start / n + overlap;
3097 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_hblank_end / n + overlap;
3098 adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hsync_start / n + overlap;
3099 adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_end / n + overlap;
3100 adjusted_mode->crtc_htotal = adjusted_mode->crtc_htotal / n + overlap;
3101 adjusted_mode->crtc_clock /= n;
3102 }
3103
3104 intel_dp_audio_compute_config(encoder, pipe_config, conn_state);
3105
3106 intel_link_compute_m_n(link_bpp_x16,
3107 pipe_config->lane_count,
3108 adjusted_mode->crtc_clock,
3109 pipe_config->port_clock,
3110 intel_dp_bw_fec_overhead(pipe_config->fec_enable),
3111 &pipe_config->dp_m_n);
3112
3113 /* FIXME: abstract this better */
3114 if (pipe_config->splitter.enable)
3115 pipe_config->dp_m_n.data_m *= pipe_config->splitter.link_count;
3116
3117 if (!HAS_DDI(dev_priv))
3118 g4x_dp_set_clock(encoder, pipe_config);
3119
3120 intel_vrr_compute_config(pipe_config, conn_state);
3121 intel_dp_compute_as_sdp(intel_dp, pipe_config);
3122 intel_psr_compute_config(intel_dp, pipe_config, conn_state);
3123 intel_alpm_lobf_compute_config(intel_dp, pipe_config, conn_state);
3124 intel_dp_drrs_compute_config(connector, pipe_config, link_bpp_x16);
3125 intel_dp_compute_vsc_sdp(intel_dp, pipe_config, conn_state);
3126 intel_dp_compute_hdr_metadata_infoframe_sdp(intel_dp, pipe_config, conn_state);
3127
3128 return intel_dp_tunnel_atomic_compute_stream_bw(state, intel_dp, connector,
3129 pipe_config);
3130 }
3131
intel_dp_set_link_params(struct intel_dp * intel_dp,int link_rate,int lane_count)3132 void intel_dp_set_link_params(struct intel_dp *intel_dp,
3133 int link_rate, int lane_count)
3134 {
3135 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
3136 intel_dp->link_trained = false;
3137 intel_dp->needs_modeset_retry = false;
3138 intel_dp->link_rate = link_rate;
3139 intel_dp->lane_count = lane_count;
3140 }
3141
intel_dp_reset_link_params(struct intel_dp * intel_dp)3142 void intel_dp_reset_link_params(struct intel_dp *intel_dp)
3143 {
3144 intel_dp->link.max_lane_count = intel_dp_max_common_lane_count(intel_dp);
3145 intel_dp->link.max_rate = intel_dp_max_common_rate(intel_dp);
3146 intel_dp->link.mst_probed_lane_count = 0;
3147 intel_dp->link.mst_probed_rate = 0;
3148 intel_dp->link.retrain_disabled = false;
3149 intel_dp->link.seq_train_failures = 0;
3150 }
3151
3152 /* Enable backlight PWM and backlight PP control. */
intel_edp_backlight_on(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)3153 void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
3154 const struct drm_connector_state *conn_state)
3155 {
3156 struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(conn_state->best_encoder));
3157 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3158
3159 if (!intel_dp_is_edp(intel_dp))
3160 return;
3161
3162 drm_dbg_kms(&i915->drm, "\n");
3163
3164 intel_backlight_enable(crtc_state, conn_state);
3165 intel_pps_backlight_on(intel_dp);
3166 }
3167
3168 /* Disable backlight PP control and backlight PWM. */
intel_edp_backlight_off(const struct drm_connector_state * old_conn_state)3169 void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
3170 {
3171 struct intel_dp *intel_dp = enc_to_intel_dp(to_intel_encoder(old_conn_state->best_encoder));
3172 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3173
3174 if (!intel_dp_is_edp(intel_dp))
3175 return;
3176
3177 drm_dbg_kms(&i915->drm, "\n");
3178
3179 intel_pps_backlight_off(intel_dp);
3180 intel_backlight_disable(old_conn_state);
3181 }
3182
downstream_hpd_needs_d0(struct intel_dp * intel_dp)3183 static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
3184 {
3185 /*
3186 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
3187 * be capable of signalling downstream hpd with a long pulse.
3188 * Whether or not that means D3 is safe to use is not clear,
3189 * but let's assume so until proven otherwise.
3190 *
3191 * FIXME should really check all downstream ports...
3192 */
3193 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
3194 drm_dp_is_branch(intel_dp->dpcd) &&
3195 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
3196 }
3197
3198 static int
write_dsc_decompression_flag(struct drm_dp_aux * aux,u8 flag,bool set)3199 write_dsc_decompression_flag(struct drm_dp_aux *aux, u8 flag, bool set)
3200 {
3201 int err;
3202 u8 val;
3203
3204 err = drm_dp_dpcd_readb(aux, DP_DSC_ENABLE, &val);
3205 if (err < 0)
3206 return err;
3207
3208 if (set)
3209 val |= flag;
3210 else
3211 val &= ~flag;
3212
3213 return drm_dp_dpcd_writeb(aux, DP_DSC_ENABLE, val);
3214 }
3215
3216 static void
intel_dp_sink_set_dsc_decompression(struct intel_connector * connector,bool enable)3217 intel_dp_sink_set_dsc_decompression(struct intel_connector *connector,
3218 bool enable)
3219 {
3220 struct drm_i915_private *i915 = to_i915(connector->base.dev);
3221
3222 if (write_dsc_decompression_flag(connector->dp.dsc_decompression_aux,
3223 DP_DECOMPRESSION_EN, enable) < 0)
3224 drm_dbg_kms(&i915->drm,
3225 "Failed to %s sink decompression state\n",
3226 str_enable_disable(enable));
3227 }
3228
3229 static void
intel_dp_sink_set_dsc_passthrough(const struct intel_connector * connector,bool enable)3230 intel_dp_sink_set_dsc_passthrough(const struct intel_connector *connector,
3231 bool enable)
3232 {
3233 struct drm_i915_private *i915 = to_i915(connector->base.dev);
3234 struct drm_dp_aux *aux = connector->port ?
3235 connector->port->passthrough_aux : NULL;
3236
3237 if (!aux)
3238 return;
3239
3240 if (write_dsc_decompression_flag(aux,
3241 DP_DSC_PASSTHROUGH_EN, enable) < 0)
3242 drm_dbg_kms(&i915->drm,
3243 "Failed to %s sink compression passthrough state\n",
3244 str_enable_disable(enable));
3245 }
3246
intel_dp_dsc_aux_ref_count(struct intel_atomic_state * state,const struct intel_connector * connector,bool for_get_ref)3247 static int intel_dp_dsc_aux_ref_count(struct intel_atomic_state *state,
3248 const struct intel_connector *connector,
3249 bool for_get_ref)
3250 {
3251 struct drm_i915_private *i915 = to_i915(state->base.dev);
3252 struct drm_connector *_connector_iter;
3253 struct drm_connector_state *old_conn_state;
3254 struct drm_connector_state *new_conn_state;
3255 int ref_count = 0;
3256 int i;
3257
3258 /*
3259 * On SST the decompression AUX device won't be shared, each connector
3260 * uses for this its own AUX targeting the sink device.
3261 */
3262 if (!connector->mst_port)
3263 return connector->dp.dsc_decompression_enabled ? 1 : 0;
3264
3265 for_each_oldnew_connector_in_state(&state->base, _connector_iter,
3266 old_conn_state, new_conn_state, i) {
3267 const struct intel_connector *
3268 connector_iter = to_intel_connector(_connector_iter);
3269
3270 if (connector_iter->mst_port != connector->mst_port)
3271 continue;
3272
3273 if (!connector_iter->dp.dsc_decompression_enabled)
3274 continue;
3275
3276 drm_WARN_ON(&i915->drm,
3277 (for_get_ref && !new_conn_state->crtc) ||
3278 (!for_get_ref && !old_conn_state->crtc));
3279
3280 if (connector_iter->dp.dsc_decompression_aux ==
3281 connector->dp.dsc_decompression_aux)
3282 ref_count++;
3283 }
3284
3285 return ref_count;
3286 }
3287
intel_dp_dsc_aux_get_ref(struct intel_atomic_state * state,struct intel_connector * connector)3288 static bool intel_dp_dsc_aux_get_ref(struct intel_atomic_state *state,
3289 struct intel_connector *connector)
3290 {
3291 bool ret = intel_dp_dsc_aux_ref_count(state, connector, true) == 0;
3292
3293 connector->dp.dsc_decompression_enabled = true;
3294
3295 return ret;
3296 }
3297
intel_dp_dsc_aux_put_ref(struct intel_atomic_state * state,struct intel_connector * connector)3298 static bool intel_dp_dsc_aux_put_ref(struct intel_atomic_state *state,
3299 struct intel_connector *connector)
3300 {
3301 connector->dp.dsc_decompression_enabled = false;
3302
3303 return intel_dp_dsc_aux_ref_count(state, connector, false) == 0;
3304 }
3305
3306 /**
3307 * intel_dp_sink_enable_decompression - Enable DSC decompression in sink/last branch device
3308 * @state: atomic state
3309 * @connector: connector to enable the decompression for
3310 * @new_crtc_state: new state for the CRTC driving @connector
3311 *
3312 * Enable the DSC decompression if required in the %DP_DSC_ENABLE DPCD
3313 * register of the appropriate sink/branch device. On SST this is always the
3314 * sink device, whereas on MST based on each device's DSC capabilities it's
3315 * either the last branch device (enabling decompression in it) or both the
3316 * last branch device (enabling passthrough in it) and the sink device
3317 * (enabling decompression in it).
3318 */
intel_dp_sink_enable_decompression(struct intel_atomic_state * state,struct intel_connector * connector,const struct intel_crtc_state * new_crtc_state)3319 void intel_dp_sink_enable_decompression(struct intel_atomic_state *state,
3320 struct intel_connector *connector,
3321 const struct intel_crtc_state *new_crtc_state)
3322 {
3323 struct drm_i915_private *i915 = to_i915(state->base.dev);
3324
3325 if (!new_crtc_state->dsc.compression_enable)
3326 return;
3327
3328 if (drm_WARN_ON(&i915->drm,
3329 !connector->dp.dsc_decompression_aux ||
3330 connector->dp.dsc_decompression_enabled))
3331 return;
3332
3333 if (!intel_dp_dsc_aux_get_ref(state, connector))
3334 return;
3335
3336 intel_dp_sink_set_dsc_passthrough(connector, true);
3337 intel_dp_sink_set_dsc_decompression(connector, true);
3338 }
3339
3340 /**
3341 * intel_dp_sink_disable_decompression - Disable DSC decompression in sink/last branch device
3342 * @state: atomic state
3343 * @connector: connector to disable the decompression for
3344 * @old_crtc_state: old state for the CRTC driving @connector
3345 *
3346 * Disable the DSC decompression if required in the %DP_DSC_ENABLE DPCD
3347 * register of the appropriate sink/branch device, corresponding to the
3348 * sequence in intel_dp_sink_enable_decompression().
3349 */
intel_dp_sink_disable_decompression(struct intel_atomic_state * state,struct intel_connector * connector,const struct intel_crtc_state * old_crtc_state)3350 void intel_dp_sink_disable_decompression(struct intel_atomic_state *state,
3351 struct intel_connector *connector,
3352 const struct intel_crtc_state *old_crtc_state)
3353 {
3354 struct drm_i915_private *i915 = to_i915(state->base.dev);
3355
3356 if (!old_crtc_state->dsc.compression_enable)
3357 return;
3358
3359 if (drm_WARN_ON(&i915->drm,
3360 !connector->dp.dsc_decompression_aux ||
3361 !connector->dp.dsc_decompression_enabled))
3362 return;
3363
3364 if (!intel_dp_dsc_aux_put_ref(state, connector))
3365 return;
3366
3367 intel_dp_sink_set_dsc_decompression(connector, false);
3368 intel_dp_sink_set_dsc_passthrough(connector, false);
3369 }
3370
3371 static void
intel_edp_init_source_oui(struct intel_dp * intel_dp,bool careful)3372 intel_edp_init_source_oui(struct intel_dp *intel_dp, bool careful)
3373 {
3374 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3375 u8 oui[] = { 0x00, 0xaa, 0x01 };
3376 u8 buf[3] = {};
3377
3378 /*
3379 * During driver init, we want to be careful and avoid changing the source OUI if it's
3380 * already set to what we want, so as to avoid clearing any state by accident
3381 */
3382 if (careful) {
3383 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SOURCE_OUI, buf, sizeof(buf)) < 0)
3384 drm_err(&i915->drm, "Failed to read source OUI\n");
3385
3386 if (memcmp(oui, buf, sizeof(oui)) == 0)
3387 return;
3388 }
3389
3390 if (drm_dp_dpcd_write(&intel_dp->aux, DP_SOURCE_OUI, oui, sizeof(oui)) < 0)
3391 drm_err(&i915->drm, "Failed to write source OUI\n");
3392
3393 intel_dp->last_oui_write = jiffies;
3394 }
3395
intel_dp_wait_source_oui(struct intel_dp * intel_dp)3396 void intel_dp_wait_source_oui(struct intel_dp *intel_dp)
3397 {
3398 struct intel_connector *connector = intel_dp->attached_connector;
3399 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3400
3401 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] Performing OUI wait (%u ms)\n",
3402 connector->base.base.id, connector->base.name,
3403 connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout);
3404
3405 wait_remaining_ms_from_jiffies(intel_dp->last_oui_write,
3406 connector->panel.vbt.backlight.hdr_dpcd_refresh_timeout);
3407 }
3408
3409 /* If the device supports it, try to set the power state appropriately */
intel_dp_set_power(struct intel_dp * intel_dp,u8 mode)3410 void intel_dp_set_power(struct intel_dp *intel_dp, u8 mode)
3411 {
3412 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3413 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3414 int ret, i;
3415
3416 /* Should have a valid DPCD by this point */
3417 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
3418 return;
3419
3420 if (mode != DP_SET_POWER_D0) {
3421 if (downstream_hpd_needs_d0(intel_dp))
3422 return;
3423
3424 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
3425 } else {
3426 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
3427
3428 lspcon_resume(dp_to_dig_port(intel_dp));
3429
3430 /* Write the source OUI as early as possible */
3431 if (intel_dp_is_edp(intel_dp))
3432 intel_edp_init_source_oui(intel_dp, false);
3433
3434 /*
3435 * When turning on, we need to retry for 1ms to give the sink
3436 * time to wake up.
3437 */
3438 for (i = 0; i < 3; i++) {
3439 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, mode);
3440 if (ret == 1)
3441 break;
3442 msleep(1);
3443 }
3444
3445 if (ret == 1 && lspcon->active)
3446 lspcon_wait_pcon_mode(lspcon);
3447 }
3448
3449 if (ret != 1)
3450 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Set power to %s failed\n",
3451 encoder->base.base.id, encoder->base.name,
3452 mode == DP_SET_POWER_D0 ? "D0" : "D3");
3453 }
3454
3455 static bool
3456 intel_dp_get_dpcd(struct intel_dp *intel_dp);
3457
3458 /**
3459 * intel_dp_sync_state - sync the encoder state during init/resume
3460 * @encoder: intel encoder to sync
3461 * @crtc_state: state for the CRTC connected to the encoder
3462 *
3463 * Sync any state stored in the encoder wrt. HW state during driver init
3464 * and system resume.
3465 */
intel_dp_sync_state(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state)3466 void intel_dp_sync_state(struct intel_encoder *encoder,
3467 const struct intel_crtc_state *crtc_state)
3468 {
3469 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3470 bool dpcd_updated = false;
3471
3472 /*
3473 * Don't clobber DPCD if it's been already read out during output
3474 * setup (eDP) or detect.
3475 */
3476 if (crtc_state && intel_dp->dpcd[DP_DPCD_REV] == 0) {
3477 intel_dp_get_dpcd(intel_dp);
3478 dpcd_updated = true;
3479 }
3480
3481 intel_dp_tunnel_resume(intel_dp, crtc_state, dpcd_updated);
3482
3483 if (crtc_state) {
3484 intel_dp_reset_link_params(intel_dp);
3485 intel_dp_set_link_params(intel_dp, crtc_state->port_clock, crtc_state->lane_count);
3486 intel_dp->link_trained = true;
3487 }
3488 }
3489
intel_dp_initial_fastset_check(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state)3490 bool intel_dp_initial_fastset_check(struct intel_encoder *encoder,
3491 struct intel_crtc_state *crtc_state)
3492 {
3493 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
3494 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3495 bool fastset = true;
3496
3497 /*
3498 * If BIOS has set an unsupported or non-standard link rate for some
3499 * reason force an encoder recompute and full modeset.
3500 */
3501 if (intel_dp_rate_index(intel_dp->source_rates, intel_dp->num_source_rates,
3502 crtc_state->port_clock) < 0) {
3503 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to unsupported link rate\n",
3504 encoder->base.base.id, encoder->base.name);
3505 crtc_state->uapi.connectors_changed = true;
3506 fastset = false;
3507 }
3508
3509 /*
3510 * FIXME hack to force full modeset when DSC is being used.
3511 *
3512 * As long as we do not have full state readout and config comparison
3513 * of crtc_state->dsc, we have no way to ensure reliable fastset.
3514 * Remove once we have readout for DSC.
3515 */
3516 if (crtc_state->dsc.compression_enable) {
3517 drm_dbg_kms(&i915->drm, "[ENCODER:%d:%s] Forcing full modeset due to DSC being enabled\n",
3518 encoder->base.base.id, encoder->base.name);
3519 crtc_state->uapi.mode_changed = true;
3520 fastset = false;
3521 }
3522
3523 if (CAN_PANEL_REPLAY(intel_dp)) {
3524 drm_dbg_kms(&i915->drm,
3525 "[ENCODER:%d:%s] Forcing full modeset to compute panel replay state\n",
3526 encoder->base.base.id, encoder->base.name);
3527 crtc_state->uapi.mode_changed = true;
3528 fastset = false;
3529 }
3530
3531 return fastset;
3532 }
3533
intel_dp_get_pcon_dsc_cap(struct intel_dp * intel_dp)3534 static void intel_dp_get_pcon_dsc_cap(struct intel_dp *intel_dp)
3535 {
3536 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3537
3538 /* Clear the cached register set to avoid using stale values */
3539
3540 memset(intel_dp->pcon_dsc_dpcd, 0, sizeof(intel_dp->pcon_dsc_dpcd));
3541
3542 if (drm_dp_dpcd_read(&intel_dp->aux, DP_PCON_DSC_ENCODER,
3543 intel_dp->pcon_dsc_dpcd,
3544 sizeof(intel_dp->pcon_dsc_dpcd)) < 0)
3545 drm_err(&i915->drm, "Failed to read DPCD register 0x%x\n",
3546 DP_PCON_DSC_ENCODER);
3547
3548 drm_dbg_kms(&i915->drm, "PCON ENCODER DSC DPCD: %*ph\n",
3549 (int)sizeof(intel_dp->pcon_dsc_dpcd), intel_dp->pcon_dsc_dpcd);
3550 }
3551
intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)3552 static int intel_dp_pcon_get_frl_mask(u8 frl_bw_mask)
3553 {
3554 static const int bw_gbps[] = {9, 18, 24, 32, 40, 48};
3555 int i;
3556
3557 for (i = ARRAY_SIZE(bw_gbps) - 1; i >= 0; i--) {
3558 if (frl_bw_mask & (1 << i))
3559 return bw_gbps[i];
3560 }
3561 return 0;
3562 }
3563
intel_dp_pcon_set_frl_mask(int max_frl)3564 static int intel_dp_pcon_set_frl_mask(int max_frl)
3565 {
3566 switch (max_frl) {
3567 case 48:
3568 return DP_PCON_FRL_BW_MASK_48GBPS;
3569 case 40:
3570 return DP_PCON_FRL_BW_MASK_40GBPS;
3571 case 32:
3572 return DP_PCON_FRL_BW_MASK_32GBPS;
3573 case 24:
3574 return DP_PCON_FRL_BW_MASK_24GBPS;
3575 case 18:
3576 return DP_PCON_FRL_BW_MASK_18GBPS;
3577 case 9:
3578 return DP_PCON_FRL_BW_MASK_9GBPS;
3579 }
3580
3581 return 0;
3582 }
3583
intel_dp_hdmi_sink_max_frl(struct intel_dp * intel_dp)3584 static int intel_dp_hdmi_sink_max_frl(struct intel_dp *intel_dp)
3585 {
3586 struct intel_connector *intel_connector = intel_dp->attached_connector;
3587 struct drm_connector *connector = &intel_connector->base;
3588 int max_frl_rate;
3589 int max_lanes, rate_per_lane;
3590 int max_dsc_lanes, dsc_rate_per_lane;
3591
3592 max_lanes = connector->display_info.hdmi.max_lanes;
3593 rate_per_lane = connector->display_info.hdmi.max_frl_rate_per_lane;
3594 max_frl_rate = max_lanes * rate_per_lane;
3595
3596 if (connector->display_info.hdmi.dsc_cap.v_1p2) {
3597 max_dsc_lanes = connector->display_info.hdmi.dsc_cap.max_lanes;
3598 dsc_rate_per_lane = connector->display_info.hdmi.dsc_cap.max_frl_rate_per_lane;
3599 if (max_dsc_lanes && dsc_rate_per_lane)
3600 max_frl_rate = min(max_frl_rate, max_dsc_lanes * dsc_rate_per_lane);
3601 }
3602
3603 return max_frl_rate;
3604 }
3605
3606 static bool
intel_dp_pcon_is_frl_trained(struct intel_dp * intel_dp,u8 max_frl_bw_mask,u8 * frl_trained_mask)3607 intel_dp_pcon_is_frl_trained(struct intel_dp *intel_dp,
3608 u8 max_frl_bw_mask, u8 *frl_trained_mask)
3609 {
3610 if (drm_dp_pcon_hdmi_link_active(&intel_dp->aux) &&
3611 drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, frl_trained_mask) == DP_PCON_HDMI_MODE_FRL &&
3612 *frl_trained_mask >= max_frl_bw_mask)
3613 return true;
3614
3615 return false;
3616 }
3617
intel_dp_pcon_start_frl_training(struct intel_dp * intel_dp)3618 static int intel_dp_pcon_start_frl_training(struct intel_dp *intel_dp)
3619 {
3620 #define TIMEOUT_FRL_READY_MS 500
3621 #define TIMEOUT_HDMI_LINK_ACTIVE_MS 1000
3622
3623 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3624 int max_frl_bw, max_pcon_frl_bw, max_edid_frl_bw, ret;
3625 u8 max_frl_bw_mask = 0, frl_trained_mask;
3626 bool is_active;
3627
3628 max_pcon_frl_bw = intel_dp->dfp.pcon_max_frl_bw;
3629 drm_dbg(&i915->drm, "PCON max rate = %d Gbps\n", max_pcon_frl_bw);
3630
3631 max_edid_frl_bw = intel_dp_hdmi_sink_max_frl(intel_dp);
3632 drm_dbg(&i915->drm, "Sink max rate from EDID = %d Gbps\n", max_edid_frl_bw);
3633
3634 max_frl_bw = min(max_edid_frl_bw, max_pcon_frl_bw);
3635
3636 if (max_frl_bw <= 0)
3637 return -EINVAL;
3638
3639 max_frl_bw_mask = intel_dp_pcon_set_frl_mask(max_frl_bw);
3640 drm_dbg(&i915->drm, "MAX_FRL_BW_MASK = %u\n", max_frl_bw_mask);
3641
3642 if (intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask))
3643 goto frl_trained;
3644
3645 ret = drm_dp_pcon_frl_prepare(&intel_dp->aux, false);
3646 if (ret < 0)
3647 return ret;
3648 /* Wait for PCON to be FRL Ready */
3649 wait_for(is_active = drm_dp_pcon_is_frl_ready(&intel_dp->aux) == true, TIMEOUT_FRL_READY_MS);
3650
3651 if (!is_active)
3652 return -ETIMEDOUT;
3653
3654 ret = drm_dp_pcon_frl_configure_1(&intel_dp->aux, max_frl_bw,
3655 DP_PCON_ENABLE_SEQUENTIAL_LINK);
3656 if (ret < 0)
3657 return ret;
3658 ret = drm_dp_pcon_frl_configure_2(&intel_dp->aux, max_frl_bw_mask,
3659 DP_PCON_FRL_LINK_TRAIN_NORMAL);
3660 if (ret < 0)
3661 return ret;
3662 ret = drm_dp_pcon_frl_enable(&intel_dp->aux);
3663 if (ret < 0)
3664 return ret;
3665 /*
3666 * Wait for FRL to be completed
3667 * Check if the HDMI Link is up and active.
3668 */
3669 wait_for(is_active =
3670 intel_dp_pcon_is_frl_trained(intel_dp, max_frl_bw_mask, &frl_trained_mask),
3671 TIMEOUT_HDMI_LINK_ACTIVE_MS);
3672
3673 if (!is_active)
3674 return -ETIMEDOUT;
3675
3676 frl_trained:
3677 drm_dbg(&i915->drm, "FRL_TRAINED_MASK = %u\n", frl_trained_mask);
3678 intel_dp->frl.trained_rate_gbps = intel_dp_pcon_get_frl_mask(frl_trained_mask);
3679 intel_dp->frl.is_trained = true;
3680 drm_dbg(&i915->drm, "FRL trained with : %d Gbps\n", intel_dp->frl.trained_rate_gbps);
3681
3682 return 0;
3683 }
3684
intel_dp_is_hdmi_2_1_sink(struct intel_dp * intel_dp)3685 static bool intel_dp_is_hdmi_2_1_sink(struct intel_dp *intel_dp)
3686 {
3687 if (drm_dp_is_branch(intel_dp->dpcd) &&
3688 intel_dp_has_hdmi_sink(intel_dp) &&
3689 intel_dp_hdmi_sink_max_frl(intel_dp) > 0)
3690 return true;
3691
3692 return false;
3693 }
3694
3695 static
intel_dp_pcon_set_tmds_mode(struct intel_dp * intel_dp)3696 int intel_dp_pcon_set_tmds_mode(struct intel_dp *intel_dp)
3697 {
3698 int ret;
3699 u8 buf = 0;
3700
3701 /* Set PCON source control mode */
3702 buf |= DP_PCON_ENABLE_SOURCE_CTL_MODE;
3703
3704 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf);
3705 if (ret < 0)
3706 return ret;
3707
3708 /* Set HDMI LINK ENABLE */
3709 buf |= DP_PCON_ENABLE_HDMI_LINK;
3710 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf);
3711 if (ret < 0)
3712 return ret;
3713
3714 return 0;
3715 }
3716
intel_dp_check_frl_training(struct intel_dp * intel_dp)3717 void intel_dp_check_frl_training(struct intel_dp *intel_dp)
3718 {
3719 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
3720
3721 /*
3722 * Always go for FRL training if:
3723 * -PCON supports SRC_CTL_MODE (VESA DP2.0-HDMI2.1 PCON Spec Draft-1 Sec-7)
3724 * -sink is HDMI2.1
3725 */
3726 if (!(intel_dp->downstream_ports[2] & DP_PCON_SOURCE_CTL_MODE) ||
3727 !intel_dp_is_hdmi_2_1_sink(intel_dp) ||
3728 intel_dp->frl.is_trained)
3729 return;
3730
3731 if (intel_dp_pcon_start_frl_training(intel_dp) < 0) {
3732 int ret, mode;
3733
3734 drm_dbg(&dev_priv->drm, "Couldn't set FRL mode, continuing with TMDS mode\n");
3735 ret = intel_dp_pcon_set_tmds_mode(intel_dp);
3736 mode = drm_dp_pcon_hdmi_link_mode(&intel_dp->aux, NULL);
3737
3738 if (ret < 0 || mode != DP_PCON_HDMI_MODE_TMDS)
3739 drm_dbg(&dev_priv->drm, "Issue with PCON, cannot set TMDS mode\n");
3740 } else {
3741 drm_dbg(&dev_priv->drm, "FRL training Completed\n");
3742 }
3743 }
3744
3745 static int
intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state * crtc_state)3746 intel_dp_pcon_dsc_enc_slice_height(const struct intel_crtc_state *crtc_state)
3747 {
3748 int vactive = crtc_state->hw.adjusted_mode.vdisplay;
3749
3750 return intel_hdmi_dsc_get_slice_height(vactive);
3751 }
3752
3753 static int
intel_dp_pcon_dsc_enc_slices(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)3754 intel_dp_pcon_dsc_enc_slices(struct intel_dp *intel_dp,
3755 const struct intel_crtc_state *crtc_state)
3756 {
3757 struct intel_connector *intel_connector = intel_dp->attached_connector;
3758 struct drm_connector *connector = &intel_connector->base;
3759 int hdmi_throughput = connector->display_info.hdmi.dsc_cap.clk_per_slice;
3760 int hdmi_max_slices = connector->display_info.hdmi.dsc_cap.max_slices;
3761 int pcon_max_slices = drm_dp_pcon_dsc_max_slices(intel_dp->pcon_dsc_dpcd);
3762 int pcon_max_slice_width = drm_dp_pcon_dsc_max_slice_width(intel_dp->pcon_dsc_dpcd);
3763
3764 return intel_hdmi_dsc_get_num_slices(crtc_state, pcon_max_slices,
3765 pcon_max_slice_width,
3766 hdmi_max_slices, hdmi_throughput);
3767 }
3768
3769 static int
intel_dp_pcon_dsc_enc_bpp(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state,int num_slices,int slice_width)3770 intel_dp_pcon_dsc_enc_bpp(struct intel_dp *intel_dp,
3771 const struct intel_crtc_state *crtc_state,
3772 int num_slices, int slice_width)
3773 {
3774 struct intel_connector *intel_connector = intel_dp->attached_connector;
3775 struct drm_connector *connector = &intel_connector->base;
3776 int output_format = crtc_state->output_format;
3777 bool hdmi_all_bpp = connector->display_info.hdmi.dsc_cap.all_bpp;
3778 int pcon_fractional_bpp = drm_dp_pcon_dsc_bpp_incr(intel_dp->pcon_dsc_dpcd);
3779 int hdmi_max_chunk_bytes =
3780 connector->display_info.hdmi.dsc_cap.total_chunk_kbytes * 1024;
3781
3782 return intel_hdmi_dsc_get_bpp(pcon_fractional_bpp, slice_width,
3783 num_slices, output_format, hdmi_all_bpp,
3784 hdmi_max_chunk_bytes);
3785 }
3786
3787 void
intel_dp_pcon_dsc_configure(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)3788 intel_dp_pcon_dsc_configure(struct intel_dp *intel_dp,
3789 const struct intel_crtc_state *crtc_state)
3790 {
3791 u8 pps_param[6];
3792 int slice_height;
3793 int slice_width;
3794 int num_slices;
3795 int bits_per_pixel;
3796 int ret;
3797 struct intel_connector *intel_connector = intel_dp->attached_connector;
3798 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3799 struct drm_connector *connector;
3800 bool hdmi_is_dsc_1_2;
3801
3802 if (!intel_dp_is_hdmi_2_1_sink(intel_dp))
3803 return;
3804
3805 if (!intel_connector)
3806 return;
3807 connector = &intel_connector->base;
3808 hdmi_is_dsc_1_2 = connector->display_info.hdmi.dsc_cap.v_1p2;
3809
3810 if (!drm_dp_pcon_enc_is_dsc_1_2(intel_dp->pcon_dsc_dpcd) ||
3811 !hdmi_is_dsc_1_2)
3812 return;
3813
3814 slice_height = intel_dp_pcon_dsc_enc_slice_height(crtc_state);
3815 if (!slice_height)
3816 return;
3817
3818 num_slices = intel_dp_pcon_dsc_enc_slices(intel_dp, crtc_state);
3819 if (!num_slices)
3820 return;
3821
3822 slice_width = DIV_ROUND_UP(crtc_state->hw.adjusted_mode.hdisplay,
3823 num_slices);
3824
3825 bits_per_pixel = intel_dp_pcon_dsc_enc_bpp(intel_dp, crtc_state,
3826 num_slices, slice_width);
3827 if (!bits_per_pixel)
3828 return;
3829
3830 pps_param[0] = slice_height & 0xFF;
3831 pps_param[1] = slice_height >> 8;
3832 pps_param[2] = slice_width & 0xFF;
3833 pps_param[3] = slice_width >> 8;
3834 pps_param[4] = bits_per_pixel & 0xFF;
3835 pps_param[5] = (bits_per_pixel >> 8) & 0x3;
3836
3837 ret = drm_dp_pcon_pps_override_param(&intel_dp->aux, pps_param);
3838 if (ret < 0)
3839 drm_dbg_kms(&i915->drm, "Failed to set pcon DSC\n");
3840 }
3841
intel_dp_configure_protocol_converter(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)3842 void intel_dp_configure_protocol_converter(struct intel_dp *intel_dp,
3843 const struct intel_crtc_state *crtc_state)
3844 {
3845 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
3846 bool ycbcr444_to_420 = false;
3847 bool rgb_to_ycbcr = false;
3848 u8 tmp;
3849
3850 if (intel_dp->dpcd[DP_DPCD_REV] < 0x13)
3851 return;
3852
3853 if (!drm_dp_is_branch(intel_dp->dpcd))
3854 return;
3855
3856 tmp = intel_dp_has_hdmi_sink(intel_dp) ? DP_HDMI_DVI_OUTPUT_CONFIG : 0;
3857
3858 if (drm_dp_dpcd_writeb(&intel_dp->aux,
3859 DP_PROTOCOL_CONVERTER_CONTROL_0, tmp) != 1)
3860 drm_dbg_kms(&i915->drm, "Failed to %s protocol converter HDMI mode\n",
3861 str_enable_disable(intel_dp_has_hdmi_sink(intel_dp)));
3862
3863 if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR420) {
3864 switch (crtc_state->output_format) {
3865 case INTEL_OUTPUT_FORMAT_YCBCR420:
3866 break;
3867 case INTEL_OUTPUT_FORMAT_YCBCR444:
3868 ycbcr444_to_420 = true;
3869 break;
3870 case INTEL_OUTPUT_FORMAT_RGB:
3871 rgb_to_ycbcr = true;
3872 ycbcr444_to_420 = true;
3873 break;
3874 default:
3875 MISSING_CASE(crtc_state->output_format);
3876 break;
3877 }
3878 } else if (crtc_state->sink_format == INTEL_OUTPUT_FORMAT_YCBCR444) {
3879 switch (crtc_state->output_format) {
3880 case INTEL_OUTPUT_FORMAT_YCBCR444:
3881 break;
3882 case INTEL_OUTPUT_FORMAT_RGB:
3883 rgb_to_ycbcr = true;
3884 break;
3885 default:
3886 MISSING_CASE(crtc_state->output_format);
3887 break;
3888 }
3889 }
3890
3891 tmp = ycbcr444_to_420 ? DP_CONVERSION_TO_YCBCR420_ENABLE : 0;
3892
3893 if (drm_dp_dpcd_writeb(&intel_dp->aux,
3894 DP_PROTOCOL_CONVERTER_CONTROL_1, tmp) != 1)
3895 drm_dbg_kms(&i915->drm,
3896 "Failed to %s protocol converter YCbCr 4:2:0 conversion mode\n",
3897 str_enable_disable(intel_dp->dfp.ycbcr_444_to_420));
3898
3899 tmp = rgb_to_ycbcr ? DP_CONVERSION_BT709_RGB_YCBCR_ENABLE : 0;
3900
3901 if (drm_dp_pcon_convert_rgb_to_ycbcr(&intel_dp->aux, tmp) < 0)
3902 drm_dbg_kms(&i915->drm,
3903 "Failed to %s protocol converter RGB->YCbCr conversion mode\n",
3904 str_enable_disable(tmp));
3905 }
3906
intel_dp_get_colorimetry_status(struct intel_dp * intel_dp)3907 bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
3908 {
3909 u8 dprx = 0;
3910
3911 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_DPRX_FEATURE_ENUMERATION_LIST,
3912 &dprx) != 1)
3913 return false;
3914 return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
3915 }
3916
intel_dp_read_dsc_dpcd(struct drm_dp_aux * aux,u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])3917 static void intel_dp_read_dsc_dpcd(struct drm_dp_aux *aux,
3918 u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
3919 {
3920 if (drm_dp_dpcd_read(aux, DP_DSC_SUPPORT, dsc_dpcd,
3921 DP_DSC_RECEIVER_CAP_SIZE) < 0) {
3922 drm_err(aux->drm_dev,
3923 "Failed to read DPCD register 0x%x\n",
3924 DP_DSC_SUPPORT);
3925 return;
3926 }
3927
3928 drm_dbg_kms(aux->drm_dev, "DSC DPCD: %*ph\n",
3929 DP_DSC_RECEIVER_CAP_SIZE,
3930 dsc_dpcd);
3931 }
3932
intel_dp_get_dsc_sink_cap(u8 dpcd_rev,struct intel_connector * connector)3933 void intel_dp_get_dsc_sink_cap(u8 dpcd_rev, struct intel_connector *connector)
3934 {
3935 struct drm_i915_private *i915 = to_i915(connector->base.dev);
3936
3937 /*
3938 * Clear the cached register set to avoid using stale values
3939 * for the sinks that do not support DSC.
3940 */
3941 memset(connector->dp.dsc_dpcd, 0, sizeof(connector->dp.dsc_dpcd));
3942
3943 /* Clear fec_capable to avoid using stale values */
3944 connector->dp.fec_capability = 0;
3945
3946 if (dpcd_rev < DP_DPCD_REV_14)
3947 return;
3948
3949 intel_dp_read_dsc_dpcd(connector->dp.dsc_decompression_aux,
3950 connector->dp.dsc_dpcd);
3951
3952 if (drm_dp_dpcd_readb(connector->dp.dsc_decompression_aux, DP_FEC_CAPABILITY,
3953 &connector->dp.fec_capability) < 0) {
3954 drm_err(&i915->drm, "Failed to read FEC DPCD register\n");
3955 return;
3956 }
3957
3958 drm_dbg_kms(&i915->drm, "FEC CAPABILITY: %x\n",
3959 connector->dp.fec_capability);
3960 }
3961
intel_edp_get_dsc_sink_cap(u8 edp_dpcd_rev,struct intel_connector * connector)3962 static void intel_edp_get_dsc_sink_cap(u8 edp_dpcd_rev, struct intel_connector *connector)
3963 {
3964 if (edp_dpcd_rev < DP_EDP_14)
3965 return;
3966
3967 intel_dp_read_dsc_dpcd(connector->dp.dsc_decompression_aux, connector->dp.dsc_dpcd);
3968 }
3969
intel_edp_mso_mode_fixup(struct intel_connector * connector,struct drm_display_mode * mode)3970 static void intel_edp_mso_mode_fixup(struct intel_connector *connector,
3971 struct drm_display_mode *mode)
3972 {
3973 struct intel_dp *intel_dp = intel_attached_dp(connector);
3974 struct drm_i915_private *i915 = to_i915(connector->base.dev);
3975 int n = intel_dp->mso_link_count;
3976 int overlap = intel_dp->mso_pixel_overlap;
3977
3978 if (!mode || !n)
3979 return;
3980
3981 mode->hdisplay = (mode->hdisplay - overlap) * n;
3982 mode->hsync_start = (mode->hsync_start - overlap) * n;
3983 mode->hsync_end = (mode->hsync_end - overlap) * n;
3984 mode->htotal = (mode->htotal - overlap) * n;
3985 mode->clock *= n;
3986
3987 drm_mode_set_name(mode);
3988
3989 drm_dbg_kms(&i915->drm,
3990 "[CONNECTOR:%d:%s] using generated MSO mode: " DRM_MODE_FMT "\n",
3991 connector->base.base.id, connector->base.name,
3992 DRM_MODE_ARG(mode));
3993 }
3994
intel_edp_fixup_vbt_bpp(struct intel_encoder * encoder,int pipe_bpp)3995 void intel_edp_fixup_vbt_bpp(struct intel_encoder *encoder, int pipe_bpp)
3996 {
3997 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3998 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
3999 struct intel_connector *connector = intel_dp->attached_connector;
4000
4001 if (connector->panel.vbt.edp.bpp && pipe_bpp > connector->panel.vbt.edp.bpp) {
4002 /*
4003 * This is a big fat ugly hack.
4004 *
4005 * Some machines in UEFI boot mode provide us a VBT that has 18
4006 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
4007 * unknown we fail to light up. Yet the same BIOS boots up with
4008 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
4009 * max, not what it tells us to use.
4010 *
4011 * Note: This will still be broken if the eDP panel is not lit
4012 * up by the BIOS, and thus we can't get the mode at module
4013 * load.
4014 */
4015 drm_dbg_kms(&dev_priv->drm,
4016 "pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
4017 pipe_bpp, connector->panel.vbt.edp.bpp);
4018 connector->panel.vbt.edp.bpp = pipe_bpp;
4019 }
4020 }
4021
intel_edp_mso_init(struct intel_dp * intel_dp)4022 static void intel_edp_mso_init(struct intel_dp *intel_dp)
4023 {
4024 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4025 struct intel_connector *connector = intel_dp->attached_connector;
4026 struct drm_display_info *info = &connector->base.display_info;
4027 u8 mso;
4028
4029 if (intel_dp->edp_dpcd[0] < DP_EDP_14)
4030 return;
4031
4032 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_EDP_MSO_LINK_CAPABILITIES, &mso) != 1) {
4033 drm_err(&i915->drm, "Failed to read MSO cap\n");
4034 return;
4035 }
4036
4037 /* Valid configurations are SST or MSO 2x1, 2x2, 4x1 */
4038 mso &= DP_EDP_MSO_NUMBER_OF_LINKS_MASK;
4039 if (mso % 2 || mso > drm_dp_max_lane_count(intel_dp->dpcd)) {
4040 drm_err(&i915->drm, "Invalid MSO link count cap %u\n", mso);
4041 mso = 0;
4042 }
4043
4044 if (mso) {
4045 drm_dbg_kms(&i915->drm, "Sink MSO %ux%u configuration, pixel overlap %u\n",
4046 mso, drm_dp_max_lane_count(intel_dp->dpcd) / mso,
4047 info->mso_pixel_overlap);
4048 if (!HAS_MSO(i915)) {
4049 drm_err(&i915->drm, "No source MSO support, disabling\n");
4050 mso = 0;
4051 }
4052 }
4053
4054 intel_dp->mso_link_count = mso;
4055 intel_dp->mso_pixel_overlap = mso ? info->mso_pixel_overlap : 0;
4056 }
4057
4058 static bool
intel_edp_init_dpcd(struct intel_dp * intel_dp,struct intel_connector * connector)4059 intel_edp_init_dpcd(struct intel_dp *intel_dp, struct intel_connector *connector)
4060 {
4061 struct drm_i915_private *dev_priv =
4062 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
4063
4064 /* this function is meant to be called only once */
4065 drm_WARN_ON(&dev_priv->drm, intel_dp->dpcd[DP_DPCD_REV] != 0);
4066
4067 if (drm_dp_read_dpcd_caps(&intel_dp->aux, intel_dp->dpcd) != 0)
4068 return false;
4069
4070 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4071 drm_dp_is_branch(intel_dp->dpcd));
4072 intel_init_dpcd_quirks(intel_dp, &intel_dp->desc.ident);
4073
4074 intel_dp->colorimetry_support =
4075 intel_dp_get_colorimetry_status(intel_dp);
4076
4077 /*
4078 * Read the eDP display control registers.
4079 *
4080 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
4081 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
4082 * set, but require eDP 1.4+ detection (e.g. for supported link rates
4083 * method). The display control registers should read zero if they're
4084 * not supported anyway.
4085 */
4086 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
4087 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
4088 sizeof(intel_dp->edp_dpcd)) {
4089 drm_dbg_kms(&dev_priv->drm, "eDP DPCD: %*ph\n",
4090 (int)sizeof(intel_dp->edp_dpcd),
4091 intel_dp->edp_dpcd);
4092
4093 intel_dp->use_max_params = intel_dp->edp_dpcd[0] < DP_EDP_14;
4094 }
4095
4096 /*
4097 * This has to be called after intel_dp->edp_dpcd is filled, PSR checks
4098 * for SET_POWER_CAPABLE bit in intel_dp->edp_dpcd[1]
4099 */
4100 intel_psr_init_dpcd(intel_dp);
4101
4102 /* Clear the default sink rates */
4103 intel_dp->num_sink_rates = 0;
4104
4105 /* Read the eDP 1.4+ supported link rates. */
4106 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
4107 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
4108 int i;
4109
4110 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
4111 sink_rates, sizeof(sink_rates));
4112
4113 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
4114 int val = le16_to_cpu(sink_rates[i]);
4115
4116 if (val == 0)
4117 break;
4118
4119 /* Value read multiplied by 200kHz gives the per-lane
4120 * link rate in kHz. The source rates are, however,
4121 * stored in terms of LS_Clk kHz. The full conversion
4122 * back to symbols is
4123 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
4124 */
4125 intel_dp->sink_rates[i] = (val * 200) / 10;
4126 }
4127 intel_dp->num_sink_rates = i;
4128 }
4129
4130 /*
4131 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
4132 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
4133 */
4134 if (intel_dp->num_sink_rates)
4135 intel_dp->use_rate_select = true;
4136 else
4137 intel_dp_set_sink_rates(intel_dp);
4138 intel_dp_set_max_sink_lane_count(intel_dp);
4139
4140 /* Read the eDP DSC DPCD registers */
4141 if (HAS_DSC(dev_priv))
4142 intel_edp_get_dsc_sink_cap(intel_dp->edp_dpcd[0],
4143 connector);
4144
4145 /*
4146 * If needed, program our source OUI so we can make various Intel-specific AUX services
4147 * available (such as HDR backlight controls)
4148 */
4149 intel_edp_init_source_oui(intel_dp, true);
4150
4151 return true;
4152 }
4153
4154 static bool
intel_dp_has_sink_count(struct intel_dp * intel_dp)4155 intel_dp_has_sink_count(struct intel_dp *intel_dp)
4156 {
4157 if (!intel_dp->attached_connector)
4158 return false;
4159
4160 return drm_dp_read_sink_count_cap(&intel_dp->attached_connector->base,
4161 intel_dp->dpcd,
4162 &intel_dp->desc);
4163 }
4164
intel_dp_update_sink_caps(struct intel_dp * intel_dp)4165 void intel_dp_update_sink_caps(struct intel_dp *intel_dp)
4166 {
4167 intel_dp_set_sink_rates(intel_dp);
4168 intel_dp_set_max_sink_lane_count(intel_dp);
4169 intel_dp_set_common_rates(intel_dp);
4170 }
4171
4172 static bool
intel_dp_get_dpcd(struct intel_dp * intel_dp)4173 intel_dp_get_dpcd(struct intel_dp *intel_dp)
4174 {
4175 int ret;
4176
4177 if (intel_dp_init_lttpr_and_dprx_caps(intel_dp) < 0)
4178 return false;
4179
4180 /*
4181 * Don't clobber cached eDP rates. Also skip re-reading
4182 * the OUI/ID since we know it won't change.
4183 */
4184 if (!intel_dp_is_edp(intel_dp)) {
4185 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4186 drm_dp_is_branch(intel_dp->dpcd));
4187
4188 intel_init_dpcd_quirks(intel_dp, &intel_dp->desc.ident);
4189
4190 intel_dp->colorimetry_support =
4191 intel_dp_get_colorimetry_status(intel_dp);
4192
4193 intel_dp_update_sink_caps(intel_dp);
4194 }
4195
4196 if (intel_dp_has_sink_count(intel_dp)) {
4197 ret = drm_dp_read_sink_count(&intel_dp->aux);
4198 if (ret < 0)
4199 return false;
4200
4201 /*
4202 * Sink count can change between short pulse hpd hence
4203 * a member variable in intel_dp will track any changes
4204 * between short pulse interrupts.
4205 */
4206 intel_dp->sink_count = ret;
4207
4208 /*
4209 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
4210 * a dongle is present but no display. Unless we require to know
4211 * if a dongle is present or not, we don't need to update
4212 * downstream port information. So, an early return here saves
4213 * time from performing other operations which are not required.
4214 */
4215 if (!intel_dp->sink_count)
4216 return false;
4217 }
4218
4219 return drm_dp_read_downstream_info(&intel_dp->aux, intel_dp->dpcd,
4220 intel_dp->downstream_ports) == 0;
4221 }
4222
intel_dp_mst_mode_str(enum drm_dp_mst_mode mst_mode)4223 static const char *intel_dp_mst_mode_str(enum drm_dp_mst_mode mst_mode)
4224 {
4225 if (mst_mode == DRM_DP_MST)
4226 return "MST";
4227 else if (mst_mode == DRM_DP_SST_SIDEBAND_MSG)
4228 return "SST w/ sideband messaging";
4229 else
4230 return "SST";
4231 }
4232
4233 static enum drm_dp_mst_mode
intel_dp_mst_mode_choose(struct intel_dp * intel_dp,enum drm_dp_mst_mode sink_mst_mode)4234 intel_dp_mst_mode_choose(struct intel_dp *intel_dp,
4235 enum drm_dp_mst_mode sink_mst_mode)
4236 {
4237 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4238
4239 if (!i915->display.params.enable_dp_mst)
4240 return DRM_DP_SST;
4241
4242 if (!intel_dp_mst_source_support(intel_dp))
4243 return DRM_DP_SST;
4244
4245 if (sink_mst_mode == DRM_DP_SST_SIDEBAND_MSG &&
4246 !(intel_dp->dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_128B132B))
4247 return DRM_DP_SST;
4248
4249 return sink_mst_mode;
4250 }
4251
4252 static enum drm_dp_mst_mode
intel_dp_mst_detect(struct intel_dp * intel_dp)4253 intel_dp_mst_detect(struct intel_dp *intel_dp)
4254 {
4255 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4256 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4257 enum drm_dp_mst_mode sink_mst_mode;
4258 enum drm_dp_mst_mode mst_detect;
4259
4260 sink_mst_mode = drm_dp_read_mst_cap(&intel_dp->aux, intel_dp->dpcd);
4261
4262 mst_detect = intel_dp_mst_mode_choose(intel_dp, sink_mst_mode);
4263
4264 drm_dbg_kms(&i915->drm,
4265 "[ENCODER:%d:%s] MST support: port: %s, sink: %s, modparam: %s -> enable: %s\n",
4266 encoder->base.base.id, encoder->base.name,
4267 str_yes_no(intel_dp_mst_source_support(intel_dp)),
4268 intel_dp_mst_mode_str(sink_mst_mode),
4269 str_yes_no(i915->display.params.enable_dp_mst),
4270 intel_dp_mst_mode_str(mst_detect));
4271
4272 return mst_detect;
4273 }
4274
4275 static void
intel_dp_mst_configure(struct intel_dp * intel_dp)4276 intel_dp_mst_configure(struct intel_dp *intel_dp)
4277 {
4278 if (!intel_dp_mst_source_support(intel_dp))
4279 return;
4280
4281 intel_dp->is_mst = intel_dp->mst_detect != DRM_DP_SST;
4282
4283 if (intel_dp->is_mst)
4284 intel_dp_mst_prepare_probe(intel_dp);
4285
4286 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4287
4288 /* Avoid stale info on the next detect cycle. */
4289 intel_dp->mst_detect = DRM_DP_SST;
4290 }
4291
4292 static void
intel_dp_mst_disconnect(struct intel_dp * intel_dp)4293 intel_dp_mst_disconnect(struct intel_dp *intel_dp)
4294 {
4295 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4296
4297 if (!intel_dp->is_mst)
4298 return;
4299
4300 drm_dbg_kms(&i915->drm, "MST device may have disappeared %d vs %d\n",
4301 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4302 intel_dp->is_mst = false;
4303 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4304 }
4305
4306 static bool
intel_dp_get_sink_irq_esi(struct intel_dp * intel_dp,u8 * esi)4307 intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *esi)
4308 {
4309 struct intel_display *display = to_intel_display(intel_dp);
4310 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4311
4312 /*
4313 * Display WA for HSD #13013007775: mtl/arl/lnl
4314 * Read the sink count and link service IRQ registers in separate
4315 * transactions to prevent disconnecting the sink on a TBT link
4316 * inadvertently.
4317 */
4318 if (IS_DISPLAY_VER(display, 14, 20) && !IS_BATTLEMAGE(i915)) {
4319 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI, esi, 3) != 3)
4320 return false;
4321
4322 /* DP_SINK_COUNT_ESI + 3 == DP_LINK_SERVICE_IRQ_VECTOR_ESI0 */
4323 return drm_dp_dpcd_readb(&intel_dp->aux, DP_LINK_SERVICE_IRQ_VECTOR_ESI0,
4324 &esi[3]) == 1;
4325 }
4326
4327 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI, esi, 4) == 4;
4328 }
4329
intel_dp_ack_sink_irq_esi(struct intel_dp * intel_dp,u8 esi[4])4330 static bool intel_dp_ack_sink_irq_esi(struct intel_dp *intel_dp, u8 esi[4])
4331 {
4332 int retry;
4333
4334 for (retry = 0; retry < 3; retry++) {
4335 if (drm_dp_dpcd_write(&intel_dp->aux, DP_SINK_COUNT_ESI + 1,
4336 &esi[1], 3) == 3)
4337 return true;
4338 }
4339
4340 return false;
4341 }
4342
4343 bool
intel_dp_needs_vsc_sdp(const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)4344 intel_dp_needs_vsc_sdp(const struct intel_crtc_state *crtc_state,
4345 const struct drm_connector_state *conn_state)
4346 {
4347 /*
4348 * As per DP 1.4a spec section 2.2.4.3 [MSA Field for Indication
4349 * of Color Encoding Format and Content Color Gamut], in order to
4350 * sending YCBCR 420 or HDR BT.2020 signals we should use DP VSC SDP.
4351 */
4352 if (crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420)
4353 return true;
4354
4355 switch (conn_state->colorspace) {
4356 case DRM_MODE_COLORIMETRY_SYCC_601:
4357 case DRM_MODE_COLORIMETRY_OPYCC_601:
4358 case DRM_MODE_COLORIMETRY_BT2020_YCC:
4359 case DRM_MODE_COLORIMETRY_BT2020_RGB:
4360 case DRM_MODE_COLORIMETRY_BT2020_CYCC:
4361 return true;
4362 default:
4363 break;
4364 }
4365
4366 return false;
4367 }
4368
intel_dp_as_sdp_pack(const struct drm_dp_as_sdp * as_sdp,struct dp_sdp * sdp,size_t size)4369 static ssize_t intel_dp_as_sdp_pack(const struct drm_dp_as_sdp *as_sdp,
4370 struct dp_sdp *sdp, size_t size)
4371 {
4372 size_t length = sizeof(struct dp_sdp);
4373
4374 if (size < length)
4375 return -ENOSPC;
4376
4377 memset(sdp, 0, size);
4378
4379 /* Prepare AS (Adaptive Sync) SDP Header */
4380 sdp->sdp_header.HB0 = 0;
4381 sdp->sdp_header.HB1 = as_sdp->sdp_type;
4382 sdp->sdp_header.HB2 = 0x02;
4383 sdp->sdp_header.HB3 = as_sdp->length;
4384
4385 /* Fill AS (Adaptive Sync) SDP Payload */
4386 sdp->db[0] = as_sdp->mode;
4387 sdp->db[1] = as_sdp->vtotal & 0xFF;
4388 sdp->db[2] = (as_sdp->vtotal >> 8) & 0xFF;
4389 sdp->db[3] = as_sdp->target_rr & 0xFF;
4390 sdp->db[4] = (as_sdp->target_rr >> 8) & 0x3;
4391
4392 if (as_sdp->target_rr_divider)
4393 sdp->db[4] |= 0x20;
4394
4395 return length;
4396 }
4397
4398 static ssize_t
intel_dp_hdr_metadata_infoframe_sdp_pack(struct drm_i915_private * i915,const struct hdmi_drm_infoframe * drm_infoframe,struct dp_sdp * sdp,size_t size)4399 intel_dp_hdr_metadata_infoframe_sdp_pack(struct drm_i915_private *i915,
4400 const struct hdmi_drm_infoframe *drm_infoframe,
4401 struct dp_sdp *sdp,
4402 size_t size)
4403 {
4404 size_t length = sizeof(struct dp_sdp);
4405 const int infoframe_size = HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE;
4406 unsigned char buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_DRM_INFOFRAME_SIZE];
4407 ssize_t len;
4408
4409 if (size < length)
4410 return -ENOSPC;
4411
4412 memset(sdp, 0, size);
4413
4414 len = hdmi_drm_infoframe_pack_only(drm_infoframe, buf, sizeof(buf));
4415 if (len < 0) {
4416 drm_dbg_kms(&i915->drm, "buffer size is smaller than hdr metadata infoframe\n");
4417 return -ENOSPC;
4418 }
4419
4420 if (len != infoframe_size) {
4421 drm_dbg_kms(&i915->drm, "wrong static hdr metadata size\n");
4422 return -ENOSPC;
4423 }
4424
4425 /*
4426 * Set up the infoframe sdp packet for HDR static metadata.
4427 * Prepare VSC Header for SU as per DP 1.4a spec,
4428 * Table 2-100 and Table 2-101
4429 */
4430
4431 /* Secondary-Data Packet ID, 00h for non-Audio INFOFRAME */
4432 sdp->sdp_header.HB0 = 0;
4433 /*
4434 * Packet Type 80h + Non-audio INFOFRAME Type value
4435 * HDMI_INFOFRAME_TYPE_DRM: 0x87
4436 * - 80h + Non-audio INFOFRAME Type value
4437 * - InfoFrame Type: 0x07
4438 * [CTA-861-G Table-42 Dynamic Range and Mastering InfoFrame]
4439 */
4440 sdp->sdp_header.HB1 = drm_infoframe->type;
4441 /*
4442 * Least Significant Eight Bits of (Data Byte Count – 1)
4443 * infoframe_size - 1
4444 */
4445 sdp->sdp_header.HB2 = 0x1D;
4446 /* INFOFRAME SDP Version Number */
4447 sdp->sdp_header.HB3 = (0x13 << 2);
4448 /* CTA Header Byte 2 (INFOFRAME Version Number) */
4449 sdp->db[0] = drm_infoframe->version;
4450 /* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
4451 sdp->db[1] = drm_infoframe->length;
4452 /*
4453 * Copy HDMI_DRM_INFOFRAME_SIZE size from a buffer after
4454 * HDMI_INFOFRAME_HEADER_SIZE
4455 */
4456 BUILD_BUG_ON(sizeof(sdp->db) < HDMI_DRM_INFOFRAME_SIZE + 2);
4457 memcpy(&sdp->db[2], &buf[HDMI_INFOFRAME_HEADER_SIZE],
4458 HDMI_DRM_INFOFRAME_SIZE);
4459
4460 /*
4461 * Size of DP infoframe sdp packet for HDR static metadata consists of
4462 * - DP SDP Header(struct dp_sdp_header): 4 bytes
4463 * - Two Data Blocks: 2 bytes
4464 * CTA Header Byte2 (INFOFRAME Version Number)
4465 * CTA Header Byte3 (Length of INFOFRAME)
4466 * - HDMI_DRM_INFOFRAME_SIZE: 26 bytes
4467 *
4468 * Prior to GEN11's GMP register size is identical to DP HDR static metadata
4469 * infoframe size. But GEN11+ has larger than that size, write_infoframe
4470 * will pad rest of the size.
4471 */
4472 return sizeof(struct dp_sdp_header) + 2 + HDMI_DRM_INFOFRAME_SIZE;
4473 }
4474
intel_write_dp_sdp(struct intel_encoder * encoder,const struct intel_crtc_state * crtc_state,unsigned int type)4475 static void intel_write_dp_sdp(struct intel_encoder *encoder,
4476 const struct intel_crtc_state *crtc_state,
4477 unsigned int type)
4478 {
4479 struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4480 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4481 struct dp_sdp sdp = {};
4482 ssize_t len;
4483
4484 if ((crtc_state->infoframes.enable &
4485 intel_hdmi_infoframe_enable(type)) == 0)
4486 return;
4487
4488 switch (type) {
4489 case DP_SDP_VSC:
4490 len = drm_dp_vsc_sdp_pack(&crtc_state->infoframes.vsc, &sdp);
4491 break;
4492 case HDMI_PACKET_TYPE_GAMUT_METADATA:
4493 len = intel_dp_hdr_metadata_infoframe_sdp_pack(dev_priv,
4494 &crtc_state->infoframes.drm.drm,
4495 &sdp, sizeof(sdp));
4496 break;
4497 case DP_SDP_ADAPTIVE_SYNC:
4498 len = intel_dp_as_sdp_pack(&crtc_state->infoframes.as_sdp, &sdp,
4499 sizeof(sdp));
4500 break;
4501 default:
4502 MISSING_CASE(type);
4503 return;
4504 }
4505
4506 if (drm_WARN_ON(&dev_priv->drm, len < 0))
4507 return;
4508
4509 dig_port->write_infoframe(encoder, crtc_state, type, &sdp, len);
4510 }
4511
intel_dp_set_infoframes(struct intel_encoder * encoder,bool enable,const struct intel_crtc_state * crtc_state,const struct drm_connector_state * conn_state)4512 void intel_dp_set_infoframes(struct intel_encoder *encoder,
4513 bool enable,
4514 const struct intel_crtc_state *crtc_state,
4515 const struct drm_connector_state *conn_state)
4516 {
4517 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4518 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(dev_priv,
4519 crtc_state->cpu_transcoder);
4520 u32 dip_enable = VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
4521 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW |
4522 VIDEO_DIP_ENABLE_SPD_HSW | VIDEO_DIP_ENABLE_DRM_GLK;
4523
4524 if (HAS_AS_SDP(dev_priv))
4525 dip_enable |= VIDEO_DIP_ENABLE_AS_ADL;
4526
4527 u32 val = intel_de_read(dev_priv, reg) & ~dip_enable;
4528
4529 /* TODO: Sanitize DSC enabling wrt. intel_dsc_dp_pps_write(). */
4530 if (!enable && HAS_DSC(dev_priv))
4531 val &= ~VDIP_ENABLE_PPS;
4532
4533 /*
4534 * This routine disables VSC DIP if the function is called
4535 * to disable SDP or if it does not have PSR
4536 */
4537 if (!enable || !crtc_state->has_psr)
4538 val &= ~VIDEO_DIP_ENABLE_VSC_HSW;
4539
4540 intel_de_write(dev_priv, reg, val);
4541 intel_de_posting_read(dev_priv, reg);
4542
4543 if (!enable)
4544 return;
4545
4546 intel_write_dp_sdp(encoder, crtc_state, DP_SDP_VSC);
4547 intel_write_dp_sdp(encoder, crtc_state, DP_SDP_ADAPTIVE_SYNC);
4548
4549 intel_write_dp_sdp(encoder, crtc_state, HDMI_PACKET_TYPE_GAMUT_METADATA);
4550 }
4551
4552 static
intel_dp_as_sdp_unpack(struct drm_dp_as_sdp * as_sdp,const void * buffer,size_t size)4553 int intel_dp_as_sdp_unpack(struct drm_dp_as_sdp *as_sdp,
4554 const void *buffer, size_t size)
4555 {
4556 const struct dp_sdp *sdp = buffer;
4557
4558 if (size < sizeof(struct dp_sdp))
4559 return -EINVAL;
4560
4561 memset(as_sdp, 0, sizeof(*as_sdp));
4562
4563 if (sdp->sdp_header.HB0 != 0)
4564 return -EINVAL;
4565
4566 if (sdp->sdp_header.HB1 != DP_SDP_ADAPTIVE_SYNC)
4567 return -EINVAL;
4568
4569 if (sdp->sdp_header.HB2 != 0x02)
4570 return -EINVAL;
4571
4572 if ((sdp->sdp_header.HB3 & 0x3F) != 9)
4573 return -EINVAL;
4574
4575 as_sdp->length = sdp->sdp_header.HB3 & DP_ADAPTIVE_SYNC_SDP_LENGTH;
4576 as_sdp->mode = sdp->db[0] & DP_ADAPTIVE_SYNC_SDP_OPERATION_MODE;
4577 as_sdp->vtotal = (sdp->db[2] << 8) | sdp->db[1];
4578 as_sdp->target_rr = (u64)sdp->db[3] | ((u64)sdp->db[4] & 0x3);
4579 as_sdp->target_rr_divider = sdp->db[4] & 0x20 ? true : false;
4580
4581 return 0;
4582 }
4583
intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp * vsc,const void * buffer,size_t size)4584 static int intel_dp_vsc_sdp_unpack(struct drm_dp_vsc_sdp *vsc,
4585 const void *buffer, size_t size)
4586 {
4587 const struct dp_sdp *sdp = buffer;
4588
4589 if (size < sizeof(struct dp_sdp))
4590 return -EINVAL;
4591
4592 memset(vsc, 0, sizeof(*vsc));
4593
4594 if (sdp->sdp_header.HB0 != 0)
4595 return -EINVAL;
4596
4597 if (sdp->sdp_header.HB1 != DP_SDP_VSC)
4598 return -EINVAL;
4599
4600 vsc->sdp_type = sdp->sdp_header.HB1;
4601 vsc->revision = sdp->sdp_header.HB2;
4602 vsc->length = sdp->sdp_header.HB3;
4603
4604 if ((sdp->sdp_header.HB2 == 0x2 && sdp->sdp_header.HB3 == 0x8) ||
4605 (sdp->sdp_header.HB2 == 0x4 && sdp->sdp_header.HB3 == 0xe) ||
4606 (sdp->sdp_header.HB2 == 0x6 && sdp->sdp_header.HB3 == 0x10)) {
4607 /*
4608 * - HB2 = 0x2, HB3 = 0x8
4609 * VSC SDP supporting 3D stereo + PSR
4610 * - HB2 = 0x4, HB3 = 0xe
4611 * VSC SDP supporting 3D stereo + PSR2 with Y-coordinate of
4612 * first scan line of the SU region (applies to eDP v1.4b
4613 * and higher).
4614 * - HB2 = 0x6, HB3 = 0x10
4615 * VSC SDP supporting 3D stereo + Panel Replay.
4616 */
4617 return 0;
4618 } else if (sdp->sdp_header.HB2 == 0x5 && sdp->sdp_header.HB3 == 0x13) {
4619 /*
4620 * - HB2 = 0x5, HB3 = 0x13
4621 * VSC SDP supporting 3D stereo + PSR2 + Pixel Encoding/Colorimetry
4622 * Format.
4623 */
4624 vsc->pixelformat = (sdp->db[16] >> 4) & 0xf;
4625 vsc->colorimetry = sdp->db[16] & 0xf;
4626 vsc->dynamic_range = (sdp->db[17] >> 7) & 0x1;
4627
4628 switch (sdp->db[17] & 0x7) {
4629 case 0x0:
4630 vsc->bpc = 6;
4631 break;
4632 case 0x1:
4633 vsc->bpc = 8;
4634 break;
4635 case 0x2:
4636 vsc->bpc = 10;
4637 break;
4638 case 0x3:
4639 vsc->bpc = 12;
4640 break;
4641 case 0x4:
4642 vsc->bpc = 16;
4643 break;
4644 default:
4645 MISSING_CASE(sdp->db[17] & 0x7);
4646 return -EINVAL;
4647 }
4648
4649 vsc->content_type = sdp->db[18] & 0x7;
4650 } else {
4651 return -EINVAL;
4652 }
4653
4654 return 0;
4655 }
4656
4657 static void
intel_read_dp_as_sdp(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_dp_as_sdp * as_sdp)4658 intel_read_dp_as_sdp(struct intel_encoder *encoder,
4659 struct intel_crtc_state *crtc_state,
4660 struct drm_dp_as_sdp *as_sdp)
4661 {
4662 struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4663 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4664 unsigned int type = DP_SDP_ADAPTIVE_SYNC;
4665 struct dp_sdp sdp = {};
4666 int ret;
4667
4668 if ((crtc_state->infoframes.enable &
4669 intel_hdmi_infoframe_enable(type)) == 0)
4670 return;
4671
4672 dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
4673 sizeof(sdp));
4674
4675 ret = intel_dp_as_sdp_unpack(as_sdp, &sdp, sizeof(sdp));
4676 if (ret)
4677 drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP AS SDP\n");
4678 }
4679
4680 static int
intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe * drm_infoframe,const void * buffer,size_t size)4681 intel_dp_hdr_metadata_infoframe_sdp_unpack(struct hdmi_drm_infoframe *drm_infoframe,
4682 const void *buffer, size_t size)
4683 {
4684 int ret;
4685
4686 const struct dp_sdp *sdp = buffer;
4687
4688 if (size < sizeof(struct dp_sdp))
4689 return -EINVAL;
4690
4691 if (sdp->sdp_header.HB0 != 0)
4692 return -EINVAL;
4693
4694 if (sdp->sdp_header.HB1 != HDMI_INFOFRAME_TYPE_DRM)
4695 return -EINVAL;
4696
4697 /*
4698 * Least Significant Eight Bits of (Data Byte Count – 1)
4699 * 1Dh (i.e., Data Byte Count = 30 bytes).
4700 */
4701 if (sdp->sdp_header.HB2 != 0x1D)
4702 return -EINVAL;
4703
4704 /* Most Significant Two Bits of (Data Byte Count – 1), Clear to 00b. */
4705 if ((sdp->sdp_header.HB3 & 0x3) != 0)
4706 return -EINVAL;
4707
4708 /* INFOFRAME SDP Version Number */
4709 if (((sdp->sdp_header.HB3 >> 2) & 0x3f) != 0x13)
4710 return -EINVAL;
4711
4712 /* CTA Header Byte 2 (INFOFRAME Version Number) */
4713 if (sdp->db[0] != 1)
4714 return -EINVAL;
4715
4716 /* CTA Header Byte 3 (Length of INFOFRAME): HDMI_DRM_INFOFRAME_SIZE */
4717 if (sdp->db[1] != HDMI_DRM_INFOFRAME_SIZE)
4718 return -EINVAL;
4719
4720 ret = hdmi_drm_infoframe_unpack_only(drm_infoframe, &sdp->db[2],
4721 HDMI_DRM_INFOFRAME_SIZE);
4722
4723 return ret;
4724 }
4725
intel_read_dp_vsc_sdp(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct drm_dp_vsc_sdp * vsc)4726 static void intel_read_dp_vsc_sdp(struct intel_encoder *encoder,
4727 struct intel_crtc_state *crtc_state,
4728 struct drm_dp_vsc_sdp *vsc)
4729 {
4730 struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4731 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4732 unsigned int type = DP_SDP_VSC;
4733 struct dp_sdp sdp = {};
4734 int ret;
4735
4736 if ((crtc_state->infoframes.enable &
4737 intel_hdmi_infoframe_enable(type)) == 0)
4738 return;
4739
4740 dig_port->read_infoframe(encoder, crtc_state, type, &sdp, sizeof(sdp));
4741
4742 ret = intel_dp_vsc_sdp_unpack(vsc, &sdp, sizeof(sdp));
4743
4744 if (ret)
4745 drm_dbg_kms(&dev_priv->drm, "Failed to unpack DP VSC SDP\n");
4746 }
4747
intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,struct hdmi_drm_infoframe * drm_infoframe)4748 static void intel_read_dp_hdr_metadata_infoframe_sdp(struct intel_encoder *encoder,
4749 struct intel_crtc_state *crtc_state,
4750 struct hdmi_drm_infoframe *drm_infoframe)
4751 {
4752 struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
4753 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4754 unsigned int type = HDMI_PACKET_TYPE_GAMUT_METADATA;
4755 struct dp_sdp sdp = {};
4756 int ret;
4757
4758 if ((crtc_state->infoframes.enable &
4759 intel_hdmi_infoframe_enable(type)) == 0)
4760 return;
4761
4762 dig_port->read_infoframe(encoder, crtc_state, type, &sdp,
4763 sizeof(sdp));
4764
4765 ret = intel_dp_hdr_metadata_infoframe_sdp_unpack(drm_infoframe, &sdp,
4766 sizeof(sdp));
4767
4768 if (ret)
4769 drm_dbg_kms(&dev_priv->drm,
4770 "Failed to unpack DP HDR Metadata Infoframe SDP\n");
4771 }
4772
intel_read_dp_sdp(struct intel_encoder * encoder,struct intel_crtc_state * crtc_state,unsigned int type)4773 void intel_read_dp_sdp(struct intel_encoder *encoder,
4774 struct intel_crtc_state *crtc_state,
4775 unsigned int type)
4776 {
4777 switch (type) {
4778 case DP_SDP_VSC:
4779 intel_read_dp_vsc_sdp(encoder, crtc_state,
4780 &crtc_state->infoframes.vsc);
4781 break;
4782 case HDMI_PACKET_TYPE_GAMUT_METADATA:
4783 intel_read_dp_hdr_metadata_infoframe_sdp(encoder, crtc_state,
4784 &crtc_state->infoframes.drm.drm);
4785 break;
4786 case DP_SDP_ADAPTIVE_SYNC:
4787 intel_read_dp_as_sdp(encoder, crtc_state,
4788 &crtc_state->infoframes.as_sdp);
4789 break;
4790 default:
4791 MISSING_CASE(type);
4792 break;
4793 }
4794 }
4795
intel_dp_autotest_link_training(struct intel_dp * intel_dp)4796 static u8 intel_dp_autotest_link_training(struct intel_dp *intel_dp)
4797 {
4798 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4799 int status = 0;
4800 int test_link_rate;
4801 u8 test_lane_count, test_link_bw;
4802 /* (DP CTS 1.2)
4803 * 4.3.1.11
4804 */
4805 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4806 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4807 &test_lane_count);
4808
4809 if (status <= 0) {
4810 drm_dbg_kms(&i915->drm, "Lane count read failed\n");
4811 return DP_TEST_NAK;
4812 }
4813 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
4814
4815 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4816 &test_link_bw);
4817 if (status <= 0) {
4818 drm_dbg_kms(&i915->drm, "Link Rate read failed\n");
4819 return DP_TEST_NAK;
4820 }
4821 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
4822
4823 /* Validate the requested link rate and lane count */
4824 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4825 test_lane_count))
4826 return DP_TEST_NAK;
4827
4828 intel_dp->compliance.test_lane_count = test_lane_count;
4829 intel_dp->compliance.test_link_rate = test_link_rate;
4830
4831 return DP_TEST_ACK;
4832 }
4833
intel_dp_autotest_video_pattern(struct intel_dp * intel_dp)4834 static u8 intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4835 {
4836 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4837 u8 test_pattern;
4838 u8 test_misc;
4839 __be16 h_width, v_height;
4840 int status = 0;
4841
4842 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
4843 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4844 &test_pattern);
4845 if (status <= 0) {
4846 drm_dbg_kms(&i915->drm, "Test pattern read failed\n");
4847 return DP_TEST_NAK;
4848 }
4849 if (test_pattern != DP_COLOR_RAMP)
4850 return DP_TEST_NAK;
4851
4852 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4853 &h_width, 2);
4854 if (status <= 0) {
4855 drm_dbg_kms(&i915->drm, "H Width read failed\n");
4856 return DP_TEST_NAK;
4857 }
4858
4859 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4860 &v_height, 2);
4861 if (status <= 0) {
4862 drm_dbg_kms(&i915->drm, "V Height read failed\n");
4863 return DP_TEST_NAK;
4864 }
4865
4866 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4867 &test_misc);
4868 if (status <= 0) {
4869 drm_dbg_kms(&i915->drm, "TEST MISC read failed\n");
4870 return DP_TEST_NAK;
4871 }
4872 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4873 return DP_TEST_NAK;
4874 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4875 return DP_TEST_NAK;
4876 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4877 case DP_TEST_BIT_DEPTH_6:
4878 intel_dp->compliance.test_data.bpc = 6;
4879 break;
4880 case DP_TEST_BIT_DEPTH_8:
4881 intel_dp->compliance.test_data.bpc = 8;
4882 break;
4883 default:
4884 return DP_TEST_NAK;
4885 }
4886
4887 intel_dp->compliance.test_data.video_pattern = test_pattern;
4888 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4889 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4890 /* Set test active flag here so userspace doesn't interrupt things */
4891 intel_dp->compliance.test_active = true;
4892
4893 return DP_TEST_ACK;
4894 }
4895
intel_dp_autotest_edid(struct intel_dp * intel_dp)4896 static u8 intel_dp_autotest_edid(struct intel_dp *intel_dp)
4897 {
4898 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
4899 u8 test_result = DP_TEST_ACK;
4900 struct intel_connector *intel_connector = intel_dp->attached_connector;
4901 struct drm_connector *connector = &intel_connector->base;
4902
4903 if (intel_connector->detect_edid == NULL ||
4904 connector->edid_corrupt ||
4905 intel_dp->aux.i2c_defer_count > 6) {
4906 /* Check EDID read for NACKs, DEFERs and corruption
4907 * (DP CTS 1.2 Core r1.1)
4908 * 4.2.2.4 : Failed EDID read, I2C_NAK
4909 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4910 * 4.2.2.6 : EDID corruption detected
4911 * Use failsafe mode for all cases
4912 */
4913 if (intel_dp->aux.i2c_nack_count > 0 ||
4914 intel_dp->aux.i2c_defer_count > 0)
4915 drm_dbg_kms(&i915->drm,
4916 "EDID read had %d NACKs, %d DEFERs\n",
4917 intel_dp->aux.i2c_nack_count,
4918 intel_dp->aux.i2c_defer_count);
4919 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4920 } else {
4921 /* FIXME: Get rid of drm_edid_raw() */
4922 const struct edid *block = drm_edid_raw(intel_connector->detect_edid);
4923
4924 /* We have to write the checksum of the last block read */
4925 block += block->extensions;
4926
4927 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4928 block->checksum) <= 0)
4929 drm_dbg_kms(&i915->drm,
4930 "Failed to write EDID checksum\n");
4931
4932 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4933 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4934 }
4935
4936 /* Set test active flag here so userspace doesn't interrupt things */
4937 intel_dp->compliance.test_active = true;
4938
4939 return test_result;
4940 }
4941
intel_dp_phy_pattern_update(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)4942 static void intel_dp_phy_pattern_update(struct intel_dp *intel_dp,
4943 const struct intel_crtc_state *crtc_state)
4944 {
4945 struct drm_i915_private *dev_priv =
4946 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
4947 struct drm_dp_phy_test_params *data =
4948 &intel_dp->compliance.test_data.phytest;
4949 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
4950 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4951 enum pipe pipe = crtc->pipe;
4952 u32 pattern_val;
4953
4954 switch (data->phy_pattern) {
4955 case DP_LINK_QUAL_PATTERN_DISABLE:
4956 drm_dbg_kms(&dev_priv->drm, "Disable Phy Test Pattern\n");
4957 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
4958 if (DISPLAY_VER(dev_priv) >= 10)
4959 intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
4960 DP_TP_CTL_TRAIN_PAT4_SEL_MASK | DP_TP_CTL_LINK_TRAIN_MASK,
4961 DP_TP_CTL_LINK_TRAIN_NORMAL);
4962 break;
4963 case DP_LINK_QUAL_PATTERN_D10_2:
4964 drm_dbg_kms(&dev_priv->drm, "Set D10.2 Phy Test Pattern\n");
4965 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
4966 DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_D10_2);
4967 break;
4968 case DP_LINK_QUAL_PATTERN_ERROR_RATE:
4969 drm_dbg_kms(&dev_priv->drm, "Set Error Count Phy Test Pattern\n");
4970 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
4971 DDI_DP_COMP_CTL_ENABLE |
4972 DDI_DP_COMP_CTL_SCRAMBLED_0);
4973 break;
4974 case DP_LINK_QUAL_PATTERN_PRBS7:
4975 drm_dbg_kms(&dev_priv->drm, "Set PRBS7 Phy Test Pattern\n");
4976 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
4977 DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_PRBS7);
4978 break;
4979 case DP_LINK_QUAL_PATTERN_80BIT_CUSTOM:
4980 /*
4981 * FIXME: Ideally pattern should come from DPCD 0x250. As
4982 * current firmware of DPR-100 could not set it, so hardcoding
4983 * now for complaince test.
4984 */
4985 drm_dbg_kms(&dev_priv->drm,
4986 "Set 80Bit Custom Phy Test Pattern 0x3e0f83e0 0x0f83e0f8 0x0000f83e\n");
4987 pattern_val = 0x3e0f83e0;
4988 intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 0), pattern_val);
4989 pattern_val = 0x0f83e0f8;
4990 intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 1), pattern_val);
4991 pattern_val = 0x0000f83e;
4992 intel_de_write(dev_priv, DDI_DP_COMP_PAT(pipe, 2), pattern_val);
4993 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
4994 DDI_DP_COMP_CTL_ENABLE |
4995 DDI_DP_COMP_CTL_CUSTOM80);
4996 break;
4997 case DP_LINK_QUAL_PATTERN_CP2520_PAT_1:
4998 /*
4999 * FIXME: Ideally pattern should come from DPCD 0x24A. As
5000 * current firmware of DPR-100 could not set it, so hardcoding
5001 * now for complaince test.
5002 */
5003 drm_dbg_kms(&dev_priv->drm, "Set HBR2 compliance Phy Test Pattern\n");
5004 pattern_val = 0xFB;
5005 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe),
5006 DDI_DP_COMP_CTL_ENABLE | DDI_DP_COMP_CTL_HBR2 |
5007 pattern_val);
5008 break;
5009 case DP_LINK_QUAL_PATTERN_CP2520_PAT_3:
5010 if (DISPLAY_VER(dev_priv) < 10) {
5011 drm_warn(&dev_priv->drm, "Platform does not support TPS4\n");
5012 break;
5013 }
5014 drm_dbg_kms(&dev_priv->drm, "Set TPS4 compliance Phy Test Pattern\n");
5015 intel_de_write(dev_priv, DDI_DP_COMP_CTL(pipe), 0x0);
5016 intel_de_rmw(dev_priv, dp_tp_ctl_reg(encoder, crtc_state),
5017 DP_TP_CTL_TRAIN_PAT4_SEL_MASK | DP_TP_CTL_LINK_TRAIN_MASK,
5018 DP_TP_CTL_TRAIN_PAT4_SEL_TP4A | DP_TP_CTL_LINK_TRAIN_PAT4);
5019 break;
5020 default:
5021 drm_warn(&dev_priv->drm, "Invalid Phy Test Pattern\n");
5022 }
5023 }
5024
intel_dp_process_phy_request(struct intel_dp * intel_dp,const struct intel_crtc_state * crtc_state)5025 static void intel_dp_process_phy_request(struct intel_dp *intel_dp,
5026 const struct intel_crtc_state *crtc_state)
5027 {
5028 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5029 struct drm_dp_phy_test_params *data =
5030 &intel_dp->compliance.test_data.phytest;
5031 u8 link_status[DP_LINK_STATUS_SIZE];
5032
5033 if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
5034 link_status) < 0) {
5035 drm_dbg_kms(&i915->drm, "failed to get link status\n");
5036 return;
5037 }
5038
5039 /* retrieve vswing & pre-emphasis setting */
5040 intel_dp_get_adjust_train(intel_dp, crtc_state, DP_PHY_DPRX,
5041 link_status);
5042
5043 intel_dp_set_signal_levels(intel_dp, crtc_state, DP_PHY_DPRX);
5044
5045 intel_dp_phy_pattern_update(intel_dp, crtc_state);
5046
5047 drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
5048 intel_dp->train_set, crtc_state->lane_count);
5049
5050 drm_dp_set_phy_test_pattern(&intel_dp->aux, data,
5051 intel_dp->dpcd[DP_DPCD_REV]);
5052 }
5053
intel_dp_autotest_phy_pattern(struct intel_dp * intel_dp)5054 static u8 intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
5055 {
5056 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5057 struct drm_dp_phy_test_params *data =
5058 &intel_dp->compliance.test_data.phytest;
5059
5060 if (drm_dp_get_phy_test_pattern(&intel_dp->aux, data)) {
5061 drm_dbg_kms(&i915->drm, "DP Phy Test pattern AUX read failure\n");
5062 return DP_TEST_NAK;
5063 }
5064
5065 /* Set test active flag here so userspace doesn't interrupt things */
5066 intel_dp->compliance.test_active = true;
5067
5068 return DP_TEST_ACK;
5069 }
5070
intel_dp_handle_test_request(struct intel_dp * intel_dp)5071 static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
5072 {
5073 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5074 u8 response = DP_TEST_NAK;
5075 u8 request = 0;
5076 int status;
5077
5078 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
5079 if (status <= 0) {
5080 drm_dbg_kms(&i915->drm,
5081 "Could not read test request from sink\n");
5082 goto update_status;
5083 }
5084
5085 switch (request) {
5086 case DP_TEST_LINK_TRAINING:
5087 drm_dbg_kms(&i915->drm, "LINK_TRAINING test requested\n");
5088 response = intel_dp_autotest_link_training(intel_dp);
5089 break;
5090 case DP_TEST_LINK_VIDEO_PATTERN:
5091 drm_dbg_kms(&i915->drm, "TEST_PATTERN test requested\n");
5092 response = intel_dp_autotest_video_pattern(intel_dp);
5093 break;
5094 case DP_TEST_LINK_EDID_READ:
5095 drm_dbg_kms(&i915->drm, "EDID test requested\n");
5096 response = intel_dp_autotest_edid(intel_dp);
5097 break;
5098 case DP_TEST_LINK_PHY_TEST_PATTERN:
5099 drm_dbg_kms(&i915->drm, "PHY_PATTERN test requested\n");
5100 response = intel_dp_autotest_phy_pattern(intel_dp);
5101 break;
5102 default:
5103 drm_dbg_kms(&i915->drm, "Invalid test request '%02x'\n",
5104 request);
5105 break;
5106 }
5107
5108 if (response & DP_TEST_ACK)
5109 intel_dp->compliance.test_type = request;
5110
5111 update_status:
5112 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
5113 if (status <= 0)
5114 drm_dbg_kms(&i915->drm,
5115 "Could not write test response to sink\n");
5116 }
5117
intel_dp_link_ok(struct intel_dp * intel_dp,u8 link_status[DP_LINK_STATUS_SIZE])5118 static bool intel_dp_link_ok(struct intel_dp *intel_dp,
5119 u8 link_status[DP_LINK_STATUS_SIZE])
5120 {
5121 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
5122 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
5123 bool uhbr = intel_dp->link_rate >= 1000000;
5124 bool ok;
5125
5126 if (uhbr)
5127 ok = drm_dp_128b132b_lane_channel_eq_done(link_status,
5128 intel_dp->lane_count);
5129 else
5130 ok = drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
5131
5132 if (ok)
5133 return true;
5134
5135 intel_dp_dump_link_status(intel_dp, DP_PHY_DPRX, link_status);
5136 drm_dbg_kms(&i915->drm,
5137 "[ENCODER:%d:%s] %s link not ok, retraining\n",
5138 encoder->base.base.id, encoder->base.name,
5139 uhbr ? "128b/132b" : "8b/10b");
5140
5141 return false;
5142 }
5143
5144 static void
intel_dp_mst_hpd_irq(struct intel_dp * intel_dp,u8 * esi,u8 * ack)5145 intel_dp_mst_hpd_irq(struct intel_dp *intel_dp, u8 *esi, u8 *ack)
5146 {
5147 bool handled = false;
5148
5149 drm_dp_mst_hpd_irq_handle_event(&intel_dp->mst_mgr, esi, ack, &handled);
5150
5151 if (esi[1] & DP_CP_IRQ) {
5152 intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
5153 ack[1] |= DP_CP_IRQ;
5154 }
5155 }
5156
intel_dp_mst_link_status(struct intel_dp * intel_dp)5157 static bool intel_dp_mst_link_status(struct intel_dp *intel_dp)
5158 {
5159 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
5160 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
5161 u8 link_status[DP_LINK_STATUS_SIZE] = {};
5162 const size_t esi_link_status_size = DP_LINK_STATUS_SIZE - 2;
5163
5164 if (drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS_ESI, link_status,
5165 esi_link_status_size) != esi_link_status_size) {
5166 drm_err(&i915->drm,
5167 "[ENCODER:%d:%s] Failed to read link status\n",
5168 encoder->base.base.id, encoder->base.name);
5169 return false;
5170 }
5171
5172 return intel_dp_link_ok(intel_dp, link_status);
5173 }
5174
5175 /**
5176 * intel_dp_check_mst_status - service any pending MST interrupts, check link status
5177 * @intel_dp: Intel DP struct
5178 *
5179 * Read any pending MST interrupts, call MST core to handle these and ack the
5180 * interrupts. Check if the main and AUX link state is ok.
5181 *
5182 * Returns:
5183 * - %true if pending interrupts were serviced (or no interrupts were
5184 * pending) w/o detecting an error condition.
5185 * - %false if an error condition - like AUX failure or a loss of link - is
5186 * detected, or another condition - like a DP tunnel BW state change - needs
5187 * servicing from the hotplug work.
5188 */
5189 static bool
intel_dp_check_mst_status(struct intel_dp * intel_dp)5190 intel_dp_check_mst_status(struct intel_dp *intel_dp)
5191 {
5192 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5193 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5194 struct intel_encoder *encoder = &dig_port->base;
5195 bool link_ok = true;
5196 bool reprobe_needed = false;
5197
5198 drm_WARN_ON_ONCE(&i915->drm, intel_dp->active_mst_links < 0);
5199
5200 for (;;) {
5201 u8 esi[4] = {};
5202 u8 ack[4] = {};
5203
5204 if (!intel_dp_get_sink_irq_esi(intel_dp, esi)) {
5205 drm_dbg_kms(&i915->drm,
5206 "failed to get ESI - device may have failed\n");
5207 link_ok = false;
5208
5209 break;
5210 }
5211
5212 drm_dbg_kms(&i915->drm, "DPRX ESI: %4ph\n", esi);
5213
5214 if (intel_dp->active_mst_links > 0 && link_ok &&
5215 esi[3] & LINK_STATUS_CHANGED) {
5216 if (!intel_dp_mst_link_status(intel_dp))
5217 link_ok = false;
5218 ack[3] |= LINK_STATUS_CHANGED;
5219 }
5220
5221 intel_dp_mst_hpd_irq(intel_dp, esi, ack);
5222
5223 if (esi[3] & DP_TUNNELING_IRQ) {
5224 if (drm_dp_tunnel_handle_irq(i915->display.dp_tunnel_mgr,
5225 &intel_dp->aux))
5226 reprobe_needed = true;
5227 ack[3] |= DP_TUNNELING_IRQ;
5228 }
5229
5230 if (mem_is_zero(ack, sizeof(ack)))
5231 break;
5232
5233 if (!intel_dp_ack_sink_irq_esi(intel_dp, ack))
5234 drm_dbg_kms(&i915->drm, "Failed to ack ESI\n");
5235
5236 if (ack[1] & (DP_DOWN_REP_MSG_RDY | DP_UP_REQ_MSG_RDY))
5237 drm_dp_mst_hpd_irq_send_new_request(&intel_dp->mst_mgr);
5238 }
5239
5240 if (!link_ok || intel_dp->link.force_retrain)
5241 intel_encoder_link_check_queue_work(encoder, 0);
5242
5243 return !reprobe_needed;
5244 }
5245
5246 static void
intel_dp_handle_hdmi_link_status_change(struct intel_dp * intel_dp)5247 intel_dp_handle_hdmi_link_status_change(struct intel_dp *intel_dp)
5248 {
5249 bool is_active;
5250 u8 buf = 0;
5251
5252 is_active = drm_dp_pcon_hdmi_link_active(&intel_dp->aux);
5253 if (intel_dp->frl.is_trained && !is_active) {
5254 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, &buf) < 0)
5255 return;
5256
5257 buf &= ~DP_PCON_ENABLE_HDMI_LINK;
5258 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_PCON_HDMI_LINK_CONFIG_1, buf) < 0)
5259 return;
5260
5261 drm_dp_pcon_hdmi_frl_link_error_count(&intel_dp->aux, &intel_dp->attached_connector->base);
5262
5263 intel_dp->frl.is_trained = false;
5264
5265 /* Restart FRL training or fall back to TMDS mode */
5266 intel_dp_check_frl_training(intel_dp);
5267 }
5268 }
5269
5270 static bool
intel_dp_needs_link_retrain(struct intel_dp * intel_dp)5271 intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
5272 {
5273 u8 link_status[DP_LINK_STATUS_SIZE];
5274
5275 if (!intel_dp->link_trained)
5276 return false;
5277
5278 /*
5279 * While PSR source HW is enabled, it will control main-link sending
5280 * frames, enabling and disabling it so trying to do a retrain will fail
5281 * as the link would or not be on or it could mix training patterns
5282 * and frame data at the same time causing retrain to fail.
5283 * Also when exiting PSR, HW will retrain the link anyways fixing
5284 * any link status error.
5285 */
5286 if (intel_psr_enabled(intel_dp))
5287 return false;
5288
5289 if (intel_dp->link.force_retrain)
5290 return true;
5291
5292 if (drm_dp_dpcd_read_phy_link_status(&intel_dp->aux, DP_PHY_DPRX,
5293 link_status) < 0)
5294 return false;
5295
5296 /*
5297 * Validate the cached values of intel_dp->link_rate and
5298 * intel_dp->lane_count before attempting to retrain.
5299 *
5300 * FIXME would be nice to user the crtc state here, but since
5301 * we need to call this from the short HPD handler that seems
5302 * a bit hard.
5303 */
5304 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
5305 intel_dp->lane_count))
5306 return false;
5307
5308 if (intel_dp->link.retrain_disabled)
5309 return false;
5310
5311 if (intel_dp->link.seq_train_failures)
5312 return true;
5313
5314 /* Retrain if link not ok */
5315 return !intel_dp_link_ok(intel_dp, link_status);
5316 }
5317
intel_dp_has_connector(struct intel_dp * intel_dp,const struct drm_connector_state * conn_state)5318 static bool intel_dp_has_connector(struct intel_dp *intel_dp,
5319 const struct drm_connector_state *conn_state)
5320 {
5321 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5322 struct intel_encoder *encoder;
5323 enum pipe pipe;
5324
5325 if (!conn_state->best_encoder)
5326 return false;
5327
5328 /* SST */
5329 encoder = &dp_to_dig_port(intel_dp)->base;
5330 if (conn_state->best_encoder == &encoder->base)
5331 return true;
5332
5333 /* MST */
5334 for_each_pipe(i915, pipe) {
5335 encoder = &intel_dp->mst_encoders[pipe]->base;
5336 if (conn_state->best_encoder == &encoder->base)
5337 return true;
5338 }
5339
5340 return false;
5341 }
5342
intel_dp_get_active_pipes(struct intel_dp * intel_dp,struct drm_modeset_acquire_ctx * ctx,u8 * pipe_mask)5343 int intel_dp_get_active_pipes(struct intel_dp *intel_dp,
5344 struct drm_modeset_acquire_ctx *ctx,
5345 u8 *pipe_mask)
5346 {
5347 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5348 struct drm_connector_list_iter conn_iter;
5349 struct intel_connector *connector;
5350 int ret = 0;
5351
5352 *pipe_mask = 0;
5353
5354 drm_connector_list_iter_begin(&i915->drm, &conn_iter);
5355 for_each_intel_connector_iter(connector, &conn_iter) {
5356 struct drm_connector_state *conn_state =
5357 connector->base.state;
5358 struct intel_crtc_state *crtc_state;
5359 struct intel_crtc *crtc;
5360
5361 if (!intel_dp_has_connector(intel_dp, conn_state))
5362 continue;
5363
5364 crtc = to_intel_crtc(conn_state->crtc);
5365 if (!crtc)
5366 continue;
5367
5368 ret = drm_modeset_lock(&crtc->base.mutex, ctx);
5369 if (ret)
5370 break;
5371
5372 crtc_state = to_intel_crtc_state(crtc->base.state);
5373
5374 drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));
5375
5376 if (!crtc_state->hw.active)
5377 continue;
5378
5379 if (conn_state->commit)
5380 drm_WARN_ON(&i915->drm,
5381 !wait_for_completion_timeout(&conn_state->commit->hw_done,
5382 msecs_to_jiffies(5000)));
5383
5384 *pipe_mask |= BIT(crtc->pipe);
5385 }
5386 drm_connector_list_iter_end(&conn_iter);
5387
5388 return ret;
5389 }
5390
intel_dp_is_connected(struct intel_dp * intel_dp)5391 static bool intel_dp_is_connected(struct intel_dp *intel_dp)
5392 {
5393 struct intel_connector *connector = intel_dp->attached_connector;
5394
5395 return connector->base.status == connector_status_connected ||
5396 intel_dp->is_mst;
5397 }
5398
intel_dp_retrain_link(struct intel_encoder * encoder,struct drm_modeset_acquire_ctx * ctx)5399 static int intel_dp_retrain_link(struct intel_encoder *encoder,
5400 struct drm_modeset_acquire_ctx *ctx)
5401 {
5402 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5403 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5404 u8 pipe_mask;
5405 int ret;
5406
5407 if (!intel_dp_is_connected(intel_dp))
5408 return 0;
5409
5410 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
5411 ctx);
5412 if (ret)
5413 return ret;
5414
5415 if (!intel_dp_needs_link_retrain(intel_dp))
5416 return 0;
5417
5418 ret = intel_dp_get_active_pipes(intel_dp, ctx, &pipe_mask);
5419 if (ret)
5420 return ret;
5421
5422 if (pipe_mask == 0)
5423 return 0;
5424
5425 if (!intel_dp_needs_link_retrain(intel_dp))
5426 return 0;
5427
5428 drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] retraining link (forced %s)\n",
5429 encoder->base.base.id, encoder->base.name,
5430 str_yes_no(intel_dp->link.force_retrain));
5431
5432 ret = intel_modeset_commit_pipes(dev_priv, pipe_mask, ctx);
5433 if (ret == -EDEADLK)
5434 return ret;
5435
5436 intel_dp->link.force_retrain = false;
5437
5438 if (ret)
5439 drm_dbg_kms(&dev_priv->drm,
5440 "[ENCODER:%d:%s] link retraining failed: %pe\n",
5441 encoder->base.base.id, encoder->base.name,
5442 ERR_PTR(ret));
5443
5444 return ret;
5445 }
5446
intel_dp_link_check(struct intel_encoder * encoder)5447 void intel_dp_link_check(struct intel_encoder *encoder)
5448 {
5449 struct drm_modeset_acquire_ctx ctx;
5450 int ret;
5451
5452 intel_modeset_lock_ctx_retry(&ctx, NULL, 0, ret)
5453 ret = intel_dp_retrain_link(encoder, &ctx);
5454 }
5455
intel_dp_check_link_state(struct intel_dp * intel_dp)5456 void intel_dp_check_link_state(struct intel_dp *intel_dp)
5457 {
5458 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5459 struct intel_encoder *encoder = &dig_port->base;
5460
5461 if (!intel_dp_is_connected(intel_dp))
5462 return;
5463
5464 if (!intel_dp_needs_link_retrain(intel_dp))
5465 return;
5466
5467 intel_encoder_link_check_queue_work(encoder, 0);
5468 }
5469
intel_dp_prep_phy_test(struct intel_dp * intel_dp,struct drm_modeset_acquire_ctx * ctx,u8 * pipe_mask)5470 static int intel_dp_prep_phy_test(struct intel_dp *intel_dp,
5471 struct drm_modeset_acquire_ctx *ctx,
5472 u8 *pipe_mask)
5473 {
5474 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5475 struct drm_connector_list_iter conn_iter;
5476 struct intel_connector *connector;
5477 int ret = 0;
5478
5479 *pipe_mask = 0;
5480
5481 drm_connector_list_iter_begin(&i915->drm, &conn_iter);
5482 for_each_intel_connector_iter(connector, &conn_iter) {
5483 struct drm_connector_state *conn_state =
5484 connector->base.state;
5485 struct intel_crtc_state *crtc_state;
5486 struct intel_crtc *crtc;
5487
5488 if (!intel_dp_has_connector(intel_dp, conn_state))
5489 continue;
5490
5491 crtc = to_intel_crtc(conn_state->crtc);
5492 if (!crtc)
5493 continue;
5494
5495 ret = drm_modeset_lock(&crtc->base.mutex, ctx);
5496 if (ret)
5497 break;
5498
5499 crtc_state = to_intel_crtc_state(crtc->base.state);
5500
5501 drm_WARN_ON(&i915->drm, !intel_crtc_has_dp_encoder(crtc_state));
5502
5503 if (!crtc_state->hw.active)
5504 continue;
5505
5506 if (conn_state->commit &&
5507 !try_wait_for_completion(&conn_state->commit->hw_done))
5508 continue;
5509
5510 *pipe_mask |= BIT(crtc->pipe);
5511 }
5512 drm_connector_list_iter_end(&conn_iter);
5513
5514 return ret;
5515 }
5516
intel_dp_do_phy_test(struct intel_encoder * encoder,struct drm_modeset_acquire_ctx * ctx)5517 static int intel_dp_do_phy_test(struct intel_encoder *encoder,
5518 struct drm_modeset_acquire_ctx *ctx)
5519 {
5520 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5521 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5522 struct intel_crtc *crtc;
5523 u8 pipe_mask;
5524 int ret;
5525
5526 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
5527 ctx);
5528 if (ret)
5529 return ret;
5530
5531 ret = intel_dp_prep_phy_test(intel_dp, ctx, &pipe_mask);
5532 if (ret)
5533 return ret;
5534
5535 if (pipe_mask == 0)
5536 return 0;
5537
5538 drm_dbg_kms(&dev_priv->drm, "[ENCODER:%d:%s] PHY test\n",
5539 encoder->base.base.id, encoder->base.name);
5540
5541 for_each_intel_crtc_in_pipe_mask(&dev_priv->drm, crtc, pipe_mask) {
5542 const struct intel_crtc_state *crtc_state =
5543 to_intel_crtc_state(crtc->base.state);
5544
5545 /* test on the MST master transcoder */
5546 if (DISPLAY_VER(dev_priv) >= 12 &&
5547 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST) &&
5548 !intel_dp_mst_is_master_trans(crtc_state))
5549 continue;
5550
5551 intel_dp_process_phy_request(intel_dp, crtc_state);
5552 break;
5553 }
5554
5555 return 0;
5556 }
5557
intel_dp_phy_test(struct intel_encoder * encoder)5558 void intel_dp_phy_test(struct intel_encoder *encoder)
5559 {
5560 struct drm_modeset_acquire_ctx ctx;
5561 int ret;
5562
5563 drm_modeset_acquire_init(&ctx, 0);
5564
5565 for (;;) {
5566 ret = intel_dp_do_phy_test(encoder, &ctx);
5567
5568 if (ret == -EDEADLK) {
5569 drm_modeset_backoff(&ctx);
5570 continue;
5571 }
5572
5573 break;
5574 }
5575
5576 drm_modeset_drop_locks(&ctx);
5577 drm_modeset_acquire_fini(&ctx);
5578 drm_WARN(encoder->base.dev, ret,
5579 "Acquiring modeset locks failed with %i\n", ret);
5580 }
5581
intel_dp_check_device_service_irq(struct intel_dp * intel_dp)5582 static void intel_dp_check_device_service_irq(struct intel_dp *intel_dp)
5583 {
5584 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5585 u8 val;
5586
5587 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
5588 return;
5589
5590 if (drm_dp_dpcd_readb(&intel_dp->aux,
5591 DP_DEVICE_SERVICE_IRQ_VECTOR, &val) != 1 || !val)
5592 return;
5593
5594 drm_dp_dpcd_writeb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR, val);
5595
5596 if (val & DP_AUTOMATED_TEST_REQUEST)
5597 intel_dp_handle_test_request(intel_dp);
5598
5599 if (val & DP_CP_IRQ)
5600 intel_hdcp_handle_cp_irq(intel_dp->attached_connector);
5601
5602 if (val & DP_SINK_SPECIFIC_IRQ)
5603 drm_dbg_kms(&i915->drm, "Sink specific irq unhandled\n");
5604 }
5605
intel_dp_check_link_service_irq(struct intel_dp * intel_dp)5606 static bool intel_dp_check_link_service_irq(struct intel_dp *intel_dp)
5607 {
5608 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5609 bool reprobe_needed = false;
5610 u8 val;
5611
5612 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
5613 return false;
5614
5615 if (drm_dp_dpcd_readb(&intel_dp->aux,
5616 DP_LINK_SERVICE_IRQ_VECTOR_ESI0, &val) != 1 || !val)
5617 return false;
5618
5619 if ((val & DP_TUNNELING_IRQ) &&
5620 drm_dp_tunnel_handle_irq(i915->display.dp_tunnel_mgr,
5621 &intel_dp->aux))
5622 reprobe_needed = true;
5623
5624 if (drm_dp_dpcd_writeb(&intel_dp->aux,
5625 DP_LINK_SERVICE_IRQ_VECTOR_ESI0, val) != 1)
5626 return reprobe_needed;
5627
5628 if (val & HDMI_LINK_STATUS_CHANGED)
5629 intel_dp_handle_hdmi_link_status_change(intel_dp);
5630
5631 return reprobe_needed;
5632 }
5633
5634 /*
5635 * According to DP spec
5636 * 5.1.2:
5637 * 1. Read DPCD
5638 * 2. Configure link according to Receiver Capabilities
5639 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
5640 * 4. Check link status on receipt of hot-plug interrupt
5641 *
5642 * intel_dp_short_pulse - handles short pulse interrupts
5643 * when full detection is not required.
5644 * Returns %true if short pulse is handled and full detection
5645 * is NOT required and %false otherwise.
5646 */
5647 static bool
intel_dp_short_pulse(struct intel_dp * intel_dp)5648 intel_dp_short_pulse(struct intel_dp *intel_dp)
5649 {
5650 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
5651 u8 old_sink_count = intel_dp->sink_count;
5652 bool reprobe_needed = false;
5653 bool ret;
5654
5655 /*
5656 * Clearing compliance test variables to allow capturing
5657 * of values for next automated test request.
5658 */
5659 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
5660
5661 /*
5662 * Now read the DPCD to see if it's actually running
5663 * If the current value of sink count doesn't match with
5664 * the value that was stored earlier or dpcd read failed
5665 * we need to do full detection
5666 */
5667 ret = intel_dp_get_dpcd(intel_dp);
5668
5669 if ((old_sink_count != intel_dp->sink_count) || !ret) {
5670 /* No need to proceed if we are going to do full detect */
5671 return false;
5672 }
5673
5674 intel_dp_check_device_service_irq(intel_dp);
5675 reprobe_needed = intel_dp_check_link_service_irq(intel_dp);
5676
5677 /* Handle CEC interrupts, if any */
5678 drm_dp_cec_irq(&intel_dp->aux);
5679
5680 intel_dp_check_link_state(intel_dp);
5681
5682 intel_psr_short_pulse(intel_dp);
5683
5684 switch (intel_dp->compliance.test_type) {
5685 case DP_TEST_LINK_TRAINING:
5686 drm_dbg_kms(&dev_priv->drm,
5687 "Link Training Compliance Test requested\n");
5688 /* Send a Hotplug Uevent to userspace to start modeset */
5689 drm_kms_helper_hotplug_event(&dev_priv->drm);
5690 break;
5691 case DP_TEST_LINK_PHY_TEST_PATTERN:
5692 drm_dbg_kms(&dev_priv->drm,
5693 "PHY test pattern Compliance Test requested\n");
5694 /*
5695 * Schedule long hpd to do the test
5696 *
5697 * FIXME get rid of the ad-hoc phy test modeset code
5698 * and properly incorporate it into the normal modeset.
5699 */
5700 reprobe_needed = true;
5701 }
5702
5703 return !reprobe_needed;
5704 }
5705
5706 /* XXX this is probably wrong for multiple downstream ports */
5707 static enum drm_connector_status
intel_dp_detect_dpcd(struct intel_dp * intel_dp)5708 intel_dp_detect_dpcd(struct intel_dp *intel_dp)
5709 {
5710 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5711 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5712 u8 *dpcd = intel_dp->dpcd;
5713 u8 type;
5714
5715 if (drm_WARN_ON(&i915->drm, intel_dp_is_edp(intel_dp)))
5716 return connector_status_connected;
5717
5718 lspcon_resume(dig_port);
5719
5720 if (!intel_dp_get_dpcd(intel_dp))
5721 return connector_status_disconnected;
5722
5723 intel_dp->mst_detect = intel_dp_mst_detect(intel_dp);
5724
5725 /* if there's no downstream port, we're done */
5726 if (!drm_dp_is_branch(dpcd))
5727 return connector_status_connected;
5728
5729 /* If we're HPD-aware, SINK_COUNT changes dynamically */
5730 if (intel_dp_has_sink_count(intel_dp) &&
5731 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
5732 return intel_dp->sink_count ?
5733 connector_status_connected : connector_status_disconnected;
5734 }
5735
5736 if (intel_dp->mst_detect == DRM_DP_MST)
5737 return connector_status_connected;
5738
5739 /* If no HPD, poke DDC gently */
5740 if (drm_probe_ddc(&intel_dp->aux.ddc))
5741 return connector_status_connected;
5742
5743 /* Well we tried, say unknown for unreliable port types */
5744 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
5745 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
5746 if (type == DP_DS_PORT_TYPE_VGA ||
5747 type == DP_DS_PORT_TYPE_NON_EDID)
5748 return connector_status_unknown;
5749 } else {
5750 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
5751 DP_DWN_STRM_PORT_TYPE_MASK;
5752 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
5753 type == DP_DWN_STRM_PORT_TYPE_OTHER)
5754 return connector_status_unknown;
5755 }
5756
5757 /* Anything else is out of spec, warn and ignore */
5758 drm_dbg_kms(&i915->drm, "Broken DP branch device, ignoring\n");
5759 return connector_status_disconnected;
5760 }
5761
5762 static enum drm_connector_status
edp_detect(struct intel_dp * intel_dp)5763 edp_detect(struct intel_dp *intel_dp)
5764 {
5765 return connector_status_connected;
5766 }
5767
intel_digital_port_lock(struct intel_encoder * encoder)5768 void intel_digital_port_lock(struct intel_encoder *encoder)
5769 {
5770 struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5771
5772 if (dig_port->lock)
5773 dig_port->lock(dig_port);
5774 }
5775
intel_digital_port_unlock(struct intel_encoder * encoder)5776 void intel_digital_port_unlock(struct intel_encoder *encoder)
5777 {
5778 struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5779
5780 if (dig_port->unlock)
5781 dig_port->unlock(dig_port);
5782 }
5783
5784 /*
5785 * intel_digital_port_connected_locked - is the specified port connected?
5786 * @encoder: intel_encoder
5787 *
5788 * In cases where there's a connector physically connected but it can't be used
5789 * by our hardware we also return false, since the rest of the driver should
5790 * pretty much treat the port as disconnected. This is relevant for type-C
5791 * (starting on ICL) where there's ownership involved.
5792 *
5793 * The caller must hold the lock acquired by calling intel_digital_port_lock()
5794 * when calling this function.
5795 *
5796 * Return %true if port is connected, %false otherwise.
5797 */
intel_digital_port_connected_locked(struct intel_encoder * encoder)5798 bool intel_digital_port_connected_locked(struct intel_encoder *encoder)
5799 {
5800 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
5801 struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
5802 bool is_glitch_free = intel_tc_port_handles_hpd_glitches(dig_port);
5803 bool is_connected = false;
5804 intel_wakeref_t wakeref;
5805
5806 with_intel_display_power(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref) {
5807 unsigned long wait_expires = jiffies + msecs_to_jiffies_timeout(4);
5808
5809 do {
5810 is_connected = dig_port->connected(encoder);
5811 if (is_connected || is_glitch_free)
5812 break;
5813 usleep_range(10, 30);
5814 } while (time_before(jiffies, wait_expires));
5815 }
5816
5817 return is_connected;
5818 }
5819
intel_digital_port_connected(struct intel_encoder * encoder)5820 bool intel_digital_port_connected(struct intel_encoder *encoder)
5821 {
5822 bool ret;
5823
5824 intel_digital_port_lock(encoder);
5825 ret = intel_digital_port_connected_locked(encoder);
5826 intel_digital_port_unlock(encoder);
5827
5828 return ret;
5829 }
5830
5831 static const struct drm_edid *
intel_dp_get_edid(struct intel_dp * intel_dp)5832 intel_dp_get_edid(struct intel_dp *intel_dp)
5833 {
5834 struct intel_connector *connector = intel_dp->attached_connector;
5835 const struct drm_edid *fixed_edid = connector->panel.fixed_edid;
5836
5837 /* Use panel fixed edid if we have one */
5838 if (fixed_edid) {
5839 /* invalid edid */
5840 if (IS_ERR(fixed_edid))
5841 return NULL;
5842
5843 return drm_edid_dup(fixed_edid);
5844 }
5845
5846 return drm_edid_read_ddc(&connector->base, &intel_dp->aux.ddc);
5847 }
5848
5849 static void
intel_dp_update_dfp(struct intel_dp * intel_dp,const struct drm_edid * drm_edid)5850 intel_dp_update_dfp(struct intel_dp *intel_dp,
5851 const struct drm_edid *drm_edid)
5852 {
5853 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5854 struct intel_connector *connector = intel_dp->attached_connector;
5855
5856 intel_dp->dfp.max_bpc =
5857 drm_dp_downstream_max_bpc(intel_dp->dpcd,
5858 intel_dp->downstream_ports, drm_edid);
5859
5860 intel_dp->dfp.max_dotclock =
5861 drm_dp_downstream_max_dotclock(intel_dp->dpcd,
5862 intel_dp->downstream_ports);
5863
5864 intel_dp->dfp.min_tmds_clock =
5865 drm_dp_downstream_min_tmds_clock(intel_dp->dpcd,
5866 intel_dp->downstream_ports,
5867 drm_edid);
5868 intel_dp->dfp.max_tmds_clock =
5869 drm_dp_downstream_max_tmds_clock(intel_dp->dpcd,
5870 intel_dp->downstream_ports,
5871 drm_edid);
5872
5873 intel_dp->dfp.pcon_max_frl_bw =
5874 drm_dp_get_pcon_max_frl_bw(intel_dp->dpcd,
5875 intel_dp->downstream_ports);
5876
5877 drm_dbg_kms(&i915->drm,
5878 "[CONNECTOR:%d:%s] DFP max bpc %d, max dotclock %d, TMDS clock %d-%d, PCON Max FRL BW %dGbps\n",
5879 connector->base.base.id, connector->base.name,
5880 intel_dp->dfp.max_bpc,
5881 intel_dp->dfp.max_dotclock,
5882 intel_dp->dfp.min_tmds_clock,
5883 intel_dp->dfp.max_tmds_clock,
5884 intel_dp->dfp.pcon_max_frl_bw);
5885
5886 intel_dp_get_pcon_dsc_cap(intel_dp);
5887 }
5888
5889 static bool
intel_dp_can_ycbcr420(struct intel_dp * intel_dp)5890 intel_dp_can_ycbcr420(struct intel_dp *intel_dp)
5891 {
5892 if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420) &&
5893 (!drm_dp_is_branch(intel_dp->dpcd) || intel_dp->dfp.ycbcr420_passthrough))
5894 return true;
5895
5896 if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_RGB) &&
5897 dfp_can_convert_from_rgb(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420))
5898 return true;
5899
5900 if (source_can_output(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR444) &&
5901 dfp_can_convert_from_ycbcr444(intel_dp, INTEL_OUTPUT_FORMAT_YCBCR420))
5902 return true;
5903
5904 return false;
5905 }
5906
5907 static void
intel_dp_update_420(struct intel_dp * intel_dp)5908 intel_dp_update_420(struct intel_dp *intel_dp)
5909 {
5910 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5911 struct intel_connector *connector = intel_dp->attached_connector;
5912
5913 intel_dp->dfp.ycbcr420_passthrough =
5914 drm_dp_downstream_420_passthrough(intel_dp->dpcd,
5915 intel_dp->downstream_ports);
5916 /* on-board LSPCON always assumed to support 4:4:4->4:2:0 conversion */
5917 intel_dp->dfp.ycbcr_444_to_420 =
5918 dp_to_dig_port(intel_dp)->lspcon.active ||
5919 drm_dp_downstream_444_to_420_conversion(intel_dp->dpcd,
5920 intel_dp->downstream_ports);
5921 intel_dp->dfp.rgb_to_ycbcr =
5922 drm_dp_downstream_rgb_to_ycbcr_conversion(intel_dp->dpcd,
5923 intel_dp->downstream_ports,
5924 DP_DS_HDMI_BT709_RGB_YCBCR_CONV);
5925
5926 connector->base.ycbcr_420_allowed = intel_dp_can_ycbcr420(intel_dp);
5927
5928 drm_dbg_kms(&i915->drm,
5929 "[CONNECTOR:%d:%s] RGB->YcbCr conversion? %s, YCbCr 4:2:0 allowed? %s, YCbCr 4:4:4->4:2:0 conversion? %s\n",
5930 connector->base.base.id, connector->base.name,
5931 str_yes_no(intel_dp->dfp.rgb_to_ycbcr),
5932 str_yes_no(connector->base.ycbcr_420_allowed),
5933 str_yes_no(intel_dp->dfp.ycbcr_444_to_420));
5934 }
5935
5936 static void
intel_dp_set_edid(struct intel_dp * intel_dp)5937 intel_dp_set_edid(struct intel_dp *intel_dp)
5938 {
5939 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5940 struct intel_connector *connector = intel_dp->attached_connector;
5941 const struct drm_edid *drm_edid;
5942 bool vrr_capable;
5943
5944 intel_dp_unset_edid(intel_dp);
5945 drm_edid = intel_dp_get_edid(intel_dp);
5946 connector->detect_edid = drm_edid;
5947
5948 /* Below we depend on display info having been updated */
5949 drm_edid_connector_update(&connector->base, drm_edid);
5950
5951 vrr_capable = intel_vrr_is_capable(connector);
5952 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s] VRR capable: %s\n",
5953 connector->base.base.id, connector->base.name, str_yes_no(vrr_capable));
5954 drm_connector_set_vrr_capable_property(&connector->base, vrr_capable);
5955
5956 intel_dp_update_dfp(intel_dp, drm_edid);
5957 intel_dp_update_420(intel_dp);
5958
5959 drm_dp_cec_attach(&intel_dp->aux,
5960 connector->base.display_info.source_physical_address);
5961 }
5962
5963 static void
intel_dp_unset_edid(struct intel_dp * intel_dp)5964 intel_dp_unset_edid(struct intel_dp *intel_dp)
5965 {
5966 struct intel_connector *connector = intel_dp->attached_connector;
5967
5968 drm_dp_cec_unset_edid(&intel_dp->aux);
5969 drm_edid_free(connector->detect_edid);
5970 connector->detect_edid = NULL;
5971
5972 intel_dp->dfp.max_bpc = 0;
5973 intel_dp->dfp.max_dotclock = 0;
5974 intel_dp->dfp.min_tmds_clock = 0;
5975 intel_dp->dfp.max_tmds_clock = 0;
5976
5977 intel_dp->dfp.pcon_max_frl_bw = 0;
5978
5979 intel_dp->dfp.ycbcr_444_to_420 = false;
5980 connector->base.ycbcr_420_allowed = false;
5981
5982 drm_connector_set_vrr_capable_property(&connector->base,
5983 false);
5984 }
5985
5986 static void
intel_dp_detect_dsc_caps(struct intel_dp * intel_dp,struct intel_connector * connector)5987 intel_dp_detect_dsc_caps(struct intel_dp *intel_dp, struct intel_connector *connector)
5988 {
5989 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
5990
5991 /* Read DP Sink DSC Cap DPCD regs for DP v1.4 */
5992 if (!HAS_DSC(i915))
5993 return;
5994
5995 if (intel_dp_is_edp(intel_dp))
5996 intel_edp_get_dsc_sink_cap(intel_dp->edp_dpcd[0],
5997 connector);
5998 else
5999 intel_dp_get_dsc_sink_cap(intel_dp->dpcd[DP_DPCD_REV],
6000 connector);
6001 }
6002
6003 static void
intel_dp_detect_sdp_caps(struct intel_dp * intel_dp)6004 intel_dp_detect_sdp_caps(struct intel_dp *intel_dp)
6005 {
6006 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
6007
6008 intel_dp->as_sdp_supported = HAS_AS_SDP(i915) &&
6009 drm_dp_as_sdp_supported(&intel_dp->aux, intel_dp->dpcd);
6010 }
6011
6012 static int
intel_dp_detect(struct drm_connector * connector,struct drm_modeset_acquire_ctx * ctx,bool force)6013 intel_dp_detect(struct drm_connector *connector,
6014 struct drm_modeset_acquire_ctx *ctx,
6015 bool force)
6016 {
6017 struct drm_i915_private *dev_priv = to_i915(connector->dev);
6018 struct intel_connector *intel_connector =
6019 to_intel_connector(connector);
6020 struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
6021 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
6022 struct intel_encoder *encoder = &dig_port->base;
6023 enum drm_connector_status status;
6024 int ret;
6025
6026 drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
6027 connector->base.id, connector->name);
6028 drm_WARN_ON(&dev_priv->drm,
6029 !drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
6030
6031 if (!intel_display_device_enabled(dev_priv))
6032 return connector_status_disconnected;
6033
6034 if (!intel_display_driver_check_access(dev_priv))
6035 return connector->status;
6036
6037 /* Can't disconnect eDP */
6038 if (intel_dp_is_edp(intel_dp))
6039 status = edp_detect(intel_dp);
6040 else if (intel_digital_port_connected(encoder))
6041 status = intel_dp_detect_dpcd(intel_dp);
6042 else
6043 status = connector_status_disconnected;
6044
6045 if (status != connector_status_disconnected &&
6046 !intel_dp_mst_verify_dpcd_state(intel_dp))
6047 /*
6048 * This requires retrying detection for instance to re-enable
6049 * the MST mode that got reset via a long HPD pulse. The retry
6050 * will happen either via the hotplug handler's retry logic,
6051 * ensured by setting the connector here to SST/disconnected,
6052 * or via a userspace connector probing in response to the
6053 * hotplug uevent sent when removing the MST connectors.
6054 */
6055 status = connector_status_disconnected;
6056
6057 if (status == connector_status_disconnected) {
6058 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
6059 memset(intel_connector->dp.dsc_dpcd, 0, sizeof(intel_connector->dp.dsc_dpcd));
6060 intel_dp->psr.sink_panel_replay_support = false;
6061 intel_dp->psr.sink_panel_replay_su_support = false;
6062
6063 intel_dp_mst_disconnect(intel_dp);
6064
6065 intel_dp_tunnel_disconnect(intel_dp);
6066
6067 goto out;
6068 }
6069
6070 ret = intel_dp_tunnel_detect(intel_dp, ctx);
6071 if (ret == -EDEADLK)
6072 return ret;
6073
6074 if (ret == 1)
6075 intel_connector->base.epoch_counter++;
6076
6077 if (!intel_dp_is_edp(intel_dp))
6078 intel_psr_init_dpcd(intel_dp);
6079
6080 intel_dp_detect_dsc_caps(intel_dp, intel_connector);
6081
6082 intel_dp_detect_sdp_caps(intel_dp);
6083
6084 if (intel_dp->reset_link_params) {
6085 intel_dp_reset_link_params(intel_dp);
6086 intel_dp->reset_link_params = false;
6087 }
6088
6089 intel_dp_mst_configure(intel_dp);
6090
6091 intel_dp_print_rates(intel_dp);
6092
6093 if (intel_dp->is_mst) {
6094 /*
6095 * If we are in MST mode then this connector
6096 * won't appear connected or have anything
6097 * with EDID on it
6098 */
6099 status = connector_status_disconnected;
6100 goto out;
6101 }
6102
6103 /*
6104 * Some external monitors do not signal loss of link synchronization
6105 * with an IRQ_HPD, so force a link status check.
6106 *
6107 * TODO: this probably became redundant, so remove it: the link state
6108 * is rechecked/recovered now after modesets, where the loss of
6109 * synchronization tends to occur.
6110 */
6111 if (!intel_dp_is_edp(intel_dp))
6112 intel_dp_check_link_state(intel_dp);
6113
6114 /*
6115 * Clearing NACK and defer counts to get their exact values
6116 * while reading EDID which are required by Compliance tests
6117 * 4.2.2.4 and 4.2.2.5
6118 */
6119 intel_dp->aux.i2c_nack_count = 0;
6120 intel_dp->aux.i2c_defer_count = 0;
6121
6122 intel_dp_set_edid(intel_dp);
6123 if (intel_dp_is_edp(intel_dp) ||
6124 to_intel_connector(connector)->detect_edid)
6125 status = connector_status_connected;
6126
6127 intel_dp_check_device_service_irq(intel_dp);
6128
6129 out:
6130 if (status != connector_status_connected && !intel_dp->is_mst)
6131 intel_dp_unset_edid(intel_dp);
6132
6133 if (!intel_dp_is_edp(intel_dp))
6134 drm_dp_set_subconnector_property(connector,
6135 status,
6136 intel_dp->dpcd,
6137 intel_dp->downstream_ports);
6138 return status;
6139 }
6140
6141 static void
intel_dp_force(struct drm_connector * connector)6142 intel_dp_force(struct drm_connector *connector)
6143 {
6144 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6145 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
6146 struct intel_encoder *intel_encoder = &dig_port->base;
6147 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
6148
6149 drm_dbg_kms(&dev_priv->drm, "[CONNECTOR:%d:%s]\n",
6150 connector->base.id, connector->name);
6151
6152 if (!intel_display_driver_check_access(dev_priv))
6153 return;
6154
6155 intel_dp_unset_edid(intel_dp);
6156
6157 if (connector->status != connector_status_connected)
6158 return;
6159
6160 intel_dp_set_edid(intel_dp);
6161 }
6162
intel_dp_get_modes(struct drm_connector * connector)6163 static int intel_dp_get_modes(struct drm_connector *connector)
6164 {
6165 struct intel_connector *intel_connector = to_intel_connector(connector);
6166 int num_modes;
6167
6168 /* drm_edid_connector_update() done in ->detect() or ->force() */
6169 num_modes = drm_edid_connector_add_modes(connector);
6170
6171 /* Also add fixed mode, which may or may not be present in EDID */
6172 if (intel_dp_is_edp(intel_attached_dp(intel_connector)))
6173 num_modes += intel_panel_get_modes(intel_connector);
6174
6175 if (num_modes)
6176 return num_modes;
6177
6178 if (!intel_connector->detect_edid) {
6179 struct intel_dp *intel_dp = intel_attached_dp(intel_connector);
6180 struct drm_display_mode *mode;
6181
6182 mode = drm_dp_downstream_mode(connector->dev,
6183 intel_dp->dpcd,
6184 intel_dp->downstream_ports);
6185 if (mode) {
6186 drm_mode_probed_add(connector, mode);
6187 num_modes++;
6188 }
6189 }
6190
6191 return num_modes;
6192 }
6193
6194 static int
intel_dp_connector_register(struct drm_connector * connector)6195 intel_dp_connector_register(struct drm_connector *connector)
6196 {
6197 struct drm_i915_private *i915 = to_i915(connector->dev);
6198 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6199 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
6200 struct intel_lspcon *lspcon = &dig_port->lspcon;
6201 int ret;
6202
6203 ret = intel_connector_register(connector);
6204 if (ret)
6205 return ret;
6206
6207 drm_dbg_kms(&i915->drm, "registering %s bus for %s\n",
6208 intel_dp->aux.name, connector->kdev->kobj.name);
6209
6210 intel_dp->aux.dev = connector->kdev;
6211 ret = drm_dp_aux_register(&intel_dp->aux);
6212 if (!ret)
6213 drm_dp_cec_register_connector(&intel_dp->aux, connector);
6214
6215 if (!intel_bios_encoder_is_lspcon(dig_port->base.devdata))
6216 return ret;
6217
6218 /*
6219 * ToDo: Clean this up to handle lspcon init and resume more
6220 * efficiently and streamlined.
6221 */
6222 if (lspcon_init(dig_port)) {
6223 lspcon_detect_hdr_capability(lspcon);
6224 if (lspcon->hdr_supported)
6225 drm_connector_attach_hdr_output_metadata_property(connector);
6226 }
6227
6228 return ret;
6229 }
6230
6231 static void
intel_dp_connector_unregister(struct drm_connector * connector)6232 intel_dp_connector_unregister(struct drm_connector *connector)
6233 {
6234 struct intel_dp *intel_dp = intel_attached_dp(to_intel_connector(connector));
6235
6236 drm_dp_cec_unregister_connector(&intel_dp->aux);
6237 drm_dp_aux_unregister(&intel_dp->aux);
6238 intel_connector_unregister(connector);
6239 }
6240
intel_dp_connector_sync_state(struct intel_connector * connector,const struct intel_crtc_state * crtc_state)6241 void intel_dp_connector_sync_state(struct intel_connector *connector,
6242 const struct intel_crtc_state *crtc_state)
6243 {
6244 struct drm_i915_private *i915 = to_i915(connector->base.dev);
6245
6246 if (crtc_state && crtc_state->dsc.compression_enable) {
6247 drm_WARN_ON(&i915->drm, !connector->dp.dsc_decompression_aux);
6248 connector->dp.dsc_decompression_enabled = true;
6249 } else {
6250 connector->dp.dsc_decompression_enabled = false;
6251 }
6252 }
6253
intel_dp_encoder_flush_work(struct drm_encoder * _encoder)6254 void intel_dp_encoder_flush_work(struct drm_encoder *_encoder)
6255 {
6256 struct intel_encoder *encoder = to_intel_encoder(_encoder);
6257 struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
6258 struct intel_dp *intel_dp = &dig_port->dp;
6259
6260 intel_encoder_link_check_flush_work(encoder);
6261
6262 intel_dp_mst_encoder_cleanup(dig_port);
6263
6264 intel_dp_tunnel_destroy(intel_dp);
6265
6266 intel_pps_vdd_off_sync(intel_dp);
6267
6268 /*
6269 * Ensure power off delay is respected on module remove, so that we can
6270 * reduce delays at driver probe. See pps_init_timestamps().
6271 */
6272 intel_pps_wait_power_cycle(intel_dp);
6273
6274 intel_dp_aux_fini(intel_dp);
6275 }
6276
intel_dp_encoder_suspend(struct intel_encoder * intel_encoder)6277 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
6278 {
6279 struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
6280
6281 intel_pps_vdd_off_sync(intel_dp);
6282
6283 intel_dp_tunnel_suspend(intel_dp);
6284 }
6285
intel_dp_encoder_shutdown(struct intel_encoder * intel_encoder)6286 void intel_dp_encoder_shutdown(struct intel_encoder *intel_encoder)
6287 {
6288 struct intel_dp *intel_dp = enc_to_intel_dp(intel_encoder);
6289
6290 intel_pps_wait_power_cycle(intel_dp);
6291 }
6292
intel_modeset_tile_group(struct intel_atomic_state * state,int tile_group_id)6293 static int intel_modeset_tile_group(struct intel_atomic_state *state,
6294 int tile_group_id)
6295 {
6296 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
6297 struct drm_connector_list_iter conn_iter;
6298 struct drm_connector *connector;
6299 int ret = 0;
6300
6301 drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
6302 drm_for_each_connector_iter(connector, &conn_iter) {
6303 struct drm_connector_state *conn_state;
6304 struct intel_crtc_state *crtc_state;
6305 struct intel_crtc *crtc;
6306
6307 if (!connector->has_tile ||
6308 connector->tile_group->id != tile_group_id)
6309 continue;
6310
6311 conn_state = drm_atomic_get_connector_state(&state->base,
6312 connector);
6313 if (IS_ERR(conn_state)) {
6314 ret = PTR_ERR(conn_state);
6315 break;
6316 }
6317
6318 crtc = to_intel_crtc(conn_state->crtc);
6319
6320 if (!crtc)
6321 continue;
6322
6323 crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
6324 crtc_state->uapi.mode_changed = true;
6325
6326 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
6327 if (ret)
6328 break;
6329 }
6330 drm_connector_list_iter_end(&conn_iter);
6331
6332 return ret;
6333 }
6334
intel_modeset_affected_transcoders(struct intel_atomic_state * state,u8 transcoders)6335 static int intel_modeset_affected_transcoders(struct intel_atomic_state *state, u8 transcoders)
6336 {
6337 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
6338 struct intel_crtc *crtc;
6339
6340 if (transcoders == 0)
6341 return 0;
6342
6343 for_each_intel_crtc(&dev_priv->drm, crtc) {
6344 struct intel_crtc_state *crtc_state;
6345 int ret;
6346
6347 crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
6348 if (IS_ERR(crtc_state))
6349 return PTR_ERR(crtc_state);
6350
6351 if (!crtc_state->hw.enable)
6352 continue;
6353
6354 if (!(transcoders & BIT(crtc_state->cpu_transcoder)))
6355 continue;
6356
6357 crtc_state->uapi.mode_changed = true;
6358
6359 ret = drm_atomic_add_affected_connectors(&state->base, &crtc->base);
6360 if (ret)
6361 return ret;
6362
6363 ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
6364 if (ret)
6365 return ret;
6366
6367 transcoders &= ~BIT(crtc_state->cpu_transcoder);
6368 }
6369
6370 drm_WARN_ON(&dev_priv->drm, transcoders != 0);
6371
6372 return 0;
6373 }
6374
intel_modeset_synced_crtcs(struct intel_atomic_state * state,struct drm_connector * connector)6375 static int intel_modeset_synced_crtcs(struct intel_atomic_state *state,
6376 struct drm_connector *connector)
6377 {
6378 const struct drm_connector_state *old_conn_state =
6379 drm_atomic_get_old_connector_state(&state->base, connector);
6380 const struct intel_crtc_state *old_crtc_state;
6381 struct intel_crtc *crtc;
6382 u8 transcoders;
6383
6384 crtc = to_intel_crtc(old_conn_state->crtc);
6385 if (!crtc)
6386 return 0;
6387
6388 old_crtc_state = intel_atomic_get_old_crtc_state(state, crtc);
6389
6390 if (!old_crtc_state->hw.active)
6391 return 0;
6392
6393 transcoders = old_crtc_state->sync_mode_slaves_mask;
6394 if (old_crtc_state->master_transcoder != INVALID_TRANSCODER)
6395 transcoders |= BIT(old_crtc_state->master_transcoder);
6396
6397 return intel_modeset_affected_transcoders(state,
6398 transcoders);
6399 }
6400
intel_dp_connector_atomic_check(struct drm_connector * conn,struct drm_atomic_state * _state)6401 static int intel_dp_connector_atomic_check(struct drm_connector *conn,
6402 struct drm_atomic_state *_state)
6403 {
6404 struct drm_i915_private *dev_priv = to_i915(conn->dev);
6405 struct intel_atomic_state *state = to_intel_atomic_state(_state);
6406 struct drm_connector_state *conn_state = drm_atomic_get_new_connector_state(_state, conn);
6407 struct intel_connector *intel_conn = to_intel_connector(conn);
6408 struct intel_dp *intel_dp = enc_to_intel_dp(intel_conn->encoder);
6409 int ret;
6410
6411 ret = intel_digital_connector_atomic_check(conn, &state->base);
6412 if (ret)
6413 return ret;
6414
6415 if (intel_dp_mst_source_support(intel_dp)) {
6416 ret = drm_dp_mst_root_conn_atomic_check(conn_state, &intel_dp->mst_mgr);
6417 if (ret)
6418 return ret;
6419 }
6420
6421 if (!intel_connector_needs_modeset(state, conn))
6422 return 0;
6423
6424 ret = intel_dp_tunnel_atomic_check_state(state,
6425 intel_dp,
6426 intel_conn);
6427 if (ret)
6428 return ret;
6429
6430 /*
6431 * We don't enable port sync on BDW due to missing w/as and
6432 * due to not having adjusted the modeset sequence appropriately.
6433 */
6434 if (DISPLAY_VER(dev_priv) < 9)
6435 return 0;
6436
6437 if (conn->has_tile) {
6438 ret = intel_modeset_tile_group(state, conn->tile_group->id);
6439 if (ret)
6440 return ret;
6441 }
6442
6443 return intel_modeset_synced_crtcs(state, conn);
6444 }
6445
intel_dp_oob_hotplug_event(struct drm_connector * connector,enum drm_connector_status hpd_state)6446 static void intel_dp_oob_hotplug_event(struct drm_connector *connector,
6447 enum drm_connector_status hpd_state)
6448 {
6449 struct intel_encoder *encoder = intel_attached_encoder(to_intel_connector(connector));
6450 struct drm_i915_private *i915 = to_i915(connector->dev);
6451 bool hpd_high = hpd_state == connector_status_connected;
6452 unsigned int hpd_pin = encoder->hpd_pin;
6453 bool need_work = false;
6454
6455 spin_lock_irq(&i915->irq_lock);
6456 if (hpd_high != test_bit(hpd_pin, &i915->display.hotplug.oob_hotplug_last_state)) {
6457 i915->display.hotplug.event_bits |= BIT(hpd_pin);
6458
6459 __assign_bit(hpd_pin, &i915->display.hotplug.oob_hotplug_last_state, hpd_high);
6460 need_work = true;
6461 }
6462 spin_unlock_irq(&i915->irq_lock);
6463
6464 if (need_work)
6465 intel_hpd_schedule_detection(i915);
6466 }
6467
6468 static const struct drm_connector_funcs intel_dp_connector_funcs = {
6469 .force = intel_dp_force,
6470 .fill_modes = drm_helper_probe_single_connector_modes,
6471 .atomic_get_property = intel_digital_connector_atomic_get_property,
6472 .atomic_set_property = intel_digital_connector_atomic_set_property,
6473 .late_register = intel_dp_connector_register,
6474 .early_unregister = intel_dp_connector_unregister,
6475 .destroy = intel_connector_destroy,
6476 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
6477 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
6478 .oob_hotplug_event = intel_dp_oob_hotplug_event,
6479 };
6480
6481 static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
6482 .detect_ctx = intel_dp_detect,
6483 .get_modes = intel_dp_get_modes,
6484 .mode_valid = intel_dp_mode_valid,
6485 .atomic_check = intel_dp_connector_atomic_check,
6486 };
6487
6488 enum irqreturn
intel_dp_hpd_pulse(struct intel_digital_port * dig_port,bool long_hpd)6489 intel_dp_hpd_pulse(struct intel_digital_port *dig_port, bool long_hpd)
6490 {
6491 struct drm_i915_private *i915 = to_i915(dig_port->base.base.dev);
6492 struct intel_dp *intel_dp = &dig_port->dp;
6493 u8 dpcd[DP_RECEIVER_CAP_SIZE];
6494
6495 if (dig_port->base.type == INTEL_OUTPUT_EDP &&
6496 (long_hpd || !intel_pps_have_panel_power_or_vdd(intel_dp))) {
6497 /*
6498 * vdd off can generate a long/short pulse on eDP which
6499 * would require vdd on to handle it, and thus we
6500 * would end up in an endless cycle of
6501 * "vdd off -> long/short hpd -> vdd on -> detect -> vdd off -> ..."
6502 */
6503 drm_dbg_kms(&i915->drm,
6504 "ignoring %s hpd on eDP [ENCODER:%d:%s]\n",
6505 long_hpd ? "long" : "short",
6506 dig_port->base.base.base.id,
6507 dig_port->base.base.name);
6508 return IRQ_HANDLED;
6509 }
6510
6511 drm_dbg_kms(&i915->drm, "got hpd irq on [ENCODER:%d:%s] - %s\n",
6512 dig_port->base.base.base.id,
6513 dig_port->base.base.name,
6514 long_hpd ? "long" : "short");
6515
6516 /*
6517 * TBT DP tunnels require the GFX driver to read out the DPRX caps in
6518 * response to long HPD pulses. The DP hotplug handler does that,
6519 * however the hotplug handler may be blocked by another
6520 * connector's/encoder's hotplug handler. Since the TBT CM may not
6521 * complete the DP tunnel BW request for the latter connector/encoder
6522 * waiting for this encoder's DPRX read, perform a dummy read here.
6523 */
6524 if (long_hpd)
6525 intel_dp_read_dprx_caps(intel_dp, dpcd);
6526
6527 if (long_hpd) {
6528 intel_dp->reset_link_params = true;
6529 return IRQ_NONE;
6530 }
6531
6532 if (intel_dp->is_mst) {
6533 if (!intel_dp_check_mst_status(intel_dp))
6534 return IRQ_NONE;
6535 } else if (!intel_dp_short_pulse(intel_dp)) {
6536 return IRQ_NONE;
6537 }
6538
6539 return IRQ_HANDLED;
6540 }
6541
_intel_dp_is_port_edp(struct drm_i915_private * dev_priv,const struct intel_bios_encoder_data * devdata,enum port port)6542 static bool _intel_dp_is_port_edp(struct drm_i915_private *dev_priv,
6543 const struct intel_bios_encoder_data *devdata,
6544 enum port port)
6545 {
6546 /*
6547 * eDP not supported on g4x. so bail out early just
6548 * for a bit extra safety in case the VBT is bonkers.
6549 */
6550 if (DISPLAY_VER(dev_priv) < 5)
6551 return false;
6552
6553 if (DISPLAY_VER(dev_priv) < 9 && port == PORT_A)
6554 return true;
6555
6556 return devdata && intel_bios_encoder_supports_edp(devdata);
6557 }
6558
intel_dp_is_port_edp(struct drm_i915_private * i915,enum port port)6559 bool intel_dp_is_port_edp(struct drm_i915_private *i915, enum port port)
6560 {
6561 struct intel_display *display = &i915->display;
6562 const struct intel_bios_encoder_data *devdata =
6563 intel_bios_encoder_data_lookup(display, port);
6564
6565 return _intel_dp_is_port_edp(i915, devdata, port);
6566 }
6567
6568 bool
intel_dp_has_gamut_metadata_dip(struct intel_encoder * encoder)6569 intel_dp_has_gamut_metadata_dip(struct intel_encoder *encoder)
6570 {
6571 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
6572 enum port port = encoder->port;
6573
6574 if (intel_bios_encoder_is_lspcon(encoder->devdata))
6575 return false;
6576
6577 if (DISPLAY_VER(i915) >= 11)
6578 return true;
6579
6580 if (port == PORT_A)
6581 return false;
6582
6583 if (IS_HASWELL(i915) || IS_BROADWELL(i915) ||
6584 DISPLAY_VER(i915) >= 9)
6585 return true;
6586
6587 return false;
6588 }
6589
6590 static void
intel_dp_add_properties(struct intel_dp * intel_dp,struct drm_connector * connector)6591 intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
6592 {
6593 struct drm_i915_private *dev_priv = to_i915(connector->dev);
6594 enum port port = dp_to_dig_port(intel_dp)->base.port;
6595
6596 if (!intel_dp_is_edp(intel_dp))
6597 drm_connector_attach_dp_subconnector_property(connector);
6598
6599 if (!IS_G4X(dev_priv) && port != PORT_A)
6600 intel_attach_force_audio_property(connector);
6601
6602 intel_attach_broadcast_rgb_property(connector);
6603 if (HAS_GMCH(dev_priv))
6604 drm_connector_attach_max_bpc_property(connector, 6, 10);
6605 else if (DISPLAY_VER(dev_priv) >= 5)
6606 drm_connector_attach_max_bpc_property(connector, 6, 12);
6607
6608 /* Register HDMI colorspace for case of lspcon */
6609 if (intel_bios_encoder_is_lspcon(dp_to_dig_port(intel_dp)->base.devdata)) {
6610 drm_connector_attach_content_type_property(connector);
6611 intel_attach_hdmi_colorspace_property(connector);
6612 } else {
6613 intel_attach_dp_colorspace_property(connector);
6614 }
6615
6616 if (intel_dp_has_gamut_metadata_dip(&dp_to_dig_port(intel_dp)->base))
6617 drm_connector_attach_hdr_output_metadata_property(connector);
6618
6619 if (HAS_VRR(dev_priv))
6620 drm_connector_attach_vrr_capable_property(connector);
6621 }
6622
6623 static void
intel_edp_add_properties(struct intel_dp * intel_dp)6624 intel_edp_add_properties(struct intel_dp *intel_dp)
6625 {
6626 struct intel_connector *connector = intel_dp->attached_connector;
6627 struct drm_i915_private *i915 = to_i915(connector->base.dev);
6628 const struct drm_display_mode *fixed_mode =
6629 intel_panel_preferred_fixed_mode(connector);
6630
6631 intel_attach_scaling_mode_property(&connector->base);
6632
6633 drm_connector_set_panel_orientation_with_quirk(&connector->base,
6634 i915->display.vbt.orientation,
6635 fixed_mode->hdisplay,
6636 fixed_mode->vdisplay);
6637 }
6638
intel_edp_backlight_setup(struct intel_dp * intel_dp,struct intel_connector * connector)6639 static void intel_edp_backlight_setup(struct intel_dp *intel_dp,
6640 struct intel_connector *connector)
6641 {
6642 struct drm_i915_private *i915 = dp_to_i915(intel_dp);
6643 enum pipe pipe = INVALID_PIPE;
6644
6645 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
6646 /*
6647 * Figure out the current pipe for the initial backlight setup.
6648 * If the current pipe isn't valid, try the PPS pipe, and if that
6649 * fails just assume pipe A.
6650 */
6651 pipe = vlv_active_pipe(intel_dp);
6652
6653 if (pipe != PIPE_A && pipe != PIPE_B)
6654 pipe = intel_dp->pps.pps_pipe;
6655
6656 if (pipe != PIPE_A && pipe != PIPE_B)
6657 pipe = PIPE_A;
6658 }
6659
6660 intel_backlight_setup(connector, pipe);
6661 }
6662
intel_edp_init_connector(struct intel_dp * intel_dp,struct intel_connector * intel_connector)6663 static bool intel_edp_init_connector(struct intel_dp *intel_dp,
6664 struct intel_connector *intel_connector)
6665 {
6666 struct intel_display *display = to_intel_display(intel_dp);
6667 struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
6668 struct drm_connector *connector = &intel_connector->base;
6669 struct drm_display_mode *fixed_mode;
6670 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
6671 bool has_dpcd;
6672 const struct drm_edid *drm_edid;
6673
6674 if (!intel_dp_is_edp(intel_dp))
6675 return true;
6676
6677 /*
6678 * On IBX/CPT we may get here with LVDS already registered. Since the
6679 * driver uses the only internal power sequencer available for both
6680 * eDP and LVDS bail out early in this case to prevent interfering
6681 * with an already powered-on LVDS power sequencer.
6682 */
6683 if (intel_get_lvds_encoder(dev_priv)) {
6684 drm_WARN_ON(&dev_priv->drm,
6685 !(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
6686 drm_info(&dev_priv->drm,
6687 "LVDS was detected, not registering eDP\n");
6688
6689 return false;
6690 }
6691
6692 intel_bios_init_panel_early(display, &intel_connector->panel,
6693 encoder->devdata);
6694
6695 if (!intel_pps_init(intel_dp)) {
6696 drm_info(&dev_priv->drm,
6697 "[ENCODER:%d:%s] unusable PPS, disabling eDP\n",
6698 encoder->base.base.id, encoder->base.name);
6699 /*
6700 * The BIOS may have still enabled VDD on the PPS even
6701 * though it's unusable. Make sure we turn it back off
6702 * and to release the power domain references/etc.
6703 */
6704 goto out_vdd_off;
6705 }
6706
6707 /*
6708 * Enable HPD sense for live status check.
6709 * intel_hpd_irq_setup() will turn it off again
6710 * if it's no longer needed later.
6711 *
6712 * The DPCD probe below will make sure VDD is on.
6713 */
6714 intel_hpd_enable_detection(encoder);
6715
6716 intel_alpm_init_dpcd(intel_dp);
6717
6718 /* Cache DPCD and EDID for edp. */
6719 has_dpcd = intel_edp_init_dpcd(intel_dp, intel_connector);
6720
6721 if (!has_dpcd) {
6722 /* if this fails, presume the device is a ghost */
6723 drm_info(&dev_priv->drm,
6724 "[ENCODER:%d:%s] failed to retrieve link info, disabling eDP\n",
6725 encoder->base.base.id, encoder->base.name);
6726 goto out_vdd_off;
6727 }
6728
6729 /*
6730 * VBT and straps are liars. Also check HPD as that seems
6731 * to be the most reliable piece of information available.
6732 *
6733 * ... expect on devices that forgot to hook HPD up for eDP
6734 * (eg. Acer Chromebook C710), so we'll check it only if multiple
6735 * ports are attempting to use the same AUX CH, according to VBT.
6736 */
6737 if (intel_bios_dp_has_shared_aux_ch(encoder->devdata)) {
6738 /*
6739 * If this fails, presume the DPCD answer came
6740 * from some other port using the same AUX CH.
6741 *
6742 * FIXME maybe cleaner to check this before the
6743 * DPCD read? Would need sort out the VDD handling...
6744 */
6745 if (!intel_digital_port_connected(encoder)) {
6746 drm_info(&dev_priv->drm,
6747 "[ENCODER:%d:%s] HPD is down, disabling eDP\n",
6748 encoder->base.base.id, encoder->base.name);
6749 goto out_vdd_off;
6750 }
6751
6752 /*
6753 * Unfortunately even the HPD based detection fails on
6754 * eg. Asus B360M-A (CFL+CNP), so as a last resort fall
6755 * back to checking for a VGA branch device. Only do this
6756 * on known affected platforms to minimize false positives.
6757 */
6758 if (DISPLAY_VER(dev_priv) == 9 && drm_dp_is_branch(intel_dp->dpcd) &&
6759 (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_TYPE_MASK) ==
6760 DP_DWN_STRM_PORT_TYPE_ANALOG) {
6761 drm_info(&dev_priv->drm,
6762 "[ENCODER:%d:%s] VGA converter detected, disabling eDP\n",
6763 encoder->base.base.id, encoder->base.name);
6764 goto out_vdd_off;
6765 }
6766 }
6767
6768 mutex_lock(&dev_priv->drm.mode_config.mutex);
6769 drm_edid = drm_edid_read_ddc(connector, connector->ddc);
6770 if (!drm_edid) {
6771 /* Fallback to EDID from ACPI OpRegion, if any */
6772 drm_edid = intel_opregion_get_edid(intel_connector);
6773 if (drm_edid)
6774 drm_dbg_kms(&dev_priv->drm,
6775 "[CONNECTOR:%d:%s] Using OpRegion EDID\n",
6776 connector->base.id, connector->name);
6777 }
6778 if (drm_edid) {
6779 if (drm_edid_connector_update(connector, drm_edid) ||
6780 !drm_edid_connector_add_modes(connector)) {
6781 drm_edid_connector_update(connector, NULL);
6782 drm_edid_free(drm_edid);
6783 drm_edid = ERR_PTR(-EINVAL);
6784 }
6785 } else {
6786 drm_edid = ERR_PTR(-ENOENT);
6787 }
6788
6789 intel_bios_init_panel_late(display, &intel_connector->panel, encoder->devdata,
6790 IS_ERR(drm_edid) ? NULL : drm_edid);
6791
6792 intel_panel_add_edid_fixed_modes(intel_connector, true);
6793
6794 /* MSO requires information from the EDID */
6795 intel_edp_mso_init(intel_dp);
6796
6797 /* multiply the mode clock and horizontal timings for MSO */
6798 list_for_each_entry(fixed_mode, &intel_connector->panel.fixed_modes, head)
6799 intel_edp_mso_mode_fixup(intel_connector, fixed_mode);
6800
6801 /* fallback to VBT if available for eDP */
6802 if (!intel_panel_preferred_fixed_mode(intel_connector))
6803 intel_panel_add_vbt_lfp_fixed_mode(intel_connector);
6804
6805 mutex_unlock(&dev_priv->drm.mode_config.mutex);
6806
6807 if (!intel_panel_preferred_fixed_mode(intel_connector)) {
6808 drm_info(&dev_priv->drm,
6809 "[ENCODER:%d:%s] failed to find fixed mode for the panel, disabling eDP\n",
6810 encoder->base.base.id, encoder->base.name);
6811 goto out_vdd_off;
6812 }
6813
6814 intel_panel_init(intel_connector, drm_edid);
6815
6816 intel_edp_backlight_setup(intel_dp, intel_connector);
6817
6818 intel_edp_add_properties(intel_dp);
6819
6820 intel_pps_init_late(intel_dp);
6821
6822 return true;
6823
6824 out_vdd_off:
6825 intel_pps_vdd_off_sync(intel_dp);
6826
6827 return false;
6828 }
6829
intel_dp_modeset_retry_work_fn(struct work_struct * work)6830 static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6831 {
6832 struct intel_connector *intel_connector;
6833 struct drm_connector *connector;
6834
6835 intel_connector = container_of(work, typeof(*intel_connector),
6836 modeset_retry_work);
6837 connector = &intel_connector->base;
6838 drm_dbg_kms(connector->dev, "[CONNECTOR:%d:%s]\n", connector->base.id,
6839 connector->name);
6840
6841 /* Grab the locks before changing connector property*/
6842 mutex_lock(&connector->dev->mode_config.mutex);
6843 /* Set connector link status to BAD and send a Uevent to notify
6844 * userspace to do a modeset.
6845 */
6846 drm_connector_set_link_status_property(connector,
6847 DRM_MODE_LINK_STATUS_BAD);
6848 mutex_unlock(&connector->dev->mode_config.mutex);
6849 /* Send Hotplug uevent so userspace can reprobe */
6850 drm_kms_helper_connector_hotplug_event(connector);
6851
6852 drm_connector_put(connector);
6853 }
6854
intel_dp_init_modeset_retry_work(struct intel_connector * connector)6855 void intel_dp_init_modeset_retry_work(struct intel_connector *connector)
6856 {
6857 INIT_WORK(&connector->modeset_retry_work,
6858 intel_dp_modeset_retry_work_fn);
6859 }
6860
6861 bool
intel_dp_init_connector(struct intel_digital_port * dig_port,struct intel_connector * intel_connector)6862 intel_dp_init_connector(struct intel_digital_port *dig_port,
6863 struct intel_connector *intel_connector)
6864 {
6865 struct drm_connector *connector = &intel_connector->base;
6866 struct intel_dp *intel_dp = &dig_port->dp;
6867 struct intel_encoder *intel_encoder = &dig_port->base;
6868 struct drm_device *dev = intel_encoder->base.dev;
6869 struct drm_i915_private *dev_priv = to_i915(dev);
6870 enum port port = intel_encoder->port;
6871 int type;
6872
6873 /* Initialize the work for modeset in case of link train failure */
6874 intel_dp_init_modeset_retry_work(intel_connector);
6875
6876 if (drm_WARN(dev, dig_port->max_lanes < 1,
6877 "Not enough lanes (%d) for DP on [ENCODER:%d:%s]\n",
6878 dig_port->max_lanes, intel_encoder->base.base.id,
6879 intel_encoder->base.name))
6880 return false;
6881
6882 intel_dp->reset_link_params = true;
6883 intel_dp->pps.pps_pipe = INVALID_PIPE;
6884 intel_dp->pps.active_pipe = INVALID_PIPE;
6885
6886 /* Preserve the current hw state. */
6887 intel_dp->DP = intel_de_read(dev_priv, intel_dp->output_reg);
6888 intel_dp->attached_connector = intel_connector;
6889
6890 if (_intel_dp_is_port_edp(dev_priv, intel_encoder->devdata, port)) {
6891 /*
6892 * Currently we don't support eDP on TypeC ports, although in
6893 * theory it could work on TypeC legacy ports.
6894 */
6895 drm_WARN_ON(dev, intel_encoder_is_tc(intel_encoder));
6896 type = DRM_MODE_CONNECTOR_eDP;
6897 intel_encoder->type = INTEL_OUTPUT_EDP;
6898
6899 /* eDP only on port B and/or C on vlv/chv */
6900 if (drm_WARN_ON(dev, (IS_VALLEYVIEW(dev_priv) ||
6901 IS_CHERRYVIEW(dev_priv)) &&
6902 port != PORT_B && port != PORT_C))
6903 return false;
6904 } else {
6905 type = DRM_MODE_CONNECTOR_DisplayPort;
6906 }
6907
6908 intel_dp_set_default_sink_rates(intel_dp);
6909 intel_dp_set_default_max_sink_lane_count(intel_dp);
6910
6911 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6912 intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp);
6913
6914 intel_dp_aux_init(intel_dp);
6915 intel_connector->dp.dsc_decompression_aux = &intel_dp->aux;
6916
6917 drm_dbg_kms(&dev_priv->drm,
6918 "Adding %s connector on [ENCODER:%d:%s]\n",
6919 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6920 intel_encoder->base.base.id, intel_encoder->base.name);
6921
6922 drm_connector_init_with_ddc(dev, connector, &intel_dp_connector_funcs,
6923 type, &intel_dp->aux.ddc);
6924 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6925
6926 if (!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) < 12)
6927 connector->interlace_allowed = true;
6928
6929 intel_connector->polled = DRM_CONNECTOR_POLL_HPD;
6930 intel_connector->base.polled = intel_connector->polled;
6931
6932 intel_connector_attach_encoder(intel_connector, intel_encoder);
6933
6934 if (HAS_DDI(dev_priv))
6935 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6936 else
6937 intel_connector->get_hw_state = intel_connector_get_hw_state;
6938 intel_connector->sync_state = intel_dp_connector_sync_state;
6939
6940 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6941 intel_dp_aux_fini(intel_dp);
6942 goto fail;
6943 }
6944
6945 intel_dp_set_source_rates(intel_dp);
6946 intel_dp_set_common_rates(intel_dp);
6947 intel_dp_reset_link_params(intel_dp);
6948
6949 /* init MST on ports that can support it */
6950 intel_dp_mst_encoder_init(dig_port,
6951 intel_connector->base.base.id);
6952
6953 intel_dp_add_properties(intel_dp, connector);
6954
6955 if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
6956 int ret = intel_dp_hdcp_init(dig_port, intel_connector);
6957 if (ret)
6958 drm_dbg_kms(&dev_priv->drm,
6959 "HDCP init failed, skipping.\n");
6960 }
6961
6962 intel_dp->frl.is_trained = false;
6963 intel_dp->frl.trained_rate_gbps = 0;
6964
6965 intel_psr_init(intel_dp);
6966
6967 return true;
6968
6969 fail:
6970 intel_display_power_flush_work(dev_priv);
6971 drm_connector_cleanup(connector);
6972
6973 return false;
6974 }
6975
intel_dp_mst_suspend(struct drm_i915_private * dev_priv)6976 void intel_dp_mst_suspend(struct drm_i915_private *dev_priv)
6977 {
6978 struct intel_encoder *encoder;
6979
6980 if (!HAS_DISPLAY(dev_priv))
6981 return;
6982
6983 for_each_intel_encoder(&dev_priv->drm, encoder) {
6984 struct intel_dp *intel_dp;
6985
6986 if (encoder->type != INTEL_OUTPUT_DDI)
6987 continue;
6988
6989 intel_dp = enc_to_intel_dp(encoder);
6990
6991 if (!intel_dp_mst_source_support(intel_dp))
6992 continue;
6993
6994 if (intel_dp->is_mst)
6995 drm_dp_mst_topology_mgr_suspend(&intel_dp->mst_mgr);
6996 }
6997 }
6998
intel_dp_mst_resume(struct drm_i915_private * dev_priv)6999 void intel_dp_mst_resume(struct drm_i915_private *dev_priv)
7000 {
7001 struct intel_encoder *encoder;
7002
7003 if (!HAS_DISPLAY(dev_priv))
7004 return;
7005
7006 for_each_intel_encoder(&dev_priv->drm, encoder) {
7007 struct intel_dp *intel_dp;
7008 int ret;
7009
7010 if (encoder->type != INTEL_OUTPUT_DDI)
7011 continue;
7012
7013 intel_dp = enc_to_intel_dp(encoder);
7014
7015 if (!intel_dp_mst_source_support(intel_dp))
7016 continue;
7017
7018 ret = drm_dp_mst_topology_mgr_resume(&intel_dp->mst_mgr,
7019 true);
7020 if (ret) {
7021 intel_dp->is_mst = false;
7022 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
7023 false);
7024 }
7025 }
7026 }
7027