Searched +full:0 +full:x81000000 (Results 1 – 25 of 25) sorted by relevance
| /Documentation/devicetree/bindings/pci/ |
| D | mvebu-pci.txt | 23 0x82000000 0 r MBUS_ID(0xf0, 0x01) r 0 s 32 registers area. This range entry translates the '0x82000000 0 r' PCI 33 address into the 'MBUS_ID(0xf0, 0x01) r' CPU address, which is part 34 of the internal register window (as identified by MBUS_ID(0xf0, 35 0x01)). 39 0x8t000000 s 0 MBUS_ID(w, a) 0 1 0 79 value is 0. 99 bus-range = <0x00 0xff>; 103 <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 /* Port 0.0 registers */ 104 0x82000000 0 0x42000 MBUS_ID(0xf0, 0x01) 0x42000 0 0x00002000 /* Port 2.0 registers */ [all …]
|
| D | brcm,iproc-pcie.yaml | 117 reg = <0x18012000 0x1000>; 120 interrupt-map-mask = <0 0 0 0>; 121 interrupt-map = <0 0 0 0 &gic GIC_SPI 100 IRQ_TYPE_NONE>; 123 linux,pci-domain = <0>; 125 bus-range = <0x00 0xff>; 130 ranges = <0x81000000 0 0 0x28000000 0 0x00010000>, 131 <0x82000000 0 0x20000000 0x20000000 0 0x04000000>; 133 phys = <&phy 0 5>; 137 brcm,pcie-ob-axi-offset = <0x00000000>; 155 reg = <0x18013000 0x1000>; [all …]
|
| D | pci-armada8k.txt | 32 reg = <0 0xf2600000 0 0x10000>, <0 0xf6f00000 0 0x80000>; 40 bus-range = <0 0xff>; 41 ranges = <0x81000000 0 0xf9000000 0 0xf9000000 0 0x10000 /* downstream I/O */ 42 0x82000000 0 0xf6000000 0 0xf6000000 0 0xf00000>; /* non-prefetchable memory */ 43 interrupt-map-mask = <0 0 0 0>; 44 interrupt-map = <0 0 0 0 &gic 0 GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
|
| D | axis,artpec6-pcie.txt | 28 reg = <0xf8050000 0x2000 29 0xf8040000 0x1000 30 0xc0000000 0x2000>; 36 ranges = <0x81000000 0 0 0xc0002000 0 0x00010000 38 0x82000000 0 0xc0012000 0xc0012000 0 0x1ffee000>; 40 bus-range = <0x00 0xff>; 44 interrupt-map-mask = <0 0 0 0x7>; 45 interrupt-map = <0 0 0 1 &intc GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>, 46 <0 0 0 2 &intc GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 47 <0 0 0 3 &intc GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, [all …]
|
| D | aardvark-pci.txt | 39 reg = <0 0xd0070000 0 0x20000>; 42 bus-range = <0x00 0xff>; 47 ranges = <0x82000000 0 0xe8000000 0 0xe8000000 0 0x1000000 /* Port 0 MEM */ 48 0x81000000 0 0xe9000000 0 0xe9000000 0 0x10000>; /* Port 0 IO*/ 49 interrupt-map-mask = <0 0 0 7>; 50 interrupt-map = <0 0 0 1 &pcie_intc 0>, 51 <0 0 0 2 &pcie_intc 1>, 52 <0 0 0 3 &pcie_intc 2>, 53 <0 0 0 4 &pcie_intc 3>; 54 phys = <&comphy1 0>;
|
| D | hisilicon-histb-pcie.txt | 38 - phys: List of phandle and phy mode specifier, should be 0. 44 reg = <0xf9860000 0x1000>, 45 <0xf0000000 0x2000>, 46 <0xf2000000 0x01000000>; 51 bus-range = <0 15>; 53 ranges=<0x81000000 0 0 0xf4000000 0 0x00010000 54 0x82000000 0 0xf3000000 0xf3000000 0 0x01000000>; 58 interrupt-map-mask = <0 0 0 0>; 59 interrupt-map = <0 0 0 0 &gic GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>; 65 resets = <&crg 0x18c 6>, <&crg 0x18c 5>, <&crg 0x18c 4>;
|
| D | nvidia,tegra20-pcie.txt | 27 - cell 0 specifies the bus and device numbers of the root port: 30 - cell 1 denotes the upper 32 address bits and should be 0 45 - 0x81000000: I/O memory region 46 - 0x82000000: non-prefetchable memory region 47 - 0xc2000000: prefetchable memory region 73 - pinctrl-0: phandle for the default/active state of pin configurations. 104 - If lanes 0 to 3 are used: 150 - Root port 0 uses 4 lanes, root port 1 is unused. 158 "pcie-N": where N ranges from 0 to the value specified in nvidia,num-lanes. 171 reg = <0x80003000 0x00000800 /* PADS registers */ [all …]
|
| D | toshiba,visconti-pcie.yaml | 81 reg = <0x0 0x28400000 0x0 0x00400000>, 82 <0x0 0x70000000 0x0 0x10000000>, 83 <0x0 0x28050000 0x0 0x00010000>, 84 <0x0 0x24200000 0x0 0x00002000>, 85 <0x0 0x24162000 0x0 0x00001000>; 88 bus-range = <0x00 0xff>; 95 ranges = <0x81000000 0 0x40000000 0 0x40000000 0 0x00010000>, 96 <0x82000000 0 0x50000000 0 0x50000000 0 0x20000000>; 100 interrupt-map-mask = <0 0 0 7>; 102 <0 0 0 1 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH [all …]
|
| D | socionext,uniphier-pcie.yaml | 88 reg = <0x66000000 0x1000>, <0x66010000 0x10000>, <0x2fff0000 0x10000>; 95 bus-range = <0x0 0xff>; 97 ranges = <0x81000000 0 0x00000000 0x2ffe0000 0 0x00010000>, 98 <0x82000000 0 0x00000000 0x20000000 0 0x0ffe0000>; 104 interrupts = <0 224 4>, <0 225 4>; 105 interrupt-map-mask = <0 0 0 7>; 106 interrupt-map = <0 0 0 1 &pcie_intc 0>, 107 <0 0 0 2 &pcie_intc 1>, 108 <0 0 0 3 &pcie_intc 2>, 109 <0 0 0 4 &pcie_intc 3>; [all …]
|
| D | samsung,exynos-pcie.yaml | 97 reg = <0x15700000 0x1000>, <0x156b0000 0x1000>, <0x0c000000 0x1000>; 107 pinctrl-0 = <&pcie_bus &pcie_wlanen>; 111 bus-range = <0x00 0xff>; 112 ranges = <0x81000000 0 0 0x0c001000 0 0x00010000>, 113 <0x82000000 0 0x0c011000 0x0c011000 0 0x03feefff>; 116 interrupt-map-mask = <0 0 0 0>; 117 interrupt-map = <0 0 0 0 &gic GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>;
|
| D | sifive,fu740-pcie.yaml | 94 reg = <0xe 0x00000000 0x0 0x80000000>, 95 <0xd 0xf0000000 0x0 0x10000000>, 96 <0x0 0x100d0000 0x0 0x1000>; 100 bus-range = <0x0 0xff>; 101 ranges = <0x81000000 0x0 0x60080000 0x0 0x60080000 0x0 0x10000>, /* I/O */ 102 <0x82000000 0x0 0x60090000 0x0 0x60090000 0x0 0xff70000>, /* mem */ 103 <0x82000000 0x0 0x70000000 0x0 0x70000000 0x0 0x1000000>, /* mem */ 104 … <0xc3000000 0x20 0x00000000 0x20 0x00000000 0x20 0x00000000>; /* mem prefetchable */ 105 num-lanes = <0x8>; 109 interrupt-map-mask = <0x0 0x0 0x0 0x7>; [all …]
|
| D | rockchip-dw-pcie.yaml | 50 const: 0 89 reg = <0x3 0xc0800000 0x0 0x390000>, 90 <0x0 0xfe280000 0x0 0x10000>, 91 <0x3 0x80000000 0x0 0x100000>; 93 bus-range = <0x20 0x2f>; 109 msi-map = <0x2000 &its 0x2000 0x1000>; 114 ranges = <0x81000000 0x0 0x80800000 0x3 0x80800000 0x0 0x100000>, 115 <0x83000000 0x0 0x80900000 0x3 0x80900000 0x0 0x3f700000>; 123 #address-cells = <0>;
|
| D | ti,am65-pci-host.yaml | 70 pattern: '^pcie-phy[0-1]$' 104 reg = <0x5500000 0x1000>, 105 <0x5501000 0x1000>, 106 <0x10000000 0x2000>, 107 <0x5506000 0x1000>; 112 ranges = <0x81000000 0 0 0x10020000 0 0x00010000>, 113 <0x82000000 0 0x10030000 0x10030000 0 0x07FD0000>; 114 ti,syscon-pcie-id = <&scm_conf 0x0210>; 115 ti,syscon-pcie-mode = <&scm_conf 0x4060>; 116 bus-range = <0x0 0xff>; [all …]
|
| D | rockchip,rk3399-pcie.yaml | 61 const: 0 98 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH 0>, 99 <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH 0>, 100 <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH 0>; 103 ranges = <0x83000000 0x0 0xfa000000 0x0 0xfa000000 0x0 0x600000 104 0x81000000 0x0 0xfa600000 0x0 0xfa600000 0x0 0x100000>; 106 msi-map = <0x0 &its 0x0 0x1000>; 107 reg = <0x0 0xf8000000 0x0 0x2000000>, <0x0 0xfd000000 0x0 0x1000000>; 118 pinctrl-0 = <&pcie_clkreq>; 120 interrupt-map-mask = <0 0 0 7>; [all …]
|
| D | apple,pcie.yaml | 114 reg = <0x6 0x90000000 0x0 0x1000000>, 115 <0x6 0x80000000 0x0 0x100000>, 116 <0x6 0x81000000 0x0 0x4000>, 117 <0x6 0x82000000 0x0 0x4000>, 118 <0x6 0x83000000 0x0 0x4000>; 130 iommu-map = <0x100 &dart0 1 1>, 131 <0x200 &dart1 1 1>, 132 <0x300 &dart2 1 1>; 133 iommu-map-mask = <0xff00>; 135 bus-range = <0 3>; [all …]
|
| D | ti-pci.txt | 74 ranges = <0x51000000 0x51000000 0x3000 75 0x0 0x20000000 0x10000000>; 78 reg = <0x51000000 0x2000>, <0x51002000 0x14c>, <0x1000 0x2000>; 80 interrupts = <0 232 0x4>, <0 233 0x4>; 84 ranges = <0x81000000 0 0 0x03000 0 0x00010000 85 0x82000000 0 0x20013000 0x13000 0 0xffed000>; 91 interrupt-map-mask = <0 0 0 7>; 92 interrupt-map = <0 0 0 1 &pcie_intc 1>, 93 <0 0 0 2 &pcie_intc 2>, 94 <0 0 0 3 &pcie_intc 3>, [all …]
|
| D | fsl,layerscape-pcie.yaml | 50 physical PCIe controller index starting from '0'. This is used to get 55 - description: PCIe controller index starting from '0' 160 reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */ 161 <0x20 0x00000000 0x0 0x00002000>; /* configuration space */ 163 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */ 169 bus-range = <0x0 0xff>; 170 ranges = <0x81000000 0x0 0x00000000 0x20 0x00010000 0x0 0x00010000 /* downstream I/O */ 171 … 0x82000000 0x0 0x40000000 0x20 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 174 interrupt-map-mask = <0 0 0 7>; 175 interrupt-map = <0000 0 0 1 &gic 0 0 0 109 IRQ_TYPE_LEVEL_HIGH>, [all …]
|
| D | baikal,bt1-pcie.yaml | 127 reg = <0x1f052000 0x1000>, <0x1f053000 0x1000>, <0x1bdbf000 0x1000>; 131 ranges = <0x81000000 0 0x00000000 0x1bdb0000 0 0x00008000>, 132 <0x82000000 0 0x20000000 0x08000000 0 0x13db0000>; 133 bus-range = <0x0 0xff>; 163 reset-gpios = <&port0 0 GPIO_ACTIVE_LOW>;
|
| D | fsl,imx6q-pcie.yaml | 212 reg = <0x01ffc000 0x04000>, 213 <0x01f00000 0x80000>; 218 bus-range = <0x00 0xff>; 219 ranges = <0x81000000 0 0 0x01f80000 0 0x00010000>, 220 <0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; 225 interrupt-map-mask = <0 0 0 0x7>; 226 interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 227 <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 228 <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 229 <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
|
| D | qcom,pcie.yaml | 588 reg = <0x1b500000 0x1000>, 589 <0x1b502000 0x80>, 590 <0x1b600000 0x100>, 591 <0x0ff00000 0x100000>; 594 linux,pci-domain = <0>; 595 bus-range = <0x00 0xff>; 599 ranges = <0x81000000 0 0 0x0fe00000 0 0x00100000>, 600 <0x82000000 0 0 0x08000000 0 0x07e00000>; 604 interrupt-map-mask = <0 0 0 0x7>; 605 interrupt-map = <0 0 0 1 &intc 0 36 IRQ_TYPE_LEVEL_HIGH>, [all …]
|
| D | snps,dw-pcie.yaml | 55 CDM/ELBI = 0 and CS2 = 0 or is a contiguous memory region 62 by setting CDM/ELBI = 0 and CS2 = 1. This is an intermix of 72 can be selected by setting CDM/ELBI = 1 and CS2 = 0 wires or can 83 normally mapped to the 0x0 address of this region, while eDMA 84 is available at 0x80000 base address. 149 pattern: '^dma([0-9]|1[0-5])?$' 222 reg = <0xdfc00000 0x0001000>, /* IP registers */ 223 <0xd0000000 0x0002000>; /* Configuration space */ 227 ranges = <0x81000000 0 0x00000000 0xde000000 0 0x00010000>, 228 <0x82000000 0 0xd0400000 0xd0400000 0 0x0d000000>; [all …]
|
| D | mediatek-pcie.txt | 32 where N starting from 0 to one less than the number of root ports. 80 reg = <0 0x1a000000 0 0x1000>; 88 reg = <0 0x1a140000 0 0x1000>, /* PCIe shared registers */ 89 <0 0x1a142000 0 0x1000>, /* Port0 registers */ 90 <0 0x1a143000 0 0x1000>, /* Port1 registers */ 91 <0 0x1a144000 0 0x1000>; /* Port2 registers */ 96 interrupt-map-mask = <0xf800 0 0 0>; 97 interrupt-map = <0x0000 0 0 0 &sysirq GIC_SPI 193 IRQ_TYPE_LEVEL_LOW>, 98 <0x0800 0 0 0 &sysirq GIC_SPI 194 IRQ_TYPE_LEVEL_LOW>, 99 <0x1000 0 0 0 &sysirq GIC_SPI 195 IRQ_TYPE_LEVEL_LOW>; [all …]
|
| D | nvidia,tegra194-pcie.yaml | 85 - const: p2u-0 123 0: C0 132 0 : C0 260 bus@0 { 263 ranges = <0x0 0x0 0x0 0x8 0x0>; 268 reg = <0x0 0x14180000 0x0 0x00020000>, /* appl registers (128K) */ 269 <0x0 0x38000000 0x0 0x00040000>, /* configuration space (256K) */ 270 <0x0 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */ 271 <0x0 0x38080000 0x0 0x00040000>; /* DBI reg space (256K) */ 278 linux,pci-domain = <0>; [all …]
|
| /Documentation/devicetree/bindings/mtd/ |
| D | st,stm32-fmc2-nand.yaml | 64 - description: Chip select 0 data 65 - description: Chip select 0 command 66 - description: Chip select 0 address space 89 - description: Chip select 0 data 90 - description: Chip select 0 command 91 - description: Chip select 0 address space 105 - description: Chip select 0 data 106 - description: Chip select 0 command 107 - description: Chip select 0 address space 133 reg = <0x58002000 0x1000>, [all …]
|
| /Documentation/devicetree/bindings/remoteproc/ |
| D | fsl,imx-rproc.yaml | 123 reg = <0x80000000 0x80000>; 127 reg = <0x81000000 0x80000>; 144 mboxes = <&mu 0 1
|