Home
last modified time | relevance | path

Searched full:msb (Results 1 – 25 of 58) sorted by relevance

123

/Documentation/sound/soc/
Ddai.rst38 MSB is transmitted on the falling edge of the first BCLK after LRC
42 MSB is transmitted on transition of LRC.
45 MSB is transmitted sample size BCLKs before LRC transition.
61 MSB is transmitted on falling edge of first BCLK after FRAME/SYNC.
64 MSB is transmitted on rising edge of FRAME/SYNC.
/Documentation/devicetree/bindings/gpio/
Dnetxbig-gpio-ext.txt6 - addr-gpios: GPIOs representing the address register (LSB -> MSB).
7 - data-gpios: GPIOs representing the data register (LSB -> MSB).
/Documentation/hwmon/
Dsmsc47b397.rst41 HWM Base address can be obtained from Logical Device 8, registers 0x60 (MSB)
73 LSB MSB
83 Reading the tach LSB locks the tach MSB.
89 The tach reading (TCount) is given by: (Tach MSB * 256) + (Tach LSB)
191 OUT DX,AL ; Point to HWM Base Addr MSB
193 IN AL,DX ; Get MSB of HWM Base Addr
/Documentation/ABI/testing/
Dsysfs-bus-usb-devices-usbsevseg16 MSB 0x06; LSB 0x3F, and
20 MSB 0x08; LSB 0xFF.
/Documentation/usb/
Dmisc_usbsevseg.rst20 MSB 0x06; LSB 0x3f
24 MSB 0x08; LSB 0xff
/Documentation/devicetree/bindings/input/
Dgpio-decoder.txt6 first entry representing the MSB.
/Documentation/input/devices/
Diforce-protocol.rst30 All values are hexadecimal with big-endian encoding (msb on the left). Beware,
65 01 X-Axis msb
67 03 Y-Axis msb, or brake pedal for a wheel
85 04 Address of parameter block changed (msb)
/Documentation/devicetree/bindings/hwmon/
Dgpio-fan.yaml19 ordered MSB-->LSB.
/Documentation/devicetree/bindings/thermal/
Darmada-thermal.txt25 "control MSB/control 1", with size of 4 (deprecated binding), or point
/Documentation/driver-api/nfc/
Dnfc-pn544.rst29 checksum. Firmware update messages have the length in the second (MSB)
/Documentation/devicetree/bindings/sound/
Dfsl,sai.yaml141 Configures whether the LSB or the MSB is transmitted
143 the MSB is transmitted first as default, or the LSB
Dqcom,q6dsp-lpass-ports.yaml100 0 = MSB
Daudio-graph-port.yaml82 - msb
/Documentation/devicetree/bindings/bus/
Dbrcm,gisb-arb.yaml49 appear from MSB to LSB.
/Documentation/devicetree/bindings/interrupt-controller/
Darm,vic.yaml46 LSb and ending at source 31 at MSb. A bit that is set means
/Documentation/devicetree/bindings/fpga/
Dxlnx,fpga-selectmap.yaml16 the clock, with the MSB of each byte presented to the D0 pin.
/Documentation/userspace-api/media/v4l/
Dvidioc-g-sliced-vbi-cap.rst188 | | msb | lsb | msb | lsb |
Dvidioc-enumoutput.rst67 The LSB corresponds to audio output 0, the MSB to output 31. Any
/Documentation/fb/
Darkfb.rst38 with interleaved planes (1 byte interleave), MSB first. Both modes support
Dvt8623fb.rst35 with interleaved planes (1 byte interleave), MSB first. Both modes support
Ds3fb.rst47 with interleaved planes (1 byte interleave), MSB first. Both modes support
/Documentation/virt/kvm/x86/
Dtimekeeping.rst145 set timer to read LSB only and force MSB to zero;
148 0010 - Set Timer 0 MSB mode for port 0x40
149 set timer to read MSB only and force LSB to zero;
153 set timer to read / write LSB first, then MSB;
158 0110 - Set Timer 1 MSB mode for port 0x41 - as described above
163 1010 - Set Timer 2 MSB mode for port 0x42 - as described above
184 01 = MSB only
186 11 = LSB / MSB (16-bit)
/Documentation/hid/
Dhid-alps.rst78 Byte5 Address - Byte 3 (MSB)
98 Byte5 Address - Byte 3 (MSB)
/Documentation/devicetree/bindings/eeprom/
Dat25.yaml65 For 9 bits, the MSB of the address is sent as bit 3 of the instruction
/Documentation/bpf/
Dclassic_vs_extended.rst253 (MSB) (LSB)
287 ... and four MSB bits store operation code.
350 (MSB) (LSB)

123