1 /* 2 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved. 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and/or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 */ 32 #ifndef MLX5_IFC_H 33 #define MLX5_IFC_H 34 35 #include "mlx5_ifc_fpga.h" 36 37 enum { 38 MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0, 39 MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1, 40 MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2, 41 MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3, 42 MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13, 43 MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14, 44 MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c, 45 MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d, 46 MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4, 47 MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5, 48 MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7, 49 MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc, 50 MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10, 51 MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11, 52 MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12, 53 MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8, 54 MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9, 55 MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15, 56 MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19, 57 MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a, 58 MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b, 59 MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f, 60 MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa, 61 MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb, 62 MLX5_EVENT_TYPE_CODING_FPGA_ERROR = 0x20, 63 MLX5_EVENT_TYPE_CODING_FPGA_QP_ERROR = 0x21 64 }; 65 66 enum { 67 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0, 68 MLX5_SET_HCA_CAP_OP_MOD_ETHERNET_OFFLOADS = 0x1, 69 MLX5_SET_HCA_CAP_OP_MOD_ODP = 0x2, 70 MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3, 71 MLX5_SET_HCA_CAP_OP_MOD_ROCE = 0x4, 72 MLX5_SET_HCA_CAP_OP_MOD_IPSEC = 0x15, 73 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE2 = 0x20, 74 MLX5_SET_HCA_CAP_OP_MOD_PORT_SELECTION = 0x25, 75 }; 76 77 enum { 78 MLX5_SHARED_RESOURCE_UID = 0xffff, 79 }; 80 81 enum { 82 MLX5_OBJ_TYPE_SW_ICM = 0x0008, 83 MLX5_OBJ_TYPE_GENEVE_TLV_OPT = 0x000b, 84 MLX5_OBJ_TYPE_VIRTIO_NET_Q = 0x000d, 85 MLX5_OBJ_TYPE_VIRTIO_Q_COUNTERS = 0x001c, 86 MLX5_OBJ_TYPE_MATCH_DEFINER = 0x0018, 87 MLX5_OBJ_TYPE_HEADER_MODIFY_ARGUMENT = 0x23, 88 MLX5_OBJ_TYPE_STC = 0x0040, 89 MLX5_OBJ_TYPE_RTC = 0x0041, 90 MLX5_OBJ_TYPE_STE = 0x0042, 91 MLX5_OBJ_TYPE_MODIFY_HDR_PATTERN = 0x0043, 92 MLX5_OBJ_TYPE_PAGE_TRACK = 0x46, 93 MLX5_OBJ_TYPE_MKEY = 0xff01, 94 MLX5_OBJ_TYPE_QP = 0xff02, 95 MLX5_OBJ_TYPE_PSV = 0xff03, 96 MLX5_OBJ_TYPE_RMP = 0xff04, 97 MLX5_OBJ_TYPE_XRC_SRQ = 0xff05, 98 MLX5_OBJ_TYPE_RQ = 0xff06, 99 MLX5_OBJ_TYPE_SQ = 0xff07, 100 MLX5_OBJ_TYPE_TIR = 0xff08, 101 MLX5_OBJ_TYPE_TIS = 0xff09, 102 MLX5_OBJ_TYPE_DCT = 0xff0a, 103 MLX5_OBJ_TYPE_XRQ = 0xff0b, 104 MLX5_OBJ_TYPE_RQT = 0xff0e, 105 MLX5_OBJ_TYPE_FLOW_COUNTER = 0xff0f, 106 MLX5_OBJ_TYPE_CQ = 0xff10, 107 MLX5_OBJ_TYPE_FT_ALIAS = 0xff15, 108 }; 109 110 enum { 111 MLX5_GENERAL_OBJ_TYPES_CAP_SW_ICM = (1ULL << MLX5_OBJ_TYPE_SW_ICM), 112 MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT = (1ULL << 11), 113 MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q = (1ULL << 13), 114 MLX5_GENERAL_OBJ_TYPES_CAP_HEADER_MODIFY_ARGUMENT = 115 (1ULL << MLX5_OBJ_TYPE_HEADER_MODIFY_ARGUMENT), 116 MLX5_GENERAL_OBJ_TYPES_CAP_MACSEC_OFFLOAD = (1ULL << 39), 117 }; 118 119 enum { 120 MLX5_CMD_OP_QUERY_HCA_CAP = 0x100, 121 MLX5_CMD_OP_QUERY_ADAPTER = 0x101, 122 MLX5_CMD_OP_INIT_HCA = 0x102, 123 MLX5_CMD_OP_TEARDOWN_HCA = 0x103, 124 MLX5_CMD_OP_ENABLE_HCA = 0x104, 125 MLX5_CMD_OP_DISABLE_HCA = 0x105, 126 MLX5_CMD_OP_QUERY_PAGES = 0x107, 127 MLX5_CMD_OP_MANAGE_PAGES = 0x108, 128 MLX5_CMD_OP_SET_HCA_CAP = 0x109, 129 MLX5_CMD_OP_QUERY_ISSI = 0x10a, 130 MLX5_CMD_OP_SET_ISSI = 0x10b, 131 MLX5_CMD_OP_SET_DRIVER_VERSION = 0x10d, 132 MLX5_CMD_OP_QUERY_SF_PARTITION = 0x111, 133 MLX5_CMD_OP_ALLOC_SF = 0x113, 134 MLX5_CMD_OP_DEALLOC_SF = 0x114, 135 MLX5_CMD_OP_SUSPEND_VHCA = 0x115, 136 MLX5_CMD_OP_RESUME_VHCA = 0x116, 137 MLX5_CMD_OP_QUERY_VHCA_MIGRATION_STATE = 0x117, 138 MLX5_CMD_OP_SAVE_VHCA_STATE = 0x118, 139 MLX5_CMD_OP_LOAD_VHCA_STATE = 0x119, 140 MLX5_CMD_OP_CREATE_MKEY = 0x200, 141 MLX5_CMD_OP_QUERY_MKEY = 0x201, 142 MLX5_CMD_OP_DESTROY_MKEY = 0x202, 143 MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203, 144 MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204, 145 MLX5_CMD_OP_ALLOC_MEMIC = 0x205, 146 MLX5_CMD_OP_DEALLOC_MEMIC = 0x206, 147 MLX5_CMD_OP_MODIFY_MEMIC = 0x207, 148 MLX5_CMD_OP_CREATE_EQ = 0x301, 149 MLX5_CMD_OP_DESTROY_EQ = 0x302, 150 MLX5_CMD_OP_QUERY_EQ = 0x303, 151 MLX5_CMD_OP_GEN_EQE = 0x304, 152 MLX5_CMD_OP_CREATE_CQ = 0x400, 153 MLX5_CMD_OP_DESTROY_CQ = 0x401, 154 MLX5_CMD_OP_QUERY_CQ = 0x402, 155 MLX5_CMD_OP_MODIFY_CQ = 0x403, 156 MLX5_CMD_OP_CREATE_QP = 0x500, 157 MLX5_CMD_OP_DESTROY_QP = 0x501, 158 MLX5_CMD_OP_RST2INIT_QP = 0x502, 159 MLX5_CMD_OP_INIT2RTR_QP = 0x503, 160 MLX5_CMD_OP_RTR2RTS_QP = 0x504, 161 MLX5_CMD_OP_RTS2RTS_QP = 0x505, 162 MLX5_CMD_OP_SQERR2RTS_QP = 0x506, 163 MLX5_CMD_OP_2ERR_QP = 0x507, 164 MLX5_CMD_OP_2RST_QP = 0x50a, 165 MLX5_CMD_OP_QUERY_QP = 0x50b, 166 MLX5_CMD_OP_SQD_RTS_QP = 0x50c, 167 MLX5_CMD_OP_INIT2INIT_QP = 0x50e, 168 MLX5_CMD_OP_CREATE_PSV = 0x600, 169 MLX5_CMD_OP_DESTROY_PSV = 0x601, 170 MLX5_CMD_OP_CREATE_SRQ = 0x700, 171 MLX5_CMD_OP_DESTROY_SRQ = 0x701, 172 MLX5_CMD_OP_QUERY_SRQ = 0x702, 173 MLX5_CMD_OP_ARM_RQ = 0x703, 174 MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705, 175 MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706, 176 MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707, 177 MLX5_CMD_OP_ARM_XRC_SRQ = 0x708, 178 MLX5_CMD_OP_CREATE_DCT = 0x710, 179 MLX5_CMD_OP_DESTROY_DCT = 0x711, 180 MLX5_CMD_OP_DRAIN_DCT = 0x712, 181 MLX5_CMD_OP_QUERY_DCT = 0x713, 182 MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714, 183 MLX5_CMD_OP_CREATE_XRQ = 0x717, 184 MLX5_CMD_OP_DESTROY_XRQ = 0x718, 185 MLX5_CMD_OP_QUERY_XRQ = 0x719, 186 MLX5_CMD_OP_ARM_XRQ = 0x71a, 187 MLX5_CMD_OP_QUERY_XRQ_DC_PARAMS_ENTRY = 0x725, 188 MLX5_CMD_OP_SET_XRQ_DC_PARAMS_ENTRY = 0x726, 189 MLX5_CMD_OP_QUERY_XRQ_ERROR_PARAMS = 0x727, 190 MLX5_CMD_OP_RELEASE_XRQ_ERROR = 0x729, 191 MLX5_CMD_OP_MODIFY_XRQ = 0x72a, 192 MLX5_CMD_OP_QUERY_ESW_FUNCTIONS = 0x740, 193 MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750, 194 MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751, 195 MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752, 196 MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753, 197 MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754, 198 MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755, 199 MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760, 200 MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761, 201 MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762, 202 MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763, 203 MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764, 204 MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765, 205 MLX5_CMD_OP_QUERY_VNIC_ENV = 0x76f, 206 MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770, 207 MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771, 208 MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772, 209 MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773, 210 MLX5_CMD_OP_SET_MONITOR_COUNTER = 0x774, 211 MLX5_CMD_OP_ARM_MONITOR_COUNTER = 0x775, 212 MLX5_CMD_OP_SET_PP_RATE_LIMIT = 0x780, 213 MLX5_CMD_OP_QUERY_RATE_LIMIT = 0x781, 214 MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT = 0x782, 215 MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT = 0x783, 216 MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT = 0x784, 217 MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT = 0x785, 218 MLX5_CMD_OP_CREATE_QOS_PARA_VPORT = 0x786, 219 MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT = 0x787, 220 MLX5_CMD_OP_ALLOC_PD = 0x800, 221 MLX5_CMD_OP_DEALLOC_PD = 0x801, 222 MLX5_CMD_OP_ALLOC_UAR = 0x802, 223 MLX5_CMD_OP_DEALLOC_UAR = 0x803, 224 MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804, 225 MLX5_CMD_OP_ACCESS_REG = 0x805, 226 MLX5_CMD_OP_ATTACH_TO_MCG = 0x806, 227 MLX5_CMD_OP_DETACH_FROM_MCG = 0x807, 228 MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a, 229 MLX5_CMD_OP_MAD_IFC = 0x50d, 230 MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b, 231 MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c, 232 MLX5_CMD_OP_NOP = 0x80d, 233 MLX5_CMD_OP_ALLOC_XRCD = 0x80e, 234 MLX5_CMD_OP_DEALLOC_XRCD = 0x80f, 235 MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816, 236 MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817, 237 MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822, 238 MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823, 239 MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824, 240 MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825, 241 MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826, 242 MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827, 243 MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828, 244 MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829, 245 MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a, 246 MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b, 247 MLX5_CMD_OP_SET_WOL_ROL = 0x830, 248 MLX5_CMD_OP_QUERY_WOL_ROL = 0x831, 249 MLX5_CMD_OP_CREATE_LAG = 0x840, 250 MLX5_CMD_OP_MODIFY_LAG = 0x841, 251 MLX5_CMD_OP_QUERY_LAG = 0x842, 252 MLX5_CMD_OP_DESTROY_LAG = 0x843, 253 MLX5_CMD_OP_CREATE_VPORT_LAG = 0x844, 254 MLX5_CMD_OP_DESTROY_VPORT_LAG = 0x845, 255 MLX5_CMD_OP_CREATE_TIR = 0x900, 256 MLX5_CMD_OP_MODIFY_TIR = 0x901, 257 MLX5_CMD_OP_DESTROY_TIR = 0x902, 258 MLX5_CMD_OP_QUERY_TIR = 0x903, 259 MLX5_CMD_OP_CREATE_SQ = 0x904, 260 MLX5_CMD_OP_MODIFY_SQ = 0x905, 261 MLX5_CMD_OP_DESTROY_SQ = 0x906, 262 MLX5_CMD_OP_QUERY_SQ = 0x907, 263 MLX5_CMD_OP_CREATE_RQ = 0x908, 264 MLX5_CMD_OP_MODIFY_RQ = 0x909, 265 MLX5_CMD_OP_SET_DELAY_DROP_PARAMS = 0x910, 266 MLX5_CMD_OP_DESTROY_RQ = 0x90a, 267 MLX5_CMD_OP_QUERY_RQ = 0x90b, 268 MLX5_CMD_OP_CREATE_RMP = 0x90c, 269 MLX5_CMD_OP_MODIFY_RMP = 0x90d, 270 MLX5_CMD_OP_DESTROY_RMP = 0x90e, 271 MLX5_CMD_OP_QUERY_RMP = 0x90f, 272 MLX5_CMD_OP_CREATE_TIS = 0x912, 273 MLX5_CMD_OP_MODIFY_TIS = 0x913, 274 MLX5_CMD_OP_DESTROY_TIS = 0x914, 275 MLX5_CMD_OP_QUERY_TIS = 0x915, 276 MLX5_CMD_OP_CREATE_RQT = 0x916, 277 MLX5_CMD_OP_MODIFY_RQT = 0x917, 278 MLX5_CMD_OP_DESTROY_RQT = 0x918, 279 MLX5_CMD_OP_QUERY_RQT = 0x919, 280 MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f, 281 MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930, 282 MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931, 283 MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932, 284 MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933, 285 MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934, 286 MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935, 287 MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936, 288 MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937, 289 MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938, 290 MLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939, 291 MLX5_CMD_OP_DEALLOC_FLOW_COUNTER = 0x93a, 292 MLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b, 293 MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c, 294 MLX5_CMD_OP_ALLOC_PACKET_REFORMAT_CONTEXT = 0x93d, 295 MLX5_CMD_OP_DEALLOC_PACKET_REFORMAT_CONTEXT = 0x93e, 296 MLX5_CMD_OP_QUERY_PACKET_REFORMAT_CONTEXT = 0x93f, 297 MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT = 0x940, 298 MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941, 299 MLX5_CMD_OP_QUERY_MODIFY_HEADER_CONTEXT = 0x942, 300 MLX5_CMD_OP_FPGA_CREATE_QP = 0x960, 301 MLX5_CMD_OP_FPGA_MODIFY_QP = 0x961, 302 MLX5_CMD_OP_FPGA_QUERY_QP = 0x962, 303 MLX5_CMD_OP_FPGA_DESTROY_QP = 0x963, 304 MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS = 0x964, 305 MLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00, 306 MLX5_CMD_OP_MODIFY_GENERAL_OBJECT = 0xa01, 307 MLX5_CMD_OP_QUERY_GENERAL_OBJECT = 0xa02, 308 MLX5_CMD_OP_DESTROY_GENERAL_OBJECT = 0xa03, 309 MLX5_CMD_OP_CREATE_UCTX = 0xa04, 310 MLX5_CMD_OP_DESTROY_UCTX = 0xa06, 311 MLX5_CMD_OP_CREATE_UMEM = 0xa08, 312 MLX5_CMD_OP_DESTROY_UMEM = 0xa0a, 313 MLX5_CMD_OP_SYNC_STEERING = 0xb00, 314 MLX5_CMD_OP_QUERY_VHCA_STATE = 0xb0d, 315 MLX5_CMD_OP_MODIFY_VHCA_STATE = 0xb0e, 316 MLX5_CMD_OP_SYNC_CRYPTO = 0xb12, 317 MLX5_CMD_OP_ALLOW_OTHER_VHCA_ACCESS = 0xb16, 318 MLX5_CMD_OP_GENERATE_WQE = 0xb17, 319 MLX5_CMD_OPCODE_QUERY_VUID = 0xb22, 320 MLX5_CMD_OP_MAX 321 }; 322 323 /* Valid range for general commands that don't work over an object */ 324 enum { 325 MLX5_CMD_OP_GENERAL_START = 0xb00, 326 MLX5_CMD_OP_GENERAL_END = 0xd00, 327 }; 328 329 enum { 330 MLX5_FT_NIC_RX_2_NIC_RX_RDMA = BIT(0), 331 MLX5_FT_NIC_TX_RDMA_2_NIC_TX = BIT(1), 332 }; 333 334 enum { 335 MLX5_CMD_OP_MOD_UPDATE_HEADER_MODIFY_ARGUMENT = 0x1, 336 }; 337 338 struct mlx5_ifc_flow_table_fields_supported_bits { 339 u8 outer_dmac[0x1]; 340 u8 outer_smac[0x1]; 341 u8 outer_ether_type[0x1]; 342 u8 outer_ip_version[0x1]; 343 u8 outer_first_prio[0x1]; 344 u8 outer_first_cfi[0x1]; 345 u8 outer_first_vid[0x1]; 346 u8 outer_ipv4_ttl[0x1]; 347 u8 outer_second_prio[0x1]; 348 u8 outer_second_cfi[0x1]; 349 u8 outer_second_vid[0x1]; 350 u8 reserved_at_b[0x1]; 351 u8 outer_sip[0x1]; 352 u8 outer_dip[0x1]; 353 u8 outer_frag[0x1]; 354 u8 outer_ip_protocol[0x1]; 355 u8 outer_ip_ecn[0x1]; 356 u8 outer_ip_dscp[0x1]; 357 u8 outer_udp_sport[0x1]; 358 u8 outer_udp_dport[0x1]; 359 u8 outer_tcp_sport[0x1]; 360 u8 outer_tcp_dport[0x1]; 361 u8 outer_tcp_flags[0x1]; 362 u8 outer_gre_protocol[0x1]; 363 u8 outer_gre_key[0x1]; 364 u8 outer_vxlan_vni[0x1]; 365 u8 outer_geneve_vni[0x1]; 366 u8 outer_geneve_oam[0x1]; 367 u8 outer_geneve_protocol_type[0x1]; 368 u8 outer_geneve_opt_len[0x1]; 369 u8 source_vhca_port[0x1]; 370 u8 source_eswitch_port[0x1]; 371 372 u8 inner_dmac[0x1]; 373 u8 inner_smac[0x1]; 374 u8 inner_ether_type[0x1]; 375 u8 inner_ip_version[0x1]; 376 u8 inner_first_prio[0x1]; 377 u8 inner_first_cfi[0x1]; 378 u8 inner_first_vid[0x1]; 379 u8 reserved_at_27[0x1]; 380 u8 inner_second_prio[0x1]; 381 u8 inner_second_cfi[0x1]; 382 u8 inner_second_vid[0x1]; 383 u8 reserved_at_2b[0x1]; 384 u8 inner_sip[0x1]; 385 u8 inner_dip[0x1]; 386 u8 inner_frag[0x1]; 387 u8 inner_ip_protocol[0x1]; 388 u8 inner_ip_ecn[0x1]; 389 u8 inner_ip_dscp[0x1]; 390 u8 inner_udp_sport[0x1]; 391 u8 inner_udp_dport[0x1]; 392 u8 inner_tcp_sport[0x1]; 393 u8 inner_tcp_dport[0x1]; 394 u8 inner_tcp_flags[0x1]; 395 u8 reserved_at_37[0x9]; 396 397 u8 geneve_tlv_option_0_data[0x1]; 398 u8 geneve_tlv_option_0_exist[0x1]; 399 u8 reserved_at_42[0x3]; 400 u8 outer_first_mpls_over_udp[0x4]; 401 u8 outer_first_mpls_over_gre[0x4]; 402 u8 inner_first_mpls[0x4]; 403 u8 outer_first_mpls[0x4]; 404 u8 reserved_at_55[0x2]; 405 u8 outer_esp_spi[0x1]; 406 u8 reserved_at_58[0x2]; 407 u8 bth_dst_qp[0x1]; 408 u8 reserved_at_5b[0x5]; 409 410 u8 reserved_at_60[0x18]; 411 u8 metadata_reg_c_7[0x1]; 412 u8 metadata_reg_c_6[0x1]; 413 u8 metadata_reg_c_5[0x1]; 414 u8 metadata_reg_c_4[0x1]; 415 u8 metadata_reg_c_3[0x1]; 416 u8 metadata_reg_c_2[0x1]; 417 u8 metadata_reg_c_1[0x1]; 418 u8 metadata_reg_c_0[0x1]; 419 }; 420 421 /* Table 2170 - Flow Table Fields Supported 2 Format */ 422 struct mlx5_ifc_flow_table_fields_supported_2_bits { 423 u8 reserved_at_0[0x2]; 424 u8 inner_l4_type[0x1]; 425 u8 outer_l4_type[0x1]; 426 u8 reserved_at_4[0xa]; 427 u8 bth_opcode[0x1]; 428 u8 reserved_at_f[0x1]; 429 u8 tunnel_header_0_1[0x1]; 430 u8 reserved_at_11[0xf]; 431 432 u8 reserved_at_20[0x60]; 433 }; 434 435 struct mlx5_ifc_flow_table_prop_layout_bits { 436 u8 ft_support[0x1]; 437 u8 reserved_at_1[0x1]; 438 u8 flow_counter[0x1]; 439 u8 flow_modify_en[0x1]; 440 u8 modify_root[0x1]; 441 u8 identified_miss_table_mode[0x1]; 442 u8 flow_table_modify[0x1]; 443 u8 reformat[0x1]; 444 u8 decap[0x1]; 445 u8 reset_root_to_default[0x1]; 446 u8 pop_vlan[0x1]; 447 u8 push_vlan[0x1]; 448 u8 reserved_at_c[0x1]; 449 u8 pop_vlan_2[0x1]; 450 u8 push_vlan_2[0x1]; 451 u8 reformat_and_vlan_action[0x1]; 452 u8 reserved_at_10[0x1]; 453 u8 sw_owner[0x1]; 454 u8 reformat_l3_tunnel_to_l2[0x1]; 455 u8 reformat_l2_to_l3_tunnel[0x1]; 456 u8 reformat_and_modify_action[0x1]; 457 u8 ignore_flow_level[0x1]; 458 u8 reserved_at_16[0x1]; 459 u8 table_miss_action_domain[0x1]; 460 u8 termination_table[0x1]; 461 u8 reformat_and_fwd_to_table[0x1]; 462 u8 reserved_at_1a[0x2]; 463 u8 ipsec_encrypt[0x1]; 464 u8 ipsec_decrypt[0x1]; 465 u8 sw_owner_v2[0x1]; 466 u8 reserved_at_1f[0x1]; 467 468 u8 termination_table_raw_traffic[0x1]; 469 u8 reserved_at_21[0x1]; 470 u8 log_max_ft_size[0x6]; 471 u8 log_max_modify_header_context[0x8]; 472 u8 max_modify_header_actions[0x8]; 473 u8 max_ft_level[0x8]; 474 475 u8 reformat_add_esp_trasport[0x1]; 476 u8 reformat_l2_to_l3_esp_tunnel[0x1]; 477 u8 reformat_add_esp_transport_over_udp[0x1]; 478 u8 reformat_del_esp_trasport[0x1]; 479 u8 reformat_l3_esp_tunnel_to_l2[0x1]; 480 u8 reformat_del_esp_transport_over_udp[0x1]; 481 u8 execute_aso[0x1]; 482 u8 reserved_at_47[0x19]; 483 484 u8 reserved_at_60[0x2]; 485 u8 reformat_insert[0x1]; 486 u8 reformat_remove[0x1]; 487 u8 macsec_encrypt[0x1]; 488 u8 macsec_decrypt[0x1]; 489 u8 reserved_at_66[0x2]; 490 u8 reformat_add_macsec[0x1]; 491 u8 reformat_remove_macsec[0x1]; 492 u8 reparse[0x1]; 493 u8 reserved_at_6b[0x1]; 494 u8 cross_vhca_object[0x1]; 495 u8 reformat_l2_to_l3_audp_tunnel[0x1]; 496 u8 reformat_l3_audp_tunnel_to_l2[0x1]; 497 u8 ignore_flow_level_rtc_valid[0x1]; 498 u8 reserved_at_70[0x8]; 499 u8 log_max_ft_num[0x8]; 500 501 u8 reserved_at_80[0x10]; 502 u8 log_max_flow_counter[0x8]; 503 u8 log_max_destination[0x8]; 504 505 u8 reserved_at_a0[0x18]; 506 u8 log_max_flow[0x8]; 507 508 u8 reserved_at_c0[0x40]; 509 510 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support; 511 512 struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support; 513 }; 514 515 struct mlx5_ifc_odp_per_transport_service_cap_bits { 516 u8 send[0x1]; 517 u8 receive[0x1]; 518 u8 write[0x1]; 519 u8 read[0x1]; 520 u8 atomic[0x1]; 521 u8 srq_receive[0x1]; 522 u8 reserved_at_6[0x1a]; 523 }; 524 525 struct mlx5_ifc_ipv4_layout_bits { 526 u8 reserved_at_0[0x60]; 527 528 u8 ipv4[0x20]; 529 }; 530 531 struct mlx5_ifc_ipv6_layout_bits { 532 u8 ipv6[16][0x8]; 533 }; 534 535 struct mlx5_ifc_ipv6_simple_layout_bits { 536 u8 ipv6_127_96[0x20]; 537 u8 ipv6_95_64[0x20]; 538 u8 ipv6_63_32[0x20]; 539 u8 ipv6_31_0[0x20]; 540 }; 541 542 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits { 543 struct mlx5_ifc_ipv6_simple_layout_bits ipv6_simple_layout; 544 struct mlx5_ifc_ipv6_layout_bits ipv6_layout; 545 struct mlx5_ifc_ipv4_layout_bits ipv4_layout; 546 u8 reserved_at_0[0x80]; 547 }; 548 549 enum { 550 MLX5_PACKET_L4_TYPE_NONE, 551 MLX5_PACKET_L4_TYPE_TCP, 552 MLX5_PACKET_L4_TYPE_UDP, 553 }; 554 555 struct mlx5_ifc_fte_match_set_lyr_2_4_bits { 556 u8 smac_47_16[0x20]; 557 558 u8 smac_15_0[0x10]; 559 u8 ethertype[0x10]; 560 561 u8 dmac_47_16[0x20]; 562 563 u8 dmac_15_0[0x10]; 564 u8 first_prio[0x3]; 565 u8 first_cfi[0x1]; 566 u8 first_vid[0xc]; 567 568 u8 ip_protocol[0x8]; 569 u8 ip_dscp[0x6]; 570 u8 ip_ecn[0x2]; 571 u8 cvlan_tag[0x1]; 572 u8 svlan_tag[0x1]; 573 u8 frag[0x1]; 574 u8 ip_version[0x4]; 575 u8 tcp_flags[0x9]; 576 577 u8 tcp_sport[0x10]; 578 u8 tcp_dport[0x10]; 579 580 u8 l4_type[0x2]; 581 u8 reserved_at_c2[0xe]; 582 u8 ipv4_ihl[0x4]; 583 u8 reserved_at_c4[0x4]; 584 585 u8 ttl_hoplimit[0x8]; 586 587 u8 udp_sport[0x10]; 588 u8 udp_dport[0x10]; 589 590 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6; 591 592 union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6; 593 }; 594 595 struct mlx5_ifc_nvgre_key_bits { 596 u8 hi[0x18]; 597 u8 lo[0x8]; 598 }; 599 600 union mlx5_ifc_gre_key_bits { 601 struct mlx5_ifc_nvgre_key_bits nvgre; 602 u8 key[0x20]; 603 }; 604 605 struct mlx5_ifc_fte_match_set_misc_bits { 606 u8 gre_c_present[0x1]; 607 u8 reserved_at_1[0x1]; 608 u8 gre_k_present[0x1]; 609 u8 gre_s_present[0x1]; 610 u8 source_vhca_port[0x4]; 611 u8 source_sqn[0x18]; 612 613 u8 source_eswitch_owner_vhca_id[0x10]; 614 u8 source_port[0x10]; 615 616 u8 outer_second_prio[0x3]; 617 u8 outer_second_cfi[0x1]; 618 u8 outer_second_vid[0xc]; 619 u8 inner_second_prio[0x3]; 620 u8 inner_second_cfi[0x1]; 621 u8 inner_second_vid[0xc]; 622 623 u8 outer_second_cvlan_tag[0x1]; 624 u8 inner_second_cvlan_tag[0x1]; 625 u8 outer_second_svlan_tag[0x1]; 626 u8 inner_second_svlan_tag[0x1]; 627 u8 reserved_at_64[0xc]; 628 u8 gre_protocol[0x10]; 629 630 union mlx5_ifc_gre_key_bits gre_key; 631 632 u8 vxlan_vni[0x18]; 633 u8 bth_opcode[0x8]; 634 635 u8 geneve_vni[0x18]; 636 u8 reserved_at_d8[0x6]; 637 u8 geneve_tlv_option_0_exist[0x1]; 638 u8 geneve_oam[0x1]; 639 640 u8 reserved_at_e0[0xc]; 641 u8 outer_ipv6_flow_label[0x14]; 642 643 u8 reserved_at_100[0xc]; 644 u8 inner_ipv6_flow_label[0x14]; 645 646 u8 reserved_at_120[0xa]; 647 u8 geneve_opt_len[0x6]; 648 u8 geneve_protocol_type[0x10]; 649 650 u8 reserved_at_140[0x8]; 651 u8 bth_dst_qp[0x18]; 652 u8 inner_esp_spi[0x20]; 653 u8 outer_esp_spi[0x20]; 654 u8 reserved_at_1a0[0x60]; 655 }; 656 657 struct mlx5_ifc_fte_match_mpls_bits { 658 u8 mpls_label[0x14]; 659 u8 mpls_exp[0x3]; 660 u8 mpls_s_bos[0x1]; 661 u8 mpls_ttl[0x8]; 662 }; 663 664 struct mlx5_ifc_fte_match_set_misc2_bits { 665 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls; 666 667 struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls; 668 669 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre; 670 671 struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp; 672 673 u8 metadata_reg_c_7[0x20]; 674 675 u8 metadata_reg_c_6[0x20]; 676 677 u8 metadata_reg_c_5[0x20]; 678 679 u8 metadata_reg_c_4[0x20]; 680 681 u8 metadata_reg_c_3[0x20]; 682 683 u8 metadata_reg_c_2[0x20]; 684 685 u8 metadata_reg_c_1[0x20]; 686 687 u8 metadata_reg_c_0[0x20]; 688 689 u8 metadata_reg_a[0x20]; 690 691 u8 reserved_at_1a0[0x8]; 692 693 u8 macsec_syndrome[0x8]; 694 u8 ipsec_syndrome[0x8]; 695 u8 reserved_at_1b8[0x8]; 696 697 u8 reserved_at_1c0[0x40]; 698 }; 699 700 struct mlx5_ifc_fte_match_set_misc3_bits { 701 u8 inner_tcp_seq_num[0x20]; 702 703 u8 outer_tcp_seq_num[0x20]; 704 705 u8 inner_tcp_ack_num[0x20]; 706 707 u8 outer_tcp_ack_num[0x20]; 708 709 u8 reserved_at_80[0x8]; 710 u8 outer_vxlan_gpe_vni[0x18]; 711 712 u8 outer_vxlan_gpe_next_protocol[0x8]; 713 u8 outer_vxlan_gpe_flags[0x8]; 714 u8 reserved_at_b0[0x10]; 715 716 u8 icmp_header_data[0x20]; 717 718 u8 icmpv6_header_data[0x20]; 719 720 u8 icmp_type[0x8]; 721 u8 icmp_code[0x8]; 722 u8 icmpv6_type[0x8]; 723 u8 icmpv6_code[0x8]; 724 725 u8 geneve_tlv_option_0_data[0x20]; 726 727 u8 gtpu_teid[0x20]; 728 729 u8 gtpu_msg_type[0x8]; 730 u8 gtpu_msg_flags[0x8]; 731 u8 reserved_at_170[0x10]; 732 733 u8 gtpu_dw_2[0x20]; 734 735 u8 gtpu_first_ext_dw_0[0x20]; 736 737 u8 gtpu_dw_0[0x20]; 738 739 u8 reserved_at_1e0[0x20]; 740 }; 741 742 struct mlx5_ifc_fte_match_set_misc4_bits { 743 u8 prog_sample_field_value_0[0x20]; 744 745 u8 prog_sample_field_id_0[0x20]; 746 747 u8 prog_sample_field_value_1[0x20]; 748 749 u8 prog_sample_field_id_1[0x20]; 750 751 u8 prog_sample_field_value_2[0x20]; 752 753 u8 prog_sample_field_id_2[0x20]; 754 755 u8 prog_sample_field_value_3[0x20]; 756 757 u8 prog_sample_field_id_3[0x20]; 758 759 u8 reserved_at_100[0x100]; 760 }; 761 762 struct mlx5_ifc_fte_match_set_misc5_bits { 763 u8 macsec_tag_0[0x20]; 764 765 u8 macsec_tag_1[0x20]; 766 767 u8 macsec_tag_2[0x20]; 768 769 u8 macsec_tag_3[0x20]; 770 771 u8 tunnel_header_0[0x20]; 772 773 u8 tunnel_header_1[0x20]; 774 775 u8 tunnel_header_2[0x20]; 776 777 u8 tunnel_header_3[0x20]; 778 779 u8 reserved_at_100[0x100]; 780 }; 781 782 struct mlx5_ifc_cmd_pas_bits { 783 u8 pa_h[0x20]; 784 785 u8 pa_l[0x14]; 786 u8 reserved_at_34[0xc]; 787 }; 788 789 struct mlx5_ifc_uint64_bits { 790 u8 hi[0x20]; 791 792 u8 lo[0x20]; 793 }; 794 795 enum { 796 MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0, 797 MLX5_ADS_STAT_RATE_2_5GBPS = 0x7, 798 MLX5_ADS_STAT_RATE_10GBPS = 0x8, 799 MLX5_ADS_STAT_RATE_30GBPS = 0x9, 800 MLX5_ADS_STAT_RATE_5GBPS = 0xa, 801 MLX5_ADS_STAT_RATE_20GBPS = 0xb, 802 MLX5_ADS_STAT_RATE_40GBPS = 0xc, 803 MLX5_ADS_STAT_RATE_60GBPS = 0xd, 804 MLX5_ADS_STAT_RATE_80GBPS = 0xe, 805 MLX5_ADS_STAT_RATE_120GBPS = 0xf, 806 }; 807 808 struct mlx5_ifc_ads_bits { 809 u8 fl[0x1]; 810 u8 free_ar[0x1]; 811 u8 reserved_at_2[0xe]; 812 u8 pkey_index[0x10]; 813 814 u8 plane_index[0x8]; 815 u8 grh[0x1]; 816 u8 mlid[0x7]; 817 u8 rlid[0x10]; 818 819 u8 ack_timeout[0x5]; 820 u8 reserved_at_45[0x3]; 821 u8 src_addr_index[0x8]; 822 u8 reserved_at_50[0x4]; 823 u8 stat_rate[0x4]; 824 u8 hop_limit[0x8]; 825 826 u8 reserved_at_60[0x4]; 827 u8 tclass[0x8]; 828 u8 flow_label[0x14]; 829 830 u8 rgid_rip[16][0x8]; 831 832 u8 reserved_at_100[0x4]; 833 u8 f_dscp[0x1]; 834 u8 f_ecn[0x1]; 835 u8 reserved_at_106[0x1]; 836 u8 f_eth_prio[0x1]; 837 u8 ecn[0x2]; 838 u8 dscp[0x6]; 839 u8 udp_sport[0x10]; 840 841 u8 dei_cfi[0x1]; 842 u8 eth_prio[0x3]; 843 u8 sl[0x4]; 844 u8 vhca_port_num[0x8]; 845 u8 rmac_47_32[0x10]; 846 847 u8 rmac_31_0[0x20]; 848 }; 849 850 struct mlx5_ifc_flow_table_nic_cap_bits { 851 u8 nic_rx_multi_path_tirs[0x1]; 852 u8 nic_rx_multi_path_tirs_fts[0x1]; 853 u8 allow_sniffer_and_nic_rx_shared_tir[0x1]; 854 u8 reserved_at_3[0x4]; 855 u8 sw_owner_reformat_supported[0x1]; 856 u8 reserved_at_8[0x18]; 857 858 u8 encap_general_header[0x1]; 859 u8 reserved_at_21[0xa]; 860 u8 log_max_packet_reformat_context[0x5]; 861 u8 reserved_at_30[0x6]; 862 u8 max_encap_header_size[0xa]; 863 u8 reserved_at_40[0x1c0]; 864 865 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive; 866 867 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_rdma; 868 869 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer; 870 871 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit; 872 873 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_rdma; 874 875 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer; 876 877 u8 reserved_at_e00[0x600]; 878 879 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_receive; 880 881 u8 reserved_at_1480[0x80]; 882 883 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_receive_rdma; 884 885 u8 reserved_at_1580[0x280]; 886 887 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_nic_transmit_rdma; 888 889 u8 reserved_at_1880[0x780]; 890 891 u8 sw_steering_nic_rx_action_drop_icm_address[0x40]; 892 893 u8 sw_steering_nic_tx_action_drop_icm_address[0x40]; 894 895 u8 sw_steering_nic_tx_action_allow_icm_address[0x40]; 896 897 u8 reserved_at_20c0[0x5f40]; 898 }; 899 900 struct mlx5_ifc_port_selection_cap_bits { 901 u8 reserved_at_0[0x10]; 902 u8 port_select_flow_table[0x1]; 903 u8 reserved_at_11[0x1]; 904 u8 port_select_flow_table_bypass[0x1]; 905 u8 reserved_at_13[0xd]; 906 907 u8 reserved_at_20[0x1e0]; 908 909 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_port_selection; 910 911 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_port_selection; 912 913 u8 reserved_at_480[0x7b80]; 914 }; 915 916 enum { 917 MLX5_FDB_TO_VPORT_REG_C_0 = 0x01, 918 MLX5_FDB_TO_VPORT_REG_C_1 = 0x02, 919 MLX5_FDB_TO_VPORT_REG_C_2 = 0x04, 920 MLX5_FDB_TO_VPORT_REG_C_3 = 0x08, 921 MLX5_FDB_TO_VPORT_REG_C_4 = 0x10, 922 MLX5_FDB_TO_VPORT_REG_C_5 = 0x20, 923 MLX5_FDB_TO_VPORT_REG_C_6 = 0x40, 924 MLX5_FDB_TO_VPORT_REG_C_7 = 0x80, 925 }; 926 927 struct mlx5_ifc_flow_table_eswitch_cap_bits { 928 u8 fdb_to_vport_reg_c_id[0x8]; 929 u8 reserved_at_8[0x5]; 930 u8 fdb_uplink_hairpin[0x1]; 931 u8 fdb_multi_path_any_table_limit_regc[0x1]; 932 u8 reserved_at_f[0x1]; 933 u8 fdb_dynamic_tunnel[0x1]; 934 u8 reserved_at_11[0x1]; 935 u8 fdb_multi_path_any_table[0x1]; 936 u8 reserved_at_13[0x2]; 937 u8 fdb_modify_header_fwd_to_table[0x1]; 938 u8 fdb_ipv4_ttl_modify[0x1]; 939 u8 flow_source[0x1]; 940 u8 reserved_at_18[0x2]; 941 u8 multi_fdb_encap[0x1]; 942 u8 egress_acl_forward_to_vport[0x1]; 943 u8 fdb_multi_path_to_table[0x1]; 944 u8 reserved_at_1d[0x3]; 945 946 u8 reserved_at_20[0x1e0]; 947 948 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb; 949 950 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress; 951 952 struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress; 953 954 u8 reserved_at_800[0xC00]; 955 956 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_support_2_esw_fdb; 957 958 struct mlx5_ifc_flow_table_fields_supported_2_bits ft_field_bitmask_support_2_esw_fdb; 959 960 u8 reserved_at_1500[0x300]; 961 962 u8 sw_steering_fdb_action_drop_icm_address_rx[0x40]; 963 964 u8 sw_steering_fdb_action_drop_icm_address_tx[0x40]; 965 966 u8 sw_steering_uplink_icm_address_rx[0x40]; 967 968 u8 sw_steering_uplink_icm_address_tx[0x40]; 969 970 u8 reserved_at_1900[0x6700]; 971 }; 972 973 struct mlx5_ifc_wqe_based_flow_table_cap_bits { 974 u8 reserved_at_0[0x3]; 975 u8 log_max_num_ste[0x5]; 976 u8 reserved_at_8[0x3]; 977 u8 log_max_num_stc[0x5]; 978 u8 reserved_at_10[0x3]; 979 u8 log_max_num_rtc[0x5]; 980 u8 reserved_at_18[0x3]; 981 u8 log_max_num_header_modify_pattern[0x5]; 982 983 u8 rtc_hash_split_table[0x1]; 984 u8 rtc_linear_lookup_table[0x1]; 985 u8 reserved_at_22[0x1]; 986 u8 stc_alloc_log_granularity[0x5]; 987 u8 reserved_at_28[0x3]; 988 u8 stc_alloc_log_max[0x5]; 989 u8 reserved_at_30[0x3]; 990 u8 ste_alloc_log_granularity[0x5]; 991 u8 reserved_at_38[0x3]; 992 u8 ste_alloc_log_max[0x5]; 993 994 u8 reserved_at_40[0xb]; 995 u8 rtc_reparse_mode[0x5]; 996 u8 reserved_at_50[0x3]; 997 u8 rtc_index_mode[0x5]; 998 u8 reserved_at_58[0x3]; 999 u8 rtc_log_depth_max[0x5]; 1000 1001 u8 reserved_at_60[0x10]; 1002 u8 ste_format[0x10]; 1003 1004 u8 stc_action_type[0x80]; 1005 1006 u8 header_insert_type[0x10]; 1007 u8 header_remove_type[0x10]; 1008 1009 u8 trivial_match_definer[0x20]; 1010 1011 u8 reserved_at_140[0x1b]; 1012 u8 rtc_max_num_hash_definer_gen_wqe[0x5]; 1013 1014 u8 reserved_at_160[0x18]; 1015 u8 access_index_mode[0x8]; 1016 1017 u8 reserved_at_180[0x10]; 1018 u8 ste_format_gen_wqe[0x10]; 1019 1020 u8 linear_match_definer_reg_c3[0x20]; 1021 1022 u8 fdb_jump_to_tir_stc[0x1]; 1023 u8 reserved_at_1c1[0x1f]; 1024 }; 1025 1026 struct mlx5_ifc_esw_cap_bits { 1027 u8 reserved_at_0[0x1d]; 1028 u8 merged_eswitch[0x1]; 1029 u8 reserved_at_1e[0x2]; 1030 1031 u8 reserved_at_20[0x40]; 1032 1033 u8 esw_manager_vport_number_valid[0x1]; 1034 u8 reserved_at_61[0xf]; 1035 u8 esw_manager_vport_number[0x10]; 1036 1037 u8 reserved_at_80[0x780]; 1038 }; 1039 1040 enum { 1041 MLX5_COUNTER_SOURCE_ESWITCH = 0x0, 1042 MLX5_COUNTER_FLOW_ESWITCH = 0x1, 1043 }; 1044 1045 struct mlx5_ifc_e_switch_cap_bits { 1046 u8 vport_svlan_strip[0x1]; 1047 u8 vport_cvlan_strip[0x1]; 1048 u8 vport_svlan_insert[0x1]; 1049 u8 vport_cvlan_insert_if_not_exist[0x1]; 1050 u8 vport_cvlan_insert_overwrite[0x1]; 1051 u8 reserved_at_5[0x1]; 1052 u8 vport_cvlan_insert_always[0x1]; 1053 u8 esw_shared_ingress_acl[0x1]; 1054 u8 esw_uplink_ingress_acl[0x1]; 1055 u8 root_ft_on_other_esw[0x1]; 1056 u8 reserved_at_a[0xf]; 1057 u8 esw_functions_changed[0x1]; 1058 u8 reserved_at_1a[0x1]; 1059 u8 ecpf_vport_exists[0x1]; 1060 u8 counter_eswitch_affinity[0x1]; 1061 u8 merged_eswitch[0x1]; 1062 u8 nic_vport_node_guid_modify[0x1]; 1063 u8 nic_vport_port_guid_modify[0x1]; 1064 1065 u8 vxlan_encap_decap[0x1]; 1066 u8 nvgre_encap_decap[0x1]; 1067 u8 reserved_at_22[0x1]; 1068 u8 log_max_fdb_encap_uplink[0x5]; 1069 u8 reserved_at_21[0x3]; 1070 u8 log_max_packet_reformat_context[0x5]; 1071 u8 reserved_2b[0x6]; 1072 u8 max_encap_header_size[0xa]; 1073 1074 u8 reserved_at_40[0xb]; 1075 u8 log_max_esw_sf[0x5]; 1076 u8 esw_sf_base_id[0x10]; 1077 1078 u8 reserved_at_60[0x7a0]; 1079 1080 }; 1081 1082 struct mlx5_ifc_qos_cap_bits { 1083 u8 packet_pacing[0x1]; 1084 u8 esw_scheduling[0x1]; 1085 u8 esw_bw_share[0x1]; 1086 u8 esw_rate_limit[0x1]; 1087 u8 reserved_at_4[0x1]; 1088 u8 packet_pacing_burst_bound[0x1]; 1089 u8 packet_pacing_typical_size[0x1]; 1090 u8 reserved_at_7[0x1]; 1091 u8 nic_sq_scheduling[0x1]; 1092 u8 nic_bw_share[0x1]; 1093 u8 nic_rate_limit[0x1]; 1094 u8 packet_pacing_uid[0x1]; 1095 u8 log_esw_max_sched_depth[0x4]; 1096 u8 reserved_at_10[0x10]; 1097 1098 u8 reserved_at_20[0xb]; 1099 u8 log_max_qos_nic_queue_group[0x5]; 1100 u8 reserved_at_30[0x10]; 1101 1102 u8 packet_pacing_max_rate[0x20]; 1103 1104 u8 packet_pacing_min_rate[0x20]; 1105 1106 u8 reserved_at_80[0x10]; 1107 u8 packet_pacing_rate_table_size[0x10]; 1108 1109 u8 esw_element_type[0x10]; 1110 u8 esw_tsar_type[0x10]; 1111 1112 u8 reserved_at_c0[0x10]; 1113 u8 max_qos_para_vport[0x10]; 1114 1115 u8 max_tsar_bw_share[0x20]; 1116 1117 u8 nic_element_type[0x10]; 1118 u8 nic_tsar_type[0x10]; 1119 1120 u8 reserved_at_120[0x3]; 1121 u8 log_meter_aso_granularity[0x5]; 1122 u8 reserved_at_128[0x3]; 1123 u8 log_meter_aso_max_alloc[0x5]; 1124 u8 reserved_at_130[0x3]; 1125 u8 log_max_num_meter_aso[0x5]; 1126 u8 reserved_at_138[0x8]; 1127 1128 u8 reserved_at_140[0x6c0]; 1129 }; 1130 1131 struct mlx5_ifc_debug_cap_bits { 1132 u8 core_dump_general[0x1]; 1133 u8 core_dump_qp[0x1]; 1134 u8 reserved_at_2[0x7]; 1135 u8 resource_dump[0x1]; 1136 u8 reserved_at_a[0x16]; 1137 1138 u8 reserved_at_20[0x2]; 1139 u8 stall_detect[0x1]; 1140 u8 reserved_at_23[0x1d]; 1141 1142 u8 reserved_at_40[0x7c0]; 1143 }; 1144 1145 struct mlx5_ifc_per_protocol_networking_offload_caps_bits { 1146 u8 csum_cap[0x1]; 1147 u8 vlan_cap[0x1]; 1148 u8 lro_cap[0x1]; 1149 u8 lro_psh_flag[0x1]; 1150 u8 lro_time_stamp[0x1]; 1151 u8 reserved_at_5[0x2]; 1152 u8 wqe_vlan_insert[0x1]; 1153 u8 self_lb_en_modifiable[0x1]; 1154 u8 reserved_at_9[0x2]; 1155 u8 max_lso_cap[0x5]; 1156 u8 multi_pkt_send_wqe[0x2]; 1157 u8 wqe_inline_mode[0x2]; 1158 u8 rss_ind_tbl_cap[0x4]; 1159 u8 reg_umr_sq[0x1]; 1160 u8 scatter_fcs[0x1]; 1161 u8 enhanced_multi_pkt_send_wqe[0x1]; 1162 u8 tunnel_lso_const_out_ip_id[0x1]; 1163 u8 tunnel_lro_gre[0x1]; 1164 u8 tunnel_lro_vxlan[0x1]; 1165 u8 tunnel_stateless_gre[0x1]; 1166 u8 tunnel_stateless_vxlan[0x1]; 1167 1168 u8 swp[0x1]; 1169 u8 swp_csum[0x1]; 1170 u8 swp_lso[0x1]; 1171 u8 cqe_checksum_full[0x1]; 1172 u8 tunnel_stateless_geneve_tx[0x1]; 1173 u8 tunnel_stateless_mpls_over_udp[0x1]; 1174 u8 tunnel_stateless_mpls_over_gre[0x1]; 1175 u8 tunnel_stateless_vxlan_gpe[0x1]; 1176 u8 tunnel_stateless_ipv4_over_vxlan[0x1]; 1177 u8 tunnel_stateless_ip_over_ip[0x1]; 1178 u8 insert_trailer[0x1]; 1179 u8 reserved_at_2b[0x1]; 1180 u8 tunnel_stateless_ip_over_ip_rx[0x1]; 1181 u8 tunnel_stateless_ip_over_ip_tx[0x1]; 1182 u8 reserved_at_2e[0x2]; 1183 u8 max_vxlan_udp_ports[0x8]; 1184 u8 swp_csum_l4_partial[0x1]; 1185 u8 reserved_at_39[0x5]; 1186 u8 max_geneve_opt_len[0x1]; 1187 u8 tunnel_stateless_geneve_rx[0x1]; 1188 1189 u8 reserved_at_40[0x10]; 1190 u8 lro_min_mss_size[0x10]; 1191 1192 u8 reserved_at_60[0x120]; 1193 1194 u8 lro_timer_supported_periods[4][0x20]; 1195 1196 u8 reserved_at_200[0x600]; 1197 }; 1198 1199 enum { 1200 MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING = 0x0, 1201 MLX5_TIMESTAMP_FORMAT_CAP_REAL_TIME = 0x1, 1202 MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING_AND_REAL_TIME = 0x2, 1203 }; 1204 1205 struct mlx5_ifc_roce_cap_bits { 1206 u8 roce_apm[0x1]; 1207 u8 reserved_at_1[0x3]; 1208 u8 sw_r_roce_src_udp_port[0x1]; 1209 u8 fl_rc_qp_when_roce_disabled[0x1]; 1210 u8 fl_rc_qp_when_roce_enabled[0x1]; 1211 u8 roce_cc_general[0x1]; 1212 u8 qp_ooo_transmit_default[0x1]; 1213 u8 reserved_at_9[0x15]; 1214 u8 qp_ts_format[0x2]; 1215 1216 u8 reserved_at_20[0x60]; 1217 1218 u8 reserved_at_80[0xc]; 1219 u8 l3_type[0x4]; 1220 u8 reserved_at_90[0x8]; 1221 u8 roce_version[0x8]; 1222 1223 u8 reserved_at_a0[0x10]; 1224 u8 r_roce_dest_udp_port[0x10]; 1225 1226 u8 r_roce_max_src_udp_port[0x10]; 1227 u8 r_roce_min_src_udp_port[0x10]; 1228 1229 u8 reserved_at_e0[0x10]; 1230 u8 roce_address_table_size[0x10]; 1231 1232 u8 reserved_at_100[0x700]; 1233 }; 1234 1235 struct mlx5_ifc_sync_steering_in_bits { 1236 u8 opcode[0x10]; 1237 u8 uid[0x10]; 1238 1239 u8 reserved_at_20[0x10]; 1240 u8 op_mod[0x10]; 1241 1242 u8 reserved_at_40[0xc0]; 1243 }; 1244 1245 struct mlx5_ifc_sync_steering_out_bits { 1246 u8 status[0x8]; 1247 u8 reserved_at_8[0x18]; 1248 1249 u8 syndrome[0x20]; 1250 1251 u8 reserved_at_40[0x40]; 1252 }; 1253 1254 struct mlx5_ifc_sync_crypto_in_bits { 1255 u8 opcode[0x10]; 1256 u8 uid[0x10]; 1257 1258 u8 reserved_at_20[0x10]; 1259 u8 op_mod[0x10]; 1260 1261 u8 reserved_at_40[0x20]; 1262 1263 u8 reserved_at_60[0x10]; 1264 u8 crypto_type[0x10]; 1265 1266 u8 reserved_at_80[0x80]; 1267 }; 1268 1269 struct mlx5_ifc_sync_crypto_out_bits { 1270 u8 status[0x8]; 1271 u8 reserved_at_8[0x18]; 1272 1273 u8 syndrome[0x20]; 1274 1275 u8 reserved_at_40[0x40]; 1276 }; 1277 1278 struct mlx5_ifc_device_mem_cap_bits { 1279 u8 memic[0x1]; 1280 u8 reserved_at_1[0x1f]; 1281 1282 u8 reserved_at_20[0xb]; 1283 u8 log_min_memic_alloc_size[0x5]; 1284 u8 reserved_at_30[0x8]; 1285 u8 log_max_memic_addr_alignment[0x8]; 1286 1287 u8 memic_bar_start_addr[0x40]; 1288 1289 u8 memic_bar_size[0x20]; 1290 1291 u8 max_memic_size[0x20]; 1292 1293 u8 steering_sw_icm_start_address[0x40]; 1294 1295 u8 reserved_at_100[0x8]; 1296 u8 log_header_modify_sw_icm_size[0x8]; 1297 u8 reserved_at_110[0x2]; 1298 u8 log_sw_icm_alloc_granularity[0x6]; 1299 u8 log_steering_sw_icm_size[0x8]; 1300 1301 u8 log_indirect_encap_sw_icm_size[0x8]; 1302 u8 reserved_at_128[0x10]; 1303 u8 log_header_modify_pattern_sw_icm_size[0x8]; 1304 1305 u8 header_modify_sw_icm_start_address[0x40]; 1306 1307 u8 reserved_at_180[0x40]; 1308 1309 u8 header_modify_pattern_sw_icm_start_address[0x40]; 1310 1311 u8 memic_operations[0x20]; 1312 1313 u8 reserved_at_220[0x20]; 1314 1315 u8 indirect_encap_sw_icm_start_address[0x40]; 1316 1317 u8 reserved_at_280[0x580]; 1318 }; 1319 1320 struct mlx5_ifc_device_event_cap_bits { 1321 u8 user_affiliated_events[4][0x40]; 1322 1323 u8 user_unaffiliated_events[4][0x40]; 1324 }; 1325 1326 struct mlx5_ifc_virtio_emulation_cap_bits { 1327 u8 desc_tunnel_offload_type[0x1]; 1328 u8 eth_frame_offload_type[0x1]; 1329 u8 virtio_version_1_0[0x1]; 1330 u8 device_features_bits_mask[0xd]; 1331 u8 event_mode[0x8]; 1332 u8 virtio_queue_type[0x8]; 1333 1334 u8 max_tunnel_desc[0x10]; 1335 u8 reserved_at_30[0x3]; 1336 u8 log_doorbell_stride[0x5]; 1337 u8 reserved_at_38[0x3]; 1338 u8 log_doorbell_bar_size[0x5]; 1339 1340 u8 doorbell_bar_offset[0x40]; 1341 1342 u8 max_emulated_devices[0x8]; 1343 u8 max_num_virtio_queues[0x18]; 1344 1345 u8 reserved_at_a0[0x20]; 1346 1347 u8 reserved_at_c0[0x13]; 1348 u8 desc_group_mkey_supported[0x1]; 1349 u8 freeze_to_rdy_supported[0x1]; 1350 u8 reserved_at_d5[0xb]; 1351 1352 u8 reserved_at_e0[0x20]; 1353 1354 u8 umem_1_buffer_param_a[0x20]; 1355 1356 u8 umem_1_buffer_param_b[0x20]; 1357 1358 u8 umem_2_buffer_param_a[0x20]; 1359 1360 u8 umem_2_buffer_param_b[0x20]; 1361 1362 u8 umem_3_buffer_param_a[0x20]; 1363 1364 u8 umem_3_buffer_param_b[0x20]; 1365 1366 u8 reserved_at_1c0[0x640]; 1367 }; 1368 1369 enum { 1370 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0, 1371 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2, 1372 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4, 1373 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8, 1374 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10, 1375 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20, 1376 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40, 1377 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80, 1378 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100, 1379 }; 1380 1381 enum { 1382 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1, 1383 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2, 1384 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4, 1385 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8, 1386 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10, 1387 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20, 1388 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40, 1389 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80, 1390 MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100, 1391 }; 1392 1393 struct mlx5_ifc_atomic_caps_bits { 1394 u8 reserved_at_0[0x40]; 1395 1396 u8 atomic_req_8B_endianness_mode[0x2]; 1397 u8 reserved_at_42[0x4]; 1398 u8 supported_atomic_req_8B_endianness_mode_1[0x1]; 1399 1400 u8 reserved_at_47[0x19]; 1401 1402 u8 reserved_at_60[0x20]; 1403 1404 u8 reserved_at_80[0x10]; 1405 u8 atomic_operations[0x10]; 1406 1407 u8 reserved_at_a0[0x10]; 1408 u8 atomic_size_qp[0x10]; 1409 1410 u8 reserved_at_c0[0x10]; 1411 u8 atomic_size_dc[0x10]; 1412 1413 u8 reserved_at_e0[0x720]; 1414 }; 1415 1416 struct mlx5_ifc_odp_scheme_cap_bits { 1417 u8 reserved_at_0[0x40]; 1418 1419 u8 sig[0x1]; 1420 u8 reserved_at_41[0x4]; 1421 u8 page_prefetch[0x1]; 1422 u8 reserved_at_46[0x1a]; 1423 1424 u8 reserved_at_60[0x20]; 1425 1426 struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps; 1427 1428 struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps; 1429 1430 struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps; 1431 1432 struct mlx5_ifc_odp_per_transport_service_cap_bits xrc_odp_caps; 1433 1434 struct mlx5_ifc_odp_per_transport_service_cap_bits dc_odp_caps; 1435 1436 u8 reserved_at_120[0xe0]; 1437 }; 1438 1439 struct mlx5_ifc_odp_cap_bits { 1440 struct mlx5_ifc_odp_scheme_cap_bits transport_page_fault_scheme_cap; 1441 1442 struct mlx5_ifc_odp_scheme_cap_bits memory_page_fault_scheme_cap; 1443 1444 u8 reserved_at_400[0x200]; 1445 1446 u8 mem_page_fault[0x1]; 1447 u8 reserved_at_601[0x1f]; 1448 1449 u8 reserved_at_620[0x1e0]; 1450 }; 1451 1452 struct mlx5_ifc_tls_cap_bits { 1453 u8 tls_1_2_aes_gcm_128[0x1]; 1454 u8 tls_1_3_aes_gcm_128[0x1]; 1455 u8 tls_1_2_aes_gcm_256[0x1]; 1456 u8 tls_1_3_aes_gcm_256[0x1]; 1457 u8 reserved_at_4[0x1c]; 1458 1459 u8 reserved_at_20[0x7e0]; 1460 }; 1461 1462 struct mlx5_ifc_ipsec_cap_bits { 1463 u8 ipsec_full_offload[0x1]; 1464 u8 ipsec_crypto_offload[0x1]; 1465 u8 ipsec_esn[0x1]; 1466 u8 ipsec_crypto_esp_aes_gcm_256_encrypt[0x1]; 1467 u8 ipsec_crypto_esp_aes_gcm_128_encrypt[0x1]; 1468 u8 ipsec_crypto_esp_aes_gcm_256_decrypt[0x1]; 1469 u8 ipsec_crypto_esp_aes_gcm_128_decrypt[0x1]; 1470 u8 reserved_at_7[0x4]; 1471 u8 log_max_ipsec_offload[0x5]; 1472 u8 reserved_at_10[0x10]; 1473 1474 u8 min_log_ipsec_full_replay_window[0x8]; 1475 u8 max_log_ipsec_full_replay_window[0x8]; 1476 u8 reserved_at_30[0x7d0]; 1477 }; 1478 1479 struct mlx5_ifc_macsec_cap_bits { 1480 u8 macsec_epn[0x1]; 1481 u8 reserved_at_1[0x2]; 1482 u8 macsec_crypto_esp_aes_gcm_256_encrypt[0x1]; 1483 u8 macsec_crypto_esp_aes_gcm_128_encrypt[0x1]; 1484 u8 macsec_crypto_esp_aes_gcm_256_decrypt[0x1]; 1485 u8 macsec_crypto_esp_aes_gcm_128_decrypt[0x1]; 1486 u8 reserved_at_7[0x4]; 1487 u8 log_max_macsec_offload[0x5]; 1488 u8 reserved_at_10[0x10]; 1489 1490 u8 min_log_macsec_full_replay_window[0x8]; 1491 u8 max_log_macsec_full_replay_window[0x8]; 1492 u8 reserved_at_30[0x10]; 1493 1494 u8 reserved_at_40[0x7c0]; 1495 }; 1496 1497 enum { 1498 MLX5_WQ_TYPE_LINKED_LIST = 0x0, 1499 MLX5_WQ_TYPE_CYCLIC = 0x1, 1500 MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2, 1501 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3, 1502 }; 1503 1504 enum { 1505 MLX5_WQ_END_PAD_MODE_NONE = 0x0, 1506 MLX5_WQ_END_PAD_MODE_ALIGN = 0x1, 1507 }; 1508 1509 enum { 1510 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0, 1511 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1, 1512 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2, 1513 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3, 1514 MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4, 1515 }; 1516 1517 enum { 1518 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0, 1519 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1, 1520 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2, 1521 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3, 1522 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4, 1523 MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5, 1524 }; 1525 1526 enum { 1527 MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0, 1528 MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1, 1529 }; 1530 1531 enum { 1532 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0, 1533 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1, 1534 MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3, 1535 }; 1536 1537 enum { 1538 MLX5_CAP_PORT_TYPE_IB = 0x0, 1539 MLX5_CAP_PORT_TYPE_ETH = 0x1, 1540 }; 1541 1542 enum { 1543 MLX5_CAP_UMR_FENCE_STRONG = 0x0, 1544 MLX5_CAP_UMR_FENCE_SMALL = 0x1, 1545 MLX5_CAP_UMR_FENCE_NONE = 0x2, 1546 }; 1547 1548 enum { 1549 MLX5_FLEX_IPV4_OVER_VXLAN_ENABLED = 1 << 0, 1550 MLX5_FLEX_IPV6_OVER_VXLAN_ENABLED = 1 << 1, 1551 MLX5_FLEX_IPV6_OVER_IP_ENABLED = 1 << 2, 1552 MLX5_FLEX_PARSER_GENEVE_ENABLED = 1 << 3, 1553 MLX5_FLEX_PARSER_MPLS_OVER_GRE_ENABLED = 1 << 4, 1554 MLX5_FLEX_PARSER_MPLS_OVER_UDP_ENABLED = 1 << 5, 1555 MLX5_FLEX_P_BIT_VXLAN_GPE_ENABLED = 1 << 6, 1556 MLX5_FLEX_PARSER_VXLAN_GPE_ENABLED = 1 << 7, 1557 MLX5_FLEX_PARSER_ICMP_V4_ENABLED = 1 << 8, 1558 MLX5_FLEX_PARSER_ICMP_V6_ENABLED = 1 << 9, 1559 MLX5_FLEX_PARSER_GENEVE_TLV_OPTION_0_ENABLED = 1 << 10, 1560 MLX5_FLEX_PARSER_GTPU_ENABLED = 1 << 11, 1561 MLX5_FLEX_PARSER_GTPU_DW_2_ENABLED = 1 << 16, 1562 MLX5_FLEX_PARSER_GTPU_FIRST_EXT_DW_0_ENABLED = 1 << 17, 1563 MLX5_FLEX_PARSER_GTPU_DW_0_ENABLED = 1 << 18, 1564 MLX5_FLEX_PARSER_GTPU_TEID_ENABLED = 1 << 19, 1565 }; 1566 1567 enum { 1568 MLX5_UCTX_CAP_RAW_TX = 1UL << 0, 1569 MLX5_UCTX_CAP_INTERNAL_DEV_RES = 1UL << 1, 1570 }; 1571 1572 #define MLX5_FC_BULK_SIZE_FACTOR 128 1573 1574 enum mlx5_fc_bulk_alloc_bitmask { 1575 MLX5_FC_BULK_128 = (1 << 0), 1576 MLX5_FC_BULK_256 = (1 << 1), 1577 MLX5_FC_BULK_512 = (1 << 2), 1578 MLX5_FC_BULK_1024 = (1 << 3), 1579 MLX5_FC_BULK_2048 = (1 << 4), 1580 MLX5_FC_BULK_4096 = (1 << 5), 1581 MLX5_FC_BULK_8192 = (1 << 6), 1582 MLX5_FC_BULK_16384 = (1 << 7), 1583 }; 1584 1585 #define MLX5_FC_BULK_NUM_FCS(fc_enum) (MLX5_FC_BULK_SIZE_FACTOR * (fc_enum)) 1586 1587 #define MLX5_FT_MAX_MULTIPATH_LEVEL 63 1588 1589 enum { 1590 MLX5_STEERING_FORMAT_CONNECTX_5 = 0, 1591 MLX5_STEERING_FORMAT_CONNECTX_6DX = 1, 1592 MLX5_STEERING_FORMAT_CONNECTX_7 = 2, 1593 }; 1594 1595 struct mlx5_ifc_cmd_hca_cap_bits { 1596 u8 reserved_at_0[0x6]; 1597 u8 page_request_disable[0x1]; 1598 u8 reserved_at_7[0x9]; 1599 u8 shared_object_to_user_object_allowed[0x1]; 1600 u8 reserved_at_13[0xe]; 1601 u8 vhca_resource_manager[0x1]; 1602 1603 u8 hca_cap_2[0x1]; 1604 u8 create_lag_when_not_master_up[0x1]; 1605 u8 dtor[0x1]; 1606 u8 event_on_vhca_state_teardown_request[0x1]; 1607 u8 event_on_vhca_state_in_use[0x1]; 1608 u8 event_on_vhca_state_active[0x1]; 1609 u8 event_on_vhca_state_allocated[0x1]; 1610 u8 event_on_vhca_state_invalid[0x1]; 1611 u8 reserved_at_28[0x8]; 1612 u8 vhca_id[0x10]; 1613 1614 u8 reserved_at_40[0x40]; 1615 1616 u8 log_max_srq_sz[0x8]; 1617 u8 log_max_qp_sz[0x8]; 1618 u8 event_cap[0x1]; 1619 u8 reserved_at_91[0x2]; 1620 u8 isolate_vl_tc_new[0x1]; 1621 u8 reserved_at_94[0x4]; 1622 u8 prio_tag_required[0x1]; 1623 u8 reserved_at_99[0x2]; 1624 u8 log_max_qp[0x5]; 1625 1626 u8 reserved_at_a0[0x3]; 1627 u8 ece_support[0x1]; 1628 u8 reserved_at_a4[0x5]; 1629 u8 reg_c_preserve[0x1]; 1630 u8 reserved_at_aa[0x1]; 1631 u8 log_max_srq[0x5]; 1632 u8 reserved_at_b0[0x1]; 1633 u8 uplink_follow[0x1]; 1634 u8 ts_cqe_to_dest_cqn[0x1]; 1635 u8 reserved_at_b3[0x6]; 1636 u8 go_back_n[0x1]; 1637 u8 reserved_at_ba[0x6]; 1638 1639 u8 max_sgl_for_optimized_performance[0x8]; 1640 u8 log_max_cq_sz[0x8]; 1641 u8 relaxed_ordering_write_umr[0x1]; 1642 u8 relaxed_ordering_read_umr[0x1]; 1643 u8 reserved_at_d2[0x7]; 1644 u8 virtio_net_device_emualtion_manager[0x1]; 1645 u8 virtio_blk_device_emualtion_manager[0x1]; 1646 u8 log_max_cq[0x5]; 1647 1648 u8 log_max_eq_sz[0x8]; 1649 u8 relaxed_ordering_write[0x1]; 1650 u8 relaxed_ordering_read_pci_enabled[0x1]; 1651 u8 log_max_mkey[0x6]; 1652 u8 reserved_at_f0[0x6]; 1653 u8 terminate_scatter_list_mkey[0x1]; 1654 u8 repeated_mkey[0x1]; 1655 u8 dump_fill_mkey[0x1]; 1656 u8 reserved_at_f9[0x2]; 1657 u8 fast_teardown[0x1]; 1658 u8 log_max_eq[0x4]; 1659 1660 u8 max_indirection[0x8]; 1661 u8 fixed_buffer_size[0x1]; 1662 u8 log_max_mrw_sz[0x7]; 1663 u8 force_teardown[0x1]; 1664 u8 reserved_at_111[0x1]; 1665 u8 log_max_bsf_list_size[0x6]; 1666 u8 umr_extended_translation_offset[0x1]; 1667 u8 null_mkey[0x1]; 1668 u8 log_max_klm_list_size[0x6]; 1669 1670 u8 reserved_at_120[0x2]; 1671 u8 qpc_extension[0x1]; 1672 u8 reserved_at_123[0x7]; 1673 u8 log_max_ra_req_dc[0x6]; 1674 u8 reserved_at_130[0x2]; 1675 u8 eth_wqe_too_small[0x1]; 1676 u8 reserved_at_133[0x6]; 1677 u8 vnic_env_cq_overrun[0x1]; 1678 u8 log_max_ra_res_dc[0x6]; 1679 1680 u8 reserved_at_140[0x5]; 1681 u8 release_all_pages[0x1]; 1682 u8 must_not_use[0x1]; 1683 u8 reserved_at_147[0x2]; 1684 u8 roce_accl[0x1]; 1685 u8 log_max_ra_req_qp[0x6]; 1686 u8 reserved_at_150[0xa]; 1687 u8 log_max_ra_res_qp[0x6]; 1688 1689 u8 end_pad[0x1]; 1690 u8 cc_query_allowed[0x1]; 1691 u8 cc_modify_allowed[0x1]; 1692 u8 start_pad[0x1]; 1693 u8 cache_line_128byte[0x1]; 1694 u8 reserved_at_165[0x4]; 1695 u8 rts2rts_qp_counters_set_id[0x1]; 1696 u8 reserved_at_16a[0x2]; 1697 u8 vnic_env_int_rq_oob[0x1]; 1698 u8 sbcam_reg[0x1]; 1699 u8 reserved_at_16e[0x1]; 1700 u8 qcam_reg[0x1]; 1701 u8 gid_table_size[0x10]; 1702 1703 u8 out_of_seq_cnt[0x1]; 1704 u8 vport_counters[0x1]; 1705 u8 retransmission_q_counters[0x1]; 1706 u8 debug[0x1]; 1707 u8 modify_rq_counter_set_id[0x1]; 1708 u8 rq_delay_drop[0x1]; 1709 u8 max_qp_cnt[0xa]; 1710 u8 pkey_table_size[0x10]; 1711 1712 u8 vport_group_manager[0x1]; 1713 u8 vhca_group_manager[0x1]; 1714 u8 ib_virt[0x1]; 1715 u8 eth_virt[0x1]; 1716 u8 vnic_env_queue_counters[0x1]; 1717 u8 ets[0x1]; 1718 u8 nic_flow_table[0x1]; 1719 u8 eswitch_manager[0x1]; 1720 u8 device_memory[0x1]; 1721 u8 mcam_reg[0x1]; 1722 u8 pcam_reg[0x1]; 1723 u8 local_ca_ack_delay[0x5]; 1724 u8 port_module_event[0x1]; 1725 u8 enhanced_error_q_counters[0x1]; 1726 u8 ports_check[0x1]; 1727 u8 reserved_at_1b3[0x1]; 1728 u8 disable_link_up[0x1]; 1729 u8 beacon_led[0x1]; 1730 u8 port_type[0x2]; 1731 u8 num_ports[0x8]; 1732 1733 u8 reserved_at_1c0[0x1]; 1734 u8 pps[0x1]; 1735 u8 pps_modify[0x1]; 1736 u8 log_max_msg[0x5]; 1737 u8 reserved_at_1c8[0x4]; 1738 u8 max_tc[0x4]; 1739 u8 temp_warn_event[0x1]; 1740 u8 dcbx[0x1]; 1741 u8 general_notification_event[0x1]; 1742 u8 reserved_at_1d3[0x2]; 1743 u8 fpga[0x1]; 1744 u8 rol_s[0x1]; 1745 u8 rol_g[0x1]; 1746 u8 reserved_at_1d8[0x1]; 1747 u8 wol_s[0x1]; 1748 u8 wol_g[0x1]; 1749 u8 wol_a[0x1]; 1750 u8 wol_b[0x1]; 1751 u8 wol_m[0x1]; 1752 u8 wol_u[0x1]; 1753 u8 wol_p[0x1]; 1754 1755 u8 stat_rate_support[0x10]; 1756 u8 reserved_at_1f0[0x1]; 1757 u8 pci_sync_for_fw_update_event[0x1]; 1758 u8 reserved_at_1f2[0x6]; 1759 u8 init2_lag_tx_port_affinity[0x1]; 1760 u8 reserved_at_1fa[0x2]; 1761 u8 wqe_based_flow_table_update_cap[0x1]; 1762 u8 cqe_version[0x4]; 1763 1764 u8 compact_address_vector[0x1]; 1765 u8 striding_rq[0x1]; 1766 u8 reserved_at_202[0x1]; 1767 u8 ipoib_enhanced_offloads[0x1]; 1768 u8 ipoib_basic_offloads[0x1]; 1769 u8 reserved_at_205[0x1]; 1770 u8 repeated_block_disabled[0x1]; 1771 u8 umr_modify_entity_size_disabled[0x1]; 1772 u8 umr_modify_atomic_disabled[0x1]; 1773 u8 umr_indirect_mkey_disabled[0x1]; 1774 u8 umr_fence[0x2]; 1775 u8 dc_req_scat_data_cqe[0x1]; 1776 u8 reserved_at_20d[0x2]; 1777 u8 drain_sigerr[0x1]; 1778 u8 cmdif_checksum[0x2]; 1779 u8 sigerr_cqe[0x1]; 1780 u8 reserved_at_213[0x1]; 1781 u8 wq_signature[0x1]; 1782 u8 sctr_data_cqe[0x1]; 1783 u8 reserved_at_216[0x1]; 1784 u8 sho[0x1]; 1785 u8 tph[0x1]; 1786 u8 rf[0x1]; 1787 u8 dct[0x1]; 1788 u8 qos[0x1]; 1789 u8 eth_net_offloads[0x1]; 1790 u8 roce[0x1]; 1791 u8 atomic[0x1]; 1792 u8 reserved_at_21f[0x1]; 1793 1794 u8 cq_oi[0x1]; 1795 u8 cq_resize[0x1]; 1796 u8 cq_moderation[0x1]; 1797 u8 cq_period_mode_modify[0x1]; 1798 u8 reserved_at_224[0x2]; 1799 u8 cq_eq_remap[0x1]; 1800 u8 pg[0x1]; 1801 u8 block_lb_mc[0x1]; 1802 u8 reserved_at_229[0x1]; 1803 u8 scqe_break_moderation[0x1]; 1804 u8 cq_period_start_from_cqe[0x1]; 1805 u8 cd[0x1]; 1806 u8 reserved_at_22d[0x1]; 1807 u8 apm[0x1]; 1808 u8 vector_calc[0x1]; 1809 u8 umr_ptr_rlky[0x1]; 1810 u8 imaicl[0x1]; 1811 u8 qp_packet_based[0x1]; 1812 u8 reserved_at_233[0x3]; 1813 u8 qkv[0x1]; 1814 u8 pkv[0x1]; 1815 u8 set_deth_sqpn[0x1]; 1816 u8 reserved_at_239[0x3]; 1817 u8 xrc[0x1]; 1818 u8 ud[0x1]; 1819 u8 uc[0x1]; 1820 u8 rc[0x1]; 1821 1822 u8 uar_4k[0x1]; 1823 u8 reserved_at_241[0x7]; 1824 u8 fl_rc_qp_when_roce_disabled[0x1]; 1825 u8 regexp_params[0x1]; 1826 u8 uar_sz[0x6]; 1827 u8 port_selection_cap[0x1]; 1828 u8 reserved_at_251[0x1]; 1829 u8 umem_uid_0[0x1]; 1830 u8 reserved_at_253[0x5]; 1831 u8 log_pg_sz[0x8]; 1832 1833 u8 bf[0x1]; 1834 u8 driver_version[0x1]; 1835 u8 pad_tx_eth_packet[0x1]; 1836 u8 reserved_at_263[0x3]; 1837 u8 mkey_by_name[0x1]; 1838 u8 reserved_at_267[0x4]; 1839 1840 u8 log_bf_reg_size[0x5]; 1841 1842 u8 reserved_at_270[0x3]; 1843 u8 qp_error_syndrome[0x1]; 1844 u8 reserved_at_274[0x2]; 1845 u8 lag_dct[0x2]; 1846 u8 lag_tx_port_affinity[0x1]; 1847 u8 lag_native_fdb_selection[0x1]; 1848 u8 reserved_at_27a[0x1]; 1849 u8 lag_master[0x1]; 1850 u8 num_lag_ports[0x4]; 1851 1852 u8 reserved_at_280[0x10]; 1853 u8 max_wqe_sz_sq[0x10]; 1854 1855 u8 reserved_at_2a0[0xb]; 1856 u8 shampo[0x1]; 1857 u8 reserved_at_2ac[0x4]; 1858 u8 max_wqe_sz_rq[0x10]; 1859 1860 u8 max_flow_counter_31_16[0x10]; 1861 u8 max_wqe_sz_sq_dc[0x10]; 1862 1863 u8 reserved_at_2e0[0x7]; 1864 u8 max_qp_mcg[0x19]; 1865 1866 u8 reserved_at_300[0x10]; 1867 u8 flow_counter_bulk_alloc[0x8]; 1868 u8 log_max_mcg[0x8]; 1869 1870 u8 reserved_at_320[0x3]; 1871 u8 log_max_transport_domain[0x5]; 1872 u8 reserved_at_328[0x2]; 1873 u8 relaxed_ordering_read[0x1]; 1874 u8 log_max_pd[0x5]; 1875 u8 reserved_at_330[0x5]; 1876 u8 pcie_reset_using_hotreset_method[0x1]; 1877 u8 pci_sync_for_fw_update_with_driver_unload[0x1]; 1878 u8 vnic_env_cnt_steering_fail[0x1]; 1879 u8 vport_counter_local_loopback[0x1]; 1880 u8 q_counter_aggregation[0x1]; 1881 u8 q_counter_other_vport[0x1]; 1882 u8 log_max_xrcd[0x5]; 1883 1884 u8 nic_receive_steering_discard[0x1]; 1885 u8 receive_discard_vport_down[0x1]; 1886 u8 transmit_discard_vport_down[0x1]; 1887 u8 eq_overrun_count[0x1]; 1888 u8 reserved_at_344[0x1]; 1889 u8 invalid_command_count[0x1]; 1890 u8 quota_exceeded_count[0x1]; 1891 u8 reserved_at_347[0x1]; 1892 u8 log_max_flow_counter_bulk[0x8]; 1893 u8 max_flow_counter_15_0[0x10]; 1894 1895 1896 u8 reserved_at_360[0x3]; 1897 u8 log_max_rq[0x5]; 1898 u8 reserved_at_368[0x3]; 1899 u8 log_max_sq[0x5]; 1900 u8 reserved_at_370[0x3]; 1901 u8 log_max_tir[0x5]; 1902 u8 reserved_at_378[0x3]; 1903 u8 log_max_tis[0x5]; 1904 1905 u8 basic_cyclic_rcv_wqe[0x1]; 1906 u8 reserved_at_381[0x2]; 1907 u8 log_max_rmp[0x5]; 1908 u8 reserved_at_388[0x3]; 1909 u8 log_max_rqt[0x5]; 1910 u8 reserved_at_390[0x3]; 1911 u8 log_max_rqt_size[0x5]; 1912 u8 reserved_at_398[0x3]; 1913 u8 log_max_tis_per_sq[0x5]; 1914 1915 u8 ext_stride_num_range[0x1]; 1916 u8 roce_rw_supported[0x1]; 1917 u8 log_max_current_uc_list_wr_supported[0x1]; 1918 u8 log_max_stride_sz_rq[0x5]; 1919 u8 reserved_at_3a8[0x3]; 1920 u8 log_min_stride_sz_rq[0x5]; 1921 u8 reserved_at_3b0[0x3]; 1922 u8 log_max_stride_sz_sq[0x5]; 1923 u8 reserved_at_3b8[0x3]; 1924 u8 log_min_stride_sz_sq[0x5]; 1925 1926 u8 hairpin[0x1]; 1927 u8 reserved_at_3c1[0x2]; 1928 u8 log_max_hairpin_queues[0x5]; 1929 u8 reserved_at_3c8[0x3]; 1930 u8 log_max_hairpin_wq_data_sz[0x5]; 1931 u8 reserved_at_3d0[0x3]; 1932 u8 log_max_hairpin_num_packets[0x5]; 1933 u8 reserved_at_3d8[0x3]; 1934 u8 log_max_wq_sz[0x5]; 1935 1936 u8 nic_vport_change_event[0x1]; 1937 u8 disable_local_lb_uc[0x1]; 1938 u8 disable_local_lb_mc[0x1]; 1939 u8 log_min_hairpin_wq_data_sz[0x5]; 1940 u8 reserved_at_3e8[0x1]; 1941 u8 silent_mode[0x1]; 1942 u8 vhca_state[0x1]; 1943 u8 log_max_vlan_list[0x5]; 1944 u8 reserved_at_3f0[0x3]; 1945 u8 log_max_current_mc_list[0x5]; 1946 u8 reserved_at_3f8[0x3]; 1947 u8 log_max_current_uc_list[0x5]; 1948 1949 u8 general_obj_types[0x40]; 1950 1951 u8 sq_ts_format[0x2]; 1952 u8 rq_ts_format[0x2]; 1953 u8 steering_format_version[0x4]; 1954 u8 create_qp_start_hint[0x18]; 1955 1956 u8 reserved_at_460[0x1]; 1957 u8 ats[0x1]; 1958 u8 cross_vhca_rqt[0x1]; 1959 u8 log_max_uctx[0x5]; 1960 u8 reserved_at_468[0x1]; 1961 u8 crypto[0x1]; 1962 u8 ipsec_offload[0x1]; 1963 u8 log_max_umem[0x5]; 1964 u8 max_num_eqs[0x10]; 1965 1966 u8 reserved_at_480[0x1]; 1967 u8 tls_tx[0x1]; 1968 u8 tls_rx[0x1]; 1969 u8 log_max_l2_table[0x5]; 1970 u8 reserved_at_488[0x8]; 1971 u8 log_uar_page_sz[0x10]; 1972 1973 u8 reserved_at_4a0[0x20]; 1974 u8 device_frequency_mhz[0x20]; 1975 u8 device_frequency_khz[0x20]; 1976 1977 u8 reserved_at_500[0x20]; 1978 u8 num_of_uars_per_page[0x20]; 1979 1980 u8 flex_parser_protocols[0x20]; 1981 1982 u8 max_geneve_tlv_options[0x8]; 1983 u8 reserved_at_568[0x3]; 1984 u8 max_geneve_tlv_option_data_len[0x5]; 1985 u8 reserved_at_570[0x9]; 1986 u8 adv_virtualization[0x1]; 1987 u8 reserved_at_57a[0x6]; 1988 1989 u8 reserved_at_580[0xb]; 1990 u8 log_max_dci_stream_channels[0x5]; 1991 u8 reserved_at_590[0x3]; 1992 u8 log_max_dci_errored_streams[0x5]; 1993 u8 reserved_at_598[0x8]; 1994 1995 u8 reserved_at_5a0[0x10]; 1996 u8 enhanced_cqe_compression[0x1]; 1997 u8 reserved_at_5b1[0x1]; 1998 u8 crossing_vhca_mkey[0x1]; 1999 u8 log_max_dek[0x5]; 2000 u8 reserved_at_5b8[0x4]; 2001 u8 mini_cqe_resp_stride_index[0x1]; 2002 u8 cqe_128_always[0x1]; 2003 u8 cqe_compression_128[0x1]; 2004 u8 cqe_compression[0x1]; 2005 2006 u8 cqe_compression_timeout[0x10]; 2007 u8 cqe_compression_max_num[0x10]; 2008 2009 u8 reserved_at_5e0[0x8]; 2010 u8 flex_parser_id_gtpu_dw_0[0x4]; 2011 u8 reserved_at_5ec[0x4]; 2012 u8 tag_matching[0x1]; 2013 u8 rndv_offload_rc[0x1]; 2014 u8 rndv_offload_dc[0x1]; 2015 u8 log_tag_matching_list_sz[0x5]; 2016 u8 reserved_at_5f8[0x3]; 2017 u8 log_max_xrq[0x5]; 2018 2019 u8 affiliate_nic_vport_criteria[0x8]; 2020 u8 native_port_num[0x8]; 2021 u8 num_vhca_ports[0x8]; 2022 u8 flex_parser_id_gtpu_teid[0x4]; 2023 u8 reserved_at_61c[0x2]; 2024 u8 sw_owner_id[0x1]; 2025 u8 reserved_at_61f[0x1]; 2026 2027 u8 max_num_of_monitor_counters[0x10]; 2028 u8 num_ppcnt_monitor_counters[0x10]; 2029 2030 u8 max_num_sf[0x10]; 2031 u8 num_q_monitor_counters[0x10]; 2032 2033 u8 reserved_at_660[0x20]; 2034 2035 u8 sf[0x1]; 2036 u8 sf_set_partition[0x1]; 2037 u8 reserved_at_682[0x1]; 2038 u8 log_max_sf[0x5]; 2039 u8 apu[0x1]; 2040 u8 reserved_at_689[0x4]; 2041 u8 migration[0x1]; 2042 u8 reserved_at_68e[0x2]; 2043 u8 log_min_sf_size[0x8]; 2044 u8 max_num_sf_partitions[0x8]; 2045 2046 u8 uctx_cap[0x20]; 2047 2048 u8 reserved_at_6c0[0x4]; 2049 u8 flex_parser_id_geneve_tlv_option_0[0x4]; 2050 u8 flex_parser_id_icmp_dw1[0x4]; 2051 u8 flex_parser_id_icmp_dw0[0x4]; 2052 u8 flex_parser_id_icmpv6_dw1[0x4]; 2053 u8 flex_parser_id_icmpv6_dw0[0x4]; 2054 u8 flex_parser_id_outer_first_mpls_over_gre[0x4]; 2055 u8 flex_parser_id_outer_first_mpls_over_udp_label[0x4]; 2056 2057 u8 max_num_match_definer[0x10]; 2058 u8 sf_base_id[0x10]; 2059 2060 u8 flex_parser_id_gtpu_dw_2[0x4]; 2061 u8 flex_parser_id_gtpu_first_ext_dw_0[0x4]; 2062 u8 num_total_dynamic_vf_msix[0x18]; 2063 u8 reserved_at_720[0x14]; 2064 u8 dynamic_msix_table_size[0xc]; 2065 u8 reserved_at_740[0xc]; 2066 u8 min_dynamic_vf_msix_table_size[0x4]; 2067 u8 reserved_at_750[0x2]; 2068 u8 data_direct[0x1]; 2069 u8 reserved_at_753[0x1]; 2070 u8 max_dynamic_vf_msix_table_size[0xc]; 2071 2072 u8 reserved_at_760[0x3]; 2073 u8 log_max_num_header_modify_argument[0x5]; 2074 u8 log_header_modify_argument_granularity_offset[0x4]; 2075 u8 log_header_modify_argument_granularity[0x4]; 2076 u8 reserved_at_770[0x3]; 2077 u8 log_header_modify_argument_max_alloc[0x5]; 2078 u8 reserved_at_778[0x8]; 2079 2080 u8 vhca_tunnel_commands[0x40]; 2081 u8 match_definer_format_supported[0x40]; 2082 }; 2083 2084 enum { 2085 MLX5_CROSS_VHCA_OBJ_TO_OBJ_SUPPORTED_LOCAL_FLOW_TABLE_TO_REMOTE_FLOW_TABLE_MISS = 0x80000, 2086 MLX5_CROSS_VHCA_OBJ_TO_OBJ_SUPPORTED_LOCAL_FLOW_TABLE_ROOT_TO_REMOTE_FLOW_TABLE = (1ULL << 20), 2087 }; 2088 2089 enum { 2090 MLX5_ALLOWED_OBJ_FOR_OTHER_VHCA_ACCESS_FLOW_TABLE = 0x200, 2091 }; 2092 2093 struct mlx5_ifc_cmd_hca_cap_2_bits { 2094 u8 reserved_at_0[0x80]; 2095 2096 u8 migratable[0x1]; 2097 u8 reserved_at_81[0x11]; 2098 u8 query_vuid[0x1]; 2099 u8 reserved_at_93[0x5]; 2100 u8 umr_log_entity_size_5[0x1]; 2101 u8 reserved_at_99[0x7]; 2102 2103 u8 max_reformat_insert_size[0x8]; 2104 u8 max_reformat_insert_offset[0x8]; 2105 u8 max_reformat_remove_size[0x8]; 2106 u8 max_reformat_remove_offset[0x8]; 2107 2108 u8 reserved_at_c0[0x8]; 2109 u8 migration_multi_load[0x1]; 2110 u8 migration_tracking_state[0x1]; 2111 u8 multiplane_qp_ud[0x1]; 2112 u8 reserved_at_cb[0x5]; 2113 u8 migration_in_chunks[0x1]; 2114 u8 reserved_at_d1[0x1]; 2115 u8 sf_eq_usage[0x1]; 2116 u8 reserved_at_d3[0x5]; 2117 u8 multiplane[0x1]; 2118 u8 reserved_at_d9[0x7]; 2119 2120 u8 cross_vhca_object_to_object_supported[0x20]; 2121 2122 u8 allowed_object_for_other_vhca_access[0x40]; 2123 2124 u8 reserved_at_140[0x60]; 2125 2126 u8 flow_table_type_2_type[0x8]; 2127 u8 reserved_at_1a8[0x2]; 2128 u8 format_select_dw_8_6_ext[0x1]; 2129 u8 log_min_mkey_entity_size[0x5]; 2130 u8 reserved_at_1b0[0x10]; 2131 2132 u8 reserved_at_1c0[0x60]; 2133 2134 u8 reserved_at_220[0x1]; 2135 u8 sw_vhca_id_valid[0x1]; 2136 u8 sw_vhca_id[0xe]; 2137 u8 reserved_at_230[0x10]; 2138 2139 u8 reserved_at_240[0xb]; 2140 u8 ts_cqe_metadata_size2wqe_counter[0x5]; 2141 u8 reserved_at_250[0x10]; 2142 2143 u8 reserved_at_260[0x20]; 2144 2145 u8 format_select_dw_gtpu_dw_0[0x8]; 2146 u8 format_select_dw_gtpu_dw_1[0x8]; 2147 u8 format_select_dw_gtpu_dw_2[0x8]; 2148 u8 format_select_dw_gtpu_first_ext_dw_0[0x8]; 2149 2150 u8 generate_wqe_type[0x20]; 2151 2152 u8 reserved_at_2c0[0xc0]; 2153 2154 u8 reserved_at_380[0xb]; 2155 u8 min_mkey_log_entity_size_fixed_buffer[0x5]; 2156 u8 ec_vf_vport_base[0x10]; 2157 2158 u8 reserved_at_3a0[0xa]; 2159 u8 max_mkey_log_entity_size_mtt[0x6]; 2160 u8 max_rqt_vhca_id[0x10]; 2161 2162 u8 reserved_at_3c0[0x20]; 2163 2164 u8 reserved_at_3e0[0x10]; 2165 u8 pcc_ifa2[0x1]; 2166 u8 reserved_at_3f1[0xf]; 2167 2168 u8 reserved_at_400[0x1]; 2169 u8 min_mkey_log_entity_size_fixed_buffer_valid[0x1]; 2170 u8 reserved_at_402[0xe]; 2171 u8 return_reg_id[0x10]; 2172 2173 u8 reserved_at_420[0x1c]; 2174 u8 flow_table_hash_type[0x4]; 2175 2176 u8 reserved_at_440[0x8]; 2177 u8 max_num_eqs_24b[0x18]; 2178 u8 reserved_at_460[0x3a0]; 2179 }; 2180 2181 enum mlx5_ifc_flow_destination_type { 2182 MLX5_IFC_FLOW_DESTINATION_TYPE_VPORT = 0x0, 2183 MLX5_IFC_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1, 2184 MLX5_IFC_FLOW_DESTINATION_TYPE_TIR = 0x2, 2185 MLX5_IFC_FLOW_DESTINATION_TYPE_FLOW_SAMPLER = 0x6, 2186 MLX5_IFC_FLOW_DESTINATION_TYPE_UPLINK = 0x8, 2187 MLX5_IFC_FLOW_DESTINATION_TYPE_TABLE_TYPE = 0xA, 2188 }; 2189 2190 enum mlx5_flow_table_miss_action { 2191 MLX5_FLOW_TABLE_MISS_ACTION_DEF, 2192 MLX5_FLOW_TABLE_MISS_ACTION_FWD, 2193 MLX5_FLOW_TABLE_MISS_ACTION_SWITCH_DOMAIN, 2194 }; 2195 2196 struct mlx5_ifc_dest_format_struct_bits { 2197 u8 destination_type[0x8]; 2198 u8 destination_id[0x18]; 2199 2200 u8 destination_eswitch_owner_vhca_id_valid[0x1]; 2201 u8 packet_reformat[0x1]; 2202 u8 reserved_at_22[0x6]; 2203 u8 destination_table_type[0x8]; 2204 u8 destination_eswitch_owner_vhca_id[0x10]; 2205 }; 2206 2207 struct mlx5_ifc_flow_counter_list_bits { 2208 u8 flow_counter_id[0x20]; 2209 2210 u8 reserved_at_20[0x20]; 2211 }; 2212 2213 struct mlx5_ifc_extended_dest_format_bits { 2214 struct mlx5_ifc_dest_format_struct_bits destination_entry; 2215 2216 u8 packet_reformat_id[0x20]; 2217 2218 u8 reserved_at_60[0x20]; 2219 }; 2220 2221 union mlx5_ifc_dest_format_flow_counter_list_auto_bits { 2222 struct mlx5_ifc_extended_dest_format_bits extended_dest_format; 2223 struct mlx5_ifc_flow_counter_list_bits flow_counter_list; 2224 }; 2225 2226 struct mlx5_ifc_fte_match_param_bits { 2227 struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers; 2228 2229 struct mlx5_ifc_fte_match_set_misc_bits misc_parameters; 2230 2231 struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers; 2232 2233 struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2; 2234 2235 struct mlx5_ifc_fte_match_set_misc3_bits misc_parameters_3; 2236 2237 struct mlx5_ifc_fte_match_set_misc4_bits misc_parameters_4; 2238 2239 struct mlx5_ifc_fte_match_set_misc5_bits misc_parameters_5; 2240 2241 u8 reserved_at_e00[0x200]; 2242 }; 2243 2244 enum { 2245 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0, 2246 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1, 2247 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2, 2248 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3, 2249 MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4, 2250 }; 2251 2252 struct mlx5_ifc_rx_hash_field_select_bits { 2253 u8 l3_prot_type[0x1]; 2254 u8 l4_prot_type[0x1]; 2255 u8 selected_fields[0x1e]; 2256 }; 2257 2258 enum { 2259 MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0, 2260 MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1, 2261 }; 2262 2263 enum { 2264 MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0, 2265 MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1, 2266 }; 2267 2268 struct mlx5_ifc_wq_bits { 2269 u8 wq_type[0x4]; 2270 u8 wq_signature[0x1]; 2271 u8 end_padding_mode[0x2]; 2272 u8 cd_slave[0x1]; 2273 u8 reserved_at_8[0x18]; 2274 2275 u8 hds_skip_first_sge[0x1]; 2276 u8 log2_hds_buf_size[0x3]; 2277 u8 reserved_at_24[0x7]; 2278 u8 page_offset[0x5]; 2279 u8 lwm[0x10]; 2280 2281 u8 reserved_at_40[0x8]; 2282 u8 pd[0x18]; 2283 2284 u8 reserved_at_60[0x8]; 2285 u8 uar_page[0x18]; 2286 2287 u8 dbr_addr[0x40]; 2288 2289 u8 hw_counter[0x20]; 2290 2291 u8 sw_counter[0x20]; 2292 2293 u8 reserved_at_100[0xc]; 2294 u8 log_wq_stride[0x4]; 2295 u8 reserved_at_110[0x3]; 2296 u8 log_wq_pg_sz[0x5]; 2297 u8 reserved_at_118[0x3]; 2298 u8 log_wq_sz[0x5]; 2299 2300 u8 dbr_umem_valid[0x1]; 2301 u8 wq_umem_valid[0x1]; 2302 u8 reserved_at_122[0x1]; 2303 u8 log_hairpin_num_packets[0x5]; 2304 u8 reserved_at_128[0x3]; 2305 u8 log_hairpin_data_sz[0x5]; 2306 2307 u8 reserved_at_130[0x4]; 2308 u8 log_wqe_num_of_strides[0x4]; 2309 u8 two_byte_shift_en[0x1]; 2310 u8 reserved_at_139[0x4]; 2311 u8 log_wqe_stride_size[0x3]; 2312 2313 u8 dbr_umem_id[0x20]; 2314 u8 wq_umem_id[0x20]; 2315 2316 u8 wq_umem_offset[0x40]; 2317 2318 u8 headers_mkey[0x20]; 2319 2320 u8 shampo_enable[0x1]; 2321 u8 reserved_at_1e1[0x4]; 2322 u8 log_reservation_size[0x3]; 2323 u8 reserved_at_1e8[0x5]; 2324 u8 log_max_num_of_packets_per_reservation[0x3]; 2325 u8 reserved_at_1f0[0x6]; 2326 u8 log_headers_entry_size[0x2]; 2327 u8 reserved_at_1f8[0x4]; 2328 u8 log_headers_buffer_entry_num[0x4]; 2329 2330 u8 reserved_at_200[0x400]; 2331 2332 struct mlx5_ifc_cmd_pas_bits pas[]; 2333 }; 2334 2335 struct mlx5_ifc_rq_num_bits { 2336 u8 reserved_at_0[0x8]; 2337 u8 rq_num[0x18]; 2338 }; 2339 2340 struct mlx5_ifc_rq_vhca_bits { 2341 u8 reserved_at_0[0x8]; 2342 u8 rq_num[0x18]; 2343 u8 reserved_at_20[0x10]; 2344 u8 rq_vhca_id[0x10]; 2345 }; 2346 2347 struct mlx5_ifc_mac_address_layout_bits { 2348 u8 reserved_at_0[0x10]; 2349 u8 mac_addr_47_32[0x10]; 2350 2351 u8 mac_addr_31_0[0x20]; 2352 }; 2353 2354 struct mlx5_ifc_vlan_layout_bits { 2355 u8 reserved_at_0[0x14]; 2356 u8 vlan[0x0c]; 2357 2358 u8 reserved_at_20[0x20]; 2359 }; 2360 2361 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits { 2362 u8 reserved_at_0[0xa0]; 2363 2364 u8 min_time_between_cnps[0x20]; 2365 2366 u8 reserved_at_c0[0x12]; 2367 u8 cnp_dscp[0x6]; 2368 u8 reserved_at_d8[0x4]; 2369 u8 cnp_prio_mode[0x1]; 2370 u8 cnp_802p_prio[0x3]; 2371 2372 u8 reserved_at_e0[0x720]; 2373 }; 2374 2375 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits { 2376 u8 reserved_at_0[0x60]; 2377 2378 u8 reserved_at_60[0x4]; 2379 u8 clamp_tgt_rate[0x1]; 2380 u8 reserved_at_65[0x3]; 2381 u8 clamp_tgt_rate_after_time_inc[0x1]; 2382 u8 reserved_at_69[0x17]; 2383 2384 u8 reserved_at_80[0x20]; 2385 2386 u8 rpg_time_reset[0x20]; 2387 2388 u8 rpg_byte_reset[0x20]; 2389 2390 u8 rpg_threshold[0x20]; 2391 2392 u8 rpg_max_rate[0x20]; 2393 2394 u8 rpg_ai_rate[0x20]; 2395 2396 u8 rpg_hai_rate[0x20]; 2397 2398 u8 rpg_gd[0x20]; 2399 2400 u8 rpg_min_dec_fac[0x20]; 2401 2402 u8 rpg_min_rate[0x20]; 2403 2404 u8 reserved_at_1c0[0xe0]; 2405 2406 u8 rate_to_set_on_first_cnp[0x20]; 2407 2408 u8 dce_tcp_g[0x20]; 2409 2410 u8 dce_tcp_rtt[0x20]; 2411 2412 u8 rate_reduce_monitor_period[0x20]; 2413 2414 u8 reserved_at_320[0x20]; 2415 2416 u8 initial_alpha_value[0x20]; 2417 2418 u8 reserved_at_360[0x4a0]; 2419 }; 2420 2421 struct mlx5_ifc_cong_control_r_roce_general_bits { 2422 u8 reserved_at_0[0x80]; 2423 2424 u8 reserved_at_80[0x10]; 2425 u8 rtt_resp_dscp_valid[0x1]; 2426 u8 reserved_at_91[0x9]; 2427 u8 rtt_resp_dscp[0x6]; 2428 2429 u8 reserved_at_a0[0x760]; 2430 }; 2431 2432 struct mlx5_ifc_cong_control_802_1qau_rp_bits { 2433 u8 reserved_at_0[0x80]; 2434 2435 u8 rppp_max_rps[0x20]; 2436 2437 u8 rpg_time_reset[0x20]; 2438 2439 u8 rpg_byte_reset[0x20]; 2440 2441 u8 rpg_threshold[0x20]; 2442 2443 u8 rpg_max_rate[0x20]; 2444 2445 u8 rpg_ai_rate[0x20]; 2446 2447 u8 rpg_hai_rate[0x20]; 2448 2449 u8 rpg_gd[0x20]; 2450 2451 u8 rpg_min_dec_fac[0x20]; 2452 2453 u8 rpg_min_rate[0x20]; 2454 2455 u8 reserved_at_1c0[0x640]; 2456 }; 2457 2458 enum { 2459 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1, 2460 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2, 2461 MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4, 2462 }; 2463 2464 struct mlx5_ifc_resize_field_select_bits { 2465 u8 resize_field_select[0x20]; 2466 }; 2467 2468 struct mlx5_ifc_resource_dump_bits { 2469 u8 more_dump[0x1]; 2470 u8 inline_dump[0x1]; 2471 u8 reserved_at_2[0xa]; 2472 u8 seq_num[0x4]; 2473 u8 segment_type[0x10]; 2474 2475 u8 reserved_at_20[0x10]; 2476 u8 vhca_id[0x10]; 2477 2478 u8 index1[0x20]; 2479 2480 u8 index2[0x20]; 2481 2482 u8 num_of_obj1[0x10]; 2483 u8 num_of_obj2[0x10]; 2484 2485 u8 reserved_at_a0[0x20]; 2486 2487 u8 device_opaque[0x40]; 2488 2489 u8 mkey[0x20]; 2490 2491 u8 size[0x20]; 2492 2493 u8 address[0x40]; 2494 2495 u8 inline_data[52][0x20]; 2496 }; 2497 2498 struct mlx5_ifc_resource_dump_menu_record_bits { 2499 u8 reserved_at_0[0x4]; 2500 u8 num_of_obj2_supports_active[0x1]; 2501 u8 num_of_obj2_supports_all[0x1]; 2502 u8 must_have_num_of_obj2[0x1]; 2503 u8 support_num_of_obj2[0x1]; 2504 u8 num_of_obj1_supports_active[0x1]; 2505 u8 num_of_obj1_supports_all[0x1]; 2506 u8 must_have_num_of_obj1[0x1]; 2507 u8 support_num_of_obj1[0x1]; 2508 u8 must_have_index2[0x1]; 2509 u8 support_index2[0x1]; 2510 u8 must_have_index1[0x1]; 2511 u8 support_index1[0x1]; 2512 u8 segment_type[0x10]; 2513 2514 u8 segment_name[4][0x20]; 2515 2516 u8 index1_name[4][0x20]; 2517 2518 u8 index2_name[4][0x20]; 2519 }; 2520 2521 struct mlx5_ifc_resource_dump_segment_header_bits { 2522 u8 length_dw[0x10]; 2523 u8 segment_type[0x10]; 2524 }; 2525 2526 struct mlx5_ifc_resource_dump_command_segment_bits { 2527 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2528 2529 u8 segment_called[0x10]; 2530 u8 vhca_id[0x10]; 2531 2532 u8 index1[0x20]; 2533 2534 u8 index2[0x20]; 2535 2536 u8 num_of_obj1[0x10]; 2537 u8 num_of_obj2[0x10]; 2538 }; 2539 2540 struct mlx5_ifc_resource_dump_error_segment_bits { 2541 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2542 2543 u8 reserved_at_20[0x10]; 2544 u8 syndrome_id[0x10]; 2545 2546 u8 reserved_at_40[0x40]; 2547 2548 u8 error[8][0x20]; 2549 }; 2550 2551 struct mlx5_ifc_resource_dump_info_segment_bits { 2552 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2553 2554 u8 reserved_at_20[0x18]; 2555 u8 dump_version[0x8]; 2556 2557 u8 hw_version[0x20]; 2558 2559 u8 fw_version[0x20]; 2560 }; 2561 2562 struct mlx5_ifc_resource_dump_menu_segment_bits { 2563 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2564 2565 u8 reserved_at_20[0x10]; 2566 u8 num_of_records[0x10]; 2567 2568 struct mlx5_ifc_resource_dump_menu_record_bits record[]; 2569 }; 2570 2571 struct mlx5_ifc_resource_dump_resource_segment_bits { 2572 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2573 2574 u8 reserved_at_20[0x20]; 2575 2576 u8 index1[0x20]; 2577 2578 u8 index2[0x20]; 2579 2580 u8 payload[][0x20]; 2581 }; 2582 2583 struct mlx5_ifc_resource_dump_terminate_segment_bits { 2584 struct mlx5_ifc_resource_dump_segment_header_bits segment_header; 2585 }; 2586 2587 struct mlx5_ifc_menu_resource_dump_response_bits { 2588 struct mlx5_ifc_resource_dump_info_segment_bits info; 2589 struct mlx5_ifc_resource_dump_command_segment_bits cmd; 2590 struct mlx5_ifc_resource_dump_menu_segment_bits menu; 2591 struct mlx5_ifc_resource_dump_terminate_segment_bits terminate; 2592 }; 2593 2594 enum { 2595 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1, 2596 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2, 2597 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4, 2598 MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8, 2599 }; 2600 2601 struct mlx5_ifc_modify_field_select_bits { 2602 u8 modify_field_select[0x20]; 2603 }; 2604 2605 struct mlx5_ifc_field_select_r_roce_np_bits { 2606 u8 field_select_r_roce_np[0x20]; 2607 }; 2608 2609 struct mlx5_ifc_field_select_r_roce_rp_bits { 2610 u8 field_select_r_roce_rp[0x20]; 2611 }; 2612 2613 enum { 2614 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4, 2615 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8, 2616 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10, 2617 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20, 2618 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40, 2619 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80, 2620 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100, 2621 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200, 2622 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400, 2623 MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800, 2624 }; 2625 2626 struct mlx5_ifc_field_select_802_1qau_rp_bits { 2627 u8 field_select_8021qaurp[0x20]; 2628 }; 2629 2630 struct mlx5_ifc_phys_layer_cntrs_bits { 2631 u8 time_since_last_clear_high[0x20]; 2632 2633 u8 time_since_last_clear_low[0x20]; 2634 2635 u8 symbol_errors_high[0x20]; 2636 2637 u8 symbol_errors_low[0x20]; 2638 2639 u8 sync_headers_errors_high[0x20]; 2640 2641 u8 sync_headers_errors_low[0x20]; 2642 2643 u8 edpl_bip_errors_lane0_high[0x20]; 2644 2645 u8 edpl_bip_errors_lane0_low[0x20]; 2646 2647 u8 edpl_bip_errors_lane1_high[0x20]; 2648 2649 u8 edpl_bip_errors_lane1_low[0x20]; 2650 2651 u8 edpl_bip_errors_lane2_high[0x20]; 2652 2653 u8 edpl_bip_errors_lane2_low[0x20]; 2654 2655 u8 edpl_bip_errors_lane3_high[0x20]; 2656 2657 u8 edpl_bip_errors_lane3_low[0x20]; 2658 2659 u8 fc_fec_corrected_blocks_lane0_high[0x20]; 2660 2661 u8 fc_fec_corrected_blocks_lane0_low[0x20]; 2662 2663 u8 fc_fec_corrected_blocks_lane1_high[0x20]; 2664 2665 u8 fc_fec_corrected_blocks_lane1_low[0x20]; 2666 2667 u8 fc_fec_corrected_blocks_lane2_high[0x20]; 2668 2669 u8 fc_fec_corrected_blocks_lane2_low[0x20]; 2670 2671 u8 fc_fec_corrected_blocks_lane3_high[0x20]; 2672 2673 u8 fc_fec_corrected_blocks_lane3_low[0x20]; 2674 2675 u8 fc_fec_uncorrectable_blocks_lane0_high[0x20]; 2676 2677 u8 fc_fec_uncorrectable_blocks_lane0_low[0x20]; 2678 2679 u8 fc_fec_uncorrectable_blocks_lane1_high[0x20]; 2680 2681 u8 fc_fec_uncorrectable_blocks_lane1_low[0x20]; 2682 2683 u8 fc_fec_uncorrectable_blocks_lane2_high[0x20]; 2684 2685 u8 fc_fec_uncorrectable_blocks_lane2_low[0x20]; 2686 2687 u8 fc_fec_uncorrectable_blocks_lane3_high[0x20]; 2688 2689 u8 fc_fec_uncorrectable_blocks_lane3_low[0x20]; 2690 2691 u8 rs_fec_corrected_blocks_high[0x20]; 2692 2693 u8 rs_fec_corrected_blocks_low[0x20]; 2694 2695 u8 rs_fec_uncorrectable_blocks_high[0x20]; 2696 2697 u8 rs_fec_uncorrectable_blocks_low[0x20]; 2698 2699 u8 rs_fec_no_errors_blocks_high[0x20]; 2700 2701 u8 rs_fec_no_errors_blocks_low[0x20]; 2702 2703 u8 rs_fec_single_error_blocks_high[0x20]; 2704 2705 u8 rs_fec_single_error_blocks_low[0x20]; 2706 2707 u8 rs_fec_corrected_symbols_total_high[0x20]; 2708 2709 u8 rs_fec_corrected_symbols_total_low[0x20]; 2710 2711 u8 rs_fec_corrected_symbols_lane0_high[0x20]; 2712 2713 u8 rs_fec_corrected_symbols_lane0_low[0x20]; 2714 2715 u8 rs_fec_corrected_symbols_lane1_high[0x20]; 2716 2717 u8 rs_fec_corrected_symbols_lane1_low[0x20]; 2718 2719 u8 rs_fec_corrected_symbols_lane2_high[0x20]; 2720 2721 u8 rs_fec_corrected_symbols_lane2_low[0x20]; 2722 2723 u8 rs_fec_corrected_symbols_lane3_high[0x20]; 2724 2725 u8 rs_fec_corrected_symbols_lane3_low[0x20]; 2726 2727 u8 link_down_events[0x20]; 2728 2729 u8 successful_recovery_events[0x20]; 2730 2731 u8 reserved_at_640[0x180]; 2732 }; 2733 2734 struct mlx5_ifc_phys_layer_statistical_cntrs_bits { 2735 u8 time_since_last_clear_high[0x20]; 2736 2737 u8 time_since_last_clear_low[0x20]; 2738 2739 u8 phy_received_bits_high[0x20]; 2740 2741 u8 phy_received_bits_low[0x20]; 2742 2743 u8 phy_symbol_errors_high[0x20]; 2744 2745 u8 phy_symbol_errors_low[0x20]; 2746 2747 u8 phy_corrected_bits_high[0x20]; 2748 2749 u8 phy_corrected_bits_low[0x20]; 2750 2751 u8 phy_corrected_bits_lane0_high[0x20]; 2752 2753 u8 phy_corrected_bits_lane0_low[0x20]; 2754 2755 u8 phy_corrected_bits_lane1_high[0x20]; 2756 2757 u8 phy_corrected_bits_lane1_low[0x20]; 2758 2759 u8 phy_corrected_bits_lane2_high[0x20]; 2760 2761 u8 phy_corrected_bits_lane2_low[0x20]; 2762 2763 u8 phy_corrected_bits_lane3_high[0x20]; 2764 2765 u8 phy_corrected_bits_lane3_low[0x20]; 2766 2767 u8 reserved_at_200[0x5c0]; 2768 }; 2769 2770 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits { 2771 u8 symbol_error_counter[0x10]; 2772 2773 u8 link_error_recovery_counter[0x8]; 2774 2775 u8 link_downed_counter[0x8]; 2776 2777 u8 port_rcv_errors[0x10]; 2778 2779 u8 port_rcv_remote_physical_errors[0x10]; 2780 2781 u8 port_rcv_switch_relay_errors[0x10]; 2782 2783 u8 port_xmit_discards[0x10]; 2784 2785 u8 port_xmit_constraint_errors[0x8]; 2786 2787 u8 port_rcv_constraint_errors[0x8]; 2788 2789 u8 reserved_at_70[0x8]; 2790 2791 u8 link_overrun_errors[0x8]; 2792 2793 u8 reserved_at_80[0x10]; 2794 2795 u8 vl_15_dropped[0x10]; 2796 2797 u8 reserved_at_a0[0x80]; 2798 2799 u8 port_xmit_wait[0x20]; 2800 }; 2801 2802 struct mlx5_ifc_ib_ext_port_cntrs_grp_data_layout_bits { 2803 u8 reserved_at_0[0x300]; 2804 2805 u8 port_xmit_data_high[0x20]; 2806 2807 u8 port_xmit_data_low[0x20]; 2808 2809 u8 port_rcv_data_high[0x20]; 2810 2811 u8 port_rcv_data_low[0x20]; 2812 2813 u8 port_xmit_pkts_high[0x20]; 2814 2815 u8 port_xmit_pkts_low[0x20]; 2816 2817 u8 port_rcv_pkts_high[0x20]; 2818 2819 u8 port_rcv_pkts_low[0x20]; 2820 2821 u8 reserved_at_400[0x80]; 2822 2823 u8 port_unicast_xmit_pkts_high[0x20]; 2824 2825 u8 port_unicast_xmit_pkts_low[0x20]; 2826 2827 u8 port_multicast_xmit_pkts_high[0x20]; 2828 2829 u8 port_multicast_xmit_pkts_low[0x20]; 2830 2831 u8 port_unicast_rcv_pkts_high[0x20]; 2832 2833 u8 port_unicast_rcv_pkts_low[0x20]; 2834 2835 u8 port_multicast_rcv_pkts_high[0x20]; 2836 2837 u8 port_multicast_rcv_pkts_low[0x20]; 2838 2839 u8 reserved_at_580[0x240]; 2840 }; 2841 2842 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits { 2843 u8 transmit_queue_high[0x20]; 2844 2845 u8 transmit_queue_low[0x20]; 2846 2847 u8 no_buffer_discard_uc_high[0x20]; 2848 2849 u8 no_buffer_discard_uc_low[0x20]; 2850 2851 u8 reserved_at_80[0x740]; 2852 }; 2853 2854 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits { 2855 u8 wred_discard_high[0x20]; 2856 2857 u8 wred_discard_low[0x20]; 2858 2859 u8 ecn_marked_tc_high[0x20]; 2860 2861 u8 ecn_marked_tc_low[0x20]; 2862 2863 u8 reserved_at_80[0x740]; 2864 }; 2865 2866 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits { 2867 u8 rx_octets_high[0x20]; 2868 2869 u8 rx_octets_low[0x20]; 2870 2871 u8 reserved_at_40[0xc0]; 2872 2873 u8 rx_frames_high[0x20]; 2874 2875 u8 rx_frames_low[0x20]; 2876 2877 u8 tx_octets_high[0x20]; 2878 2879 u8 tx_octets_low[0x20]; 2880 2881 u8 reserved_at_180[0xc0]; 2882 2883 u8 tx_frames_high[0x20]; 2884 2885 u8 tx_frames_low[0x20]; 2886 2887 u8 rx_pause_high[0x20]; 2888 2889 u8 rx_pause_low[0x20]; 2890 2891 u8 rx_pause_duration_high[0x20]; 2892 2893 u8 rx_pause_duration_low[0x20]; 2894 2895 u8 tx_pause_high[0x20]; 2896 2897 u8 tx_pause_low[0x20]; 2898 2899 u8 tx_pause_duration_high[0x20]; 2900 2901 u8 tx_pause_duration_low[0x20]; 2902 2903 u8 rx_pause_transition_high[0x20]; 2904 2905 u8 rx_pause_transition_low[0x20]; 2906 2907 u8 rx_discards_high[0x20]; 2908 2909 u8 rx_discards_low[0x20]; 2910 2911 u8 device_stall_minor_watermark_cnt_high[0x20]; 2912 2913 u8 device_stall_minor_watermark_cnt_low[0x20]; 2914 2915 u8 device_stall_critical_watermark_cnt_high[0x20]; 2916 2917 u8 device_stall_critical_watermark_cnt_low[0x20]; 2918 2919 u8 reserved_at_480[0x340]; 2920 }; 2921 2922 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits { 2923 u8 port_transmit_wait_high[0x20]; 2924 2925 u8 port_transmit_wait_low[0x20]; 2926 2927 u8 reserved_at_40[0x100]; 2928 2929 u8 rx_buffer_almost_full_high[0x20]; 2930 2931 u8 rx_buffer_almost_full_low[0x20]; 2932 2933 u8 rx_buffer_full_high[0x20]; 2934 2935 u8 rx_buffer_full_low[0x20]; 2936 2937 u8 rx_icrc_encapsulated_high[0x20]; 2938 2939 u8 rx_icrc_encapsulated_low[0x20]; 2940 2941 u8 reserved_at_200[0x5c0]; 2942 }; 2943 2944 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits { 2945 u8 dot3stats_alignment_errors_high[0x20]; 2946 2947 u8 dot3stats_alignment_errors_low[0x20]; 2948 2949 u8 dot3stats_fcs_errors_high[0x20]; 2950 2951 u8 dot3stats_fcs_errors_low[0x20]; 2952 2953 u8 dot3stats_single_collision_frames_high[0x20]; 2954 2955 u8 dot3stats_single_collision_frames_low[0x20]; 2956 2957 u8 dot3stats_multiple_collision_frames_high[0x20]; 2958 2959 u8 dot3stats_multiple_collision_frames_low[0x20]; 2960 2961 u8 dot3stats_sqe_test_errors_high[0x20]; 2962 2963 u8 dot3stats_sqe_test_errors_low[0x20]; 2964 2965 u8 dot3stats_deferred_transmissions_high[0x20]; 2966 2967 u8 dot3stats_deferred_transmissions_low[0x20]; 2968 2969 u8 dot3stats_late_collisions_high[0x20]; 2970 2971 u8 dot3stats_late_collisions_low[0x20]; 2972 2973 u8 dot3stats_excessive_collisions_high[0x20]; 2974 2975 u8 dot3stats_excessive_collisions_low[0x20]; 2976 2977 u8 dot3stats_internal_mac_transmit_errors_high[0x20]; 2978 2979 u8 dot3stats_internal_mac_transmit_errors_low[0x20]; 2980 2981 u8 dot3stats_carrier_sense_errors_high[0x20]; 2982 2983 u8 dot3stats_carrier_sense_errors_low[0x20]; 2984 2985 u8 dot3stats_frame_too_longs_high[0x20]; 2986 2987 u8 dot3stats_frame_too_longs_low[0x20]; 2988 2989 u8 dot3stats_internal_mac_receive_errors_high[0x20]; 2990 2991 u8 dot3stats_internal_mac_receive_errors_low[0x20]; 2992 2993 u8 dot3stats_symbol_errors_high[0x20]; 2994 2995 u8 dot3stats_symbol_errors_low[0x20]; 2996 2997 u8 dot3control_in_unknown_opcodes_high[0x20]; 2998 2999 u8 dot3control_in_unknown_opcodes_low[0x20]; 3000 3001 u8 dot3in_pause_frames_high[0x20]; 3002 3003 u8 dot3in_pause_frames_low[0x20]; 3004 3005 u8 dot3out_pause_frames_high[0x20]; 3006 3007 u8 dot3out_pause_frames_low[0x20]; 3008 3009 u8 reserved_at_400[0x3c0]; 3010 }; 3011 3012 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits { 3013 u8 ether_stats_drop_events_high[0x20]; 3014 3015 u8 ether_stats_drop_events_low[0x20]; 3016 3017 u8 ether_stats_octets_high[0x20]; 3018 3019 u8 ether_stats_octets_low[0x20]; 3020 3021 u8 ether_stats_pkts_high[0x20]; 3022 3023 u8 ether_stats_pkts_low[0x20]; 3024 3025 u8 ether_stats_broadcast_pkts_high[0x20]; 3026 3027 u8 ether_stats_broadcast_pkts_low[0x20]; 3028 3029 u8 ether_stats_multicast_pkts_high[0x20]; 3030 3031 u8 ether_stats_multicast_pkts_low[0x20]; 3032 3033 u8 ether_stats_crc_align_errors_high[0x20]; 3034 3035 u8 ether_stats_crc_align_errors_low[0x20]; 3036 3037 u8 ether_stats_undersize_pkts_high[0x20]; 3038 3039 u8 ether_stats_undersize_pkts_low[0x20]; 3040 3041 u8 ether_stats_oversize_pkts_high[0x20]; 3042 3043 u8 ether_stats_oversize_pkts_low[0x20]; 3044 3045 u8 ether_stats_fragments_high[0x20]; 3046 3047 u8 ether_stats_fragments_low[0x20]; 3048 3049 u8 ether_stats_jabbers_high[0x20]; 3050 3051 u8 ether_stats_jabbers_low[0x20]; 3052 3053 u8 ether_stats_collisions_high[0x20]; 3054 3055 u8 ether_stats_collisions_low[0x20]; 3056 3057 u8 ether_stats_pkts64octets_high[0x20]; 3058 3059 u8 ether_stats_pkts64octets_low[0x20]; 3060 3061 u8 ether_stats_pkts65to127octets_high[0x20]; 3062 3063 u8 ether_stats_pkts65to127octets_low[0x20]; 3064 3065 u8 ether_stats_pkts128to255octets_high[0x20]; 3066 3067 u8 ether_stats_pkts128to255octets_low[0x20]; 3068 3069 u8 ether_stats_pkts256to511octets_high[0x20]; 3070 3071 u8 ether_stats_pkts256to511octets_low[0x20]; 3072 3073 u8 ether_stats_pkts512to1023octets_high[0x20]; 3074 3075 u8 ether_stats_pkts512to1023octets_low[0x20]; 3076 3077 u8 ether_stats_pkts1024to1518octets_high[0x20]; 3078 3079 u8 ether_stats_pkts1024to1518octets_low[0x20]; 3080 3081 u8 ether_stats_pkts1519to2047octets_high[0x20]; 3082 3083 u8 ether_stats_pkts1519to2047octets_low[0x20]; 3084 3085 u8 ether_stats_pkts2048to4095octets_high[0x20]; 3086 3087 u8 ether_stats_pkts2048to4095octets_low[0x20]; 3088 3089 u8 ether_stats_pkts4096to8191octets_high[0x20]; 3090 3091 u8 ether_stats_pkts4096to8191octets_low[0x20]; 3092 3093 u8 ether_stats_pkts8192to10239octets_high[0x20]; 3094 3095 u8 ether_stats_pkts8192to10239octets_low[0x20]; 3096 3097 u8 reserved_at_540[0x280]; 3098 }; 3099 3100 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits { 3101 u8 if_in_octets_high[0x20]; 3102 3103 u8 if_in_octets_low[0x20]; 3104 3105 u8 if_in_ucast_pkts_high[0x20]; 3106 3107 u8 if_in_ucast_pkts_low[0x20]; 3108 3109 u8 if_in_discards_high[0x20]; 3110 3111 u8 if_in_discards_low[0x20]; 3112 3113 u8 if_in_errors_high[0x20]; 3114 3115 u8 if_in_errors_low[0x20]; 3116 3117 u8 if_in_unknown_protos_high[0x20]; 3118 3119 u8 if_in_unknown_protos_low[0x20]; 3120 3121 u8 if_out_octets_high[0x20]; 3122 3123 u8 if_out_octets_low[0x20]; 3124 3125 u8 if_out_ucast_pkts_high[0x20]; 3126 3127 u8 if_out_ucast_pkts_low[0x20]; 3128 3129 u8 if_out_discards_high[0x20]; 3130 3131 u8 if_out_discards_low[0x20]; 3132 3133 u8 if_out_errors_high[0x20]; 3134 3135 u8 if_out_errors_low[0x20]; 3136 3137 u8 if_in_multicast_pkts_high[0x20]; 3138 3139 u8 if_in_multicast_pkts_low[0x20]; 3140 3141 u8 if_in_broadcast_pkts_high[0x20]; 3142 3143 u8 if_in_broadcast_pkts_low[0x20]; 3144 3145 u8 if_out_multicast_pkts_high[0x20]; 3146 3147 u8 if_out_multicast_pkts_low[0x20]; 3148 3149 u8 if_out_broadcast_pkts_high[0x20]; 3150 3151 u8 if_out_broadcast_pkts_low[0x20]; 3152 3153 u8 reserved_at_340[0x480]; 3154 }; 3155 3156 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits { 3157 u8 a_frames_transmitted_ok_high[0x20]; 3158 3159 u8 a_frames_transmitted_ok_low[0x20]; 3160 3161 u8 a_frames_received_ok_high[0x20]; 3162 3163 u8 a_frames_received_ok_low[0x20]; 3164 3165 u8 a_frame_check_sequence_errors_high[0x20]; 3166 3167 u8 a_frame_check_sequence_errors_low[0x20]; 3168 3169 u8 a_alignment_errors_high[0x20]; 3170 3171 u8 a_alignment_errors_low[0x20]; 3172 3173 u8 a_octets_transmitted_ok_high[0x20]; 3174 3175 u8 a_octets_transmitted_ok_low[0x20]; 3176 3177 u8 a_octets_received_ok_high[0x20]; 3178 3179 u8 a_octets_received_ok_low[0x20]; 3180 3181 u8 a_multicast_frames_xmitted_ok_high[0x20]; 3182 3183 u8 a_multicast_frames_xmitted_ok_low[0x20]; 3184 3185 u8 a_broadcast_frames_xmitted_ok_high[0x20]; 3186 3187 u8 a_broadcast_frames_xmitted_ok_low[0x20]; 3188 3189 u8 a_multicast_frames_received_ok_high[0x20]; 3190 3191 u8 a_multicast_frames_received_ok_low[0x20]; 3192 3193 u8 a_broadcast_frames_received_ok_high[0x20]; 3194 3195 u8 a_broadcast_frames_received_ok_low[0x20]; 3196 3197 u8 a_in_range_length_errors_high[0x20]; 3198 3199 u8 a_in_range_length_errors_low[0x20]; 3200 3201 u8 a_out_of_range_length_field_high[0x20]; 3202 3203 u8 a_out_of_range_length_field_low[0x20]; 3204 3205 u8 a_frame_too_long_errors_high[0x20]; 3206 3207 u8 a_frame_too_long_errors_low[0x20]; 3208 3209 u8 a_symbol_error_during_carrier_high[0x20]; 3210 3211 u8 a_symbol_error_during_carrier_low[0x20]; 3212 3213 u8 a_mac_control_frames_transmitted_high[0x20]; 3214 3215 u8 a_mac_control_frames_transmitted_low[0x20]; 3216 3217 u8 a_mac_control_frames_received_high[0x20]; 3218 3219 u8 a_mac_control_frames_received_low[0x20]; 3220 3221 u8 a_unsupported_opcodes_received_high[0x20]; 3222 3223 u8 a_unsupported_opcodes_received_low[0x20]; 3224 3225 u8 a_pause_mac_ctrl_frames_received_high[0x20]; 3226 3227 u8 a_pause_mac_ctrl_frames_received_low[0x20]; 3228 3229 u8 a_pause_mac_ctrl_frames_transmitted_high[0x20]; 3230 3231 u8 a_pause_mac_ctrl_frames_transmitted_low[0x20]; 3232 3233 u8 reserved_at_4c0[0x300]; 3234 }; 3235 3236 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits { 3237 u8 life_time_counter_high[0x20]; 3238 3239 u8 life_time_counter_low[0x20]; 3240 3241 u8 rx_errors[0x20]; 3242 3243 u8 tx_errors[0x20]; 3244 3245 u8 l0_to_recovery_eieos[0x20]; 3246 3247 u8 l0_to_recovery_ts[0x20]; 3248 3249 u8 l0_to_recovery_framing[0x20]; 3250 3251 u8 l0_to_recovery_retrain[0x20]; 3252 3253 u8 crc_error_dllp[0x20]; 3254 3255 u8 crc_error_tlp[0x20]; 3256 3257 u8 tx_overflow_buffer_pkt_high[0x20]; 3258 3259 u8 tx_overflow_buffer_pkt_low[0x20]; 3260 3261 u8 outbound_stalled_reads[0x20]; 3262 3263 u8 outbound_stalled_writes[0x20]; 3264 3265 u8 outbound_stalled_reads_events[0x20]; 3266 3267 u8 outbound_stalled_writes_events[0x20]; 3268 3269 u8 reserved_at_200[0x5c0]; 3270 }; 3271 3272 struct mlx5_ifc_cmd_inter_comp_event_bits { 3273 u8 command_completion_vector[0x20]; 3274 3275 u8 reserved_at_20[0xc0]; 3276 }; 3277 3278 struct mlx5_ifc_stall_vl_event_bits { 3279 u8 reserved_at_0[0x18]; 3280 u8 port_num[0x1]; 3281 u8 reserved_at_19[0x3]; 3282 u8 vl[0x4]; 3283 3284 u8 reserved_at_20[0xa0]; 3285 }; 3286 3287 struct mlx5_ifc_db_bf_congestion_event_bits { 3288 u8 event_subtype[0x8]; 3289 u8 reserved_at_8[0x8]; 3290 u8 congestion_level[0x8]; 3291 u8 reserved_at_18[0x8]; 3292 3293 u8 reserved_at_20[0xa0]; 3294 }; 3295 3296 struct mlx5_ifc_gpio_event_bits { 3297 u8 reserved_at_0[0x60]; 3298 3299 u8 gpio_event_hi[0x20]; 3300 3301 u8 gpio_event_lo[0x20]; 3302 3303 u8 reserved_at_a0[0x40]; 3304 }; 3305 3306 struct mlx5_ifc_port_state_change_event_bits { 3307 u8 reserved_at_0[0x40]; 3308 3309 u8 port_num[0x4]; 3310 u8 reserved_at_44[0x1c]; 3311 3312 u8 reserved_at_60[0x80]; 3313 }; 3314 3315 struct mlx5_ifc_dropped_packet_logged_bits { 3316 u8 reserved_at_0[0xe0]; 3317 }; 3318 3319 struct mlx5_ifc_default_timeout_bits { 3320 u8 to_multiplier[0x3]; 3321 u8 reserved_at_3[0x9]; 3322 u8 to_value[0x14]; 3323 }; 3324 3325 struct mlx5_ifc_dtor_reg_bits { 3326 u8 reserved_at_0[0x20]; 3327 3328 struct mlx5_ifc_default_timeout_bits pcie_toggle_to; 3329 3330 u8 reserved_at_40[0x60]; 3331 3332 struct mlx5_ifc_default_timeout_bits health_poll_to; 3333 3334 struct mlx5_ifc_default_timeout_bits full_crdump_to; 3335 3336 struct mlx5_ifc_default_timeout_bits fw_reset_to; 3337 3338 struct mlx5_ifc_default_timeout_bits flush_on_err_to; 3339 3340 struct mlx5_ifc_default_timeout_bits pci_sync_update_to; 3341 3342 struct mlx5_ifc_default_timeout_bits tear_down_to; 3343 3344 struct mlx5_ifc_default_timeout_bits fsm_reactivate_to; 3345 3346 struct mlx5_ifc_default_timeout_bits reclaim_pages_to; 3347 3348 struct mlx5_ifc_default_timeout_bits reclaim_vfs_pages_to; 3349 3350 struct mlx5_ifc_default_timeout_bits reset_unload_to; 3351 3352 u8 reserved_at_1c0[0x20]; 3353 }; 3354 3355 enum { 3356 MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1, 3357 MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2, 3358 }; 3359 3360 struct mlx5_ifc_cq_error_bits { 3361 u8 reserved_at_0[0x8]; 3362 u8 cqn[0x18]; 3363 3364 u8 reserved_at_20[0x20]; 3365 3366 u8 reserved_at_40[0x18]; 3367 u8 syndrome[0x8]; 3368 3369 u8 reserved_at_60[0x80]; 3370 }; 3371 3372 struct mlx5_ifc_rdma_page_fault_event_bits { 3373 u8 bytes_committed[0x20]; 3374 3375 u8 r_key[0x20]; 3376 3377 u8 reserved_at_40[0x10]; 3378 u8 packet_len[0x10]; 3379 3380 u8 rdma_op_len[0x20]; 3381 3382 u8 rdma_va[0x40]; 3383 3384 u8 reserved_at_c0[0x5]; 3385 u8 rdma[0x1]; 3386 u8 write[0x1]; 3387 u8 requestor[0x1]; 3388 u8 qp_number[0x18]; 3389 }; 3390 3391 struct mlx5_ifc_wqe_associated_page_fault_event_bits { 3392 u8 bytes_committed[0x20]; 3393 3394 u8 reserved_at_20[0x10]; 3395 u8 wqe_index[0x10]; 3396 3397 u8 reserved_at_40[0x10]; 3398 u8 len[0x10]; 3399 3400 u8 reserved_at_60[0x60]; 3401 3402 u8 reserved_at_c0[0x5]; 3403 u8 rdma[0x1]; 3404 u8 write_read[0x1]; 3405 u8 requestor[0x1]; 3406 u8 qpn[0x18]; 3407 }; 3408 3409 struct mlx5_ifc_qp_events_bits { 3410 u8 reserved_at_0[0xa0]; 3411 3412 u8 type[0x8]; 3413 u8 reserved_at_a8[0x18]; 3414 3415 u8 reserved_at_c0[0x8]; 3416 u8 qpn_rqn_sqn[0x18]; 3417 }; 3418 3419 struct mlx5_ifc_dct_events_bits { 3420 u8 reserved_at_0[0xc0]; 3421 3422 u8 reserved_at_c0[0x8]; 3423 u8 dct_number[0x18]; 3424 }; 3425 3426 struct mlx5_ifc_comp_event_bits { 3427 u8 reserved_at_0[0xc0]; 3428 3429 u8 reserved_at_c0[0x8]; 3430 u8 cq_number[0x18]; 3431 }; 3432 3433 enum { 3434 MLX5_QPC_STATE_RST = 0x0, 3435 MLX5_QPC_STATE_INIT = 0x1, 3436 MLX5_QPC_STATE_RTR = 0x2, 3437 MLX5_QPC_STATE_RTS = 0x3, 3438 MLX5_QPC_STATE_SQER = 0x4, 3439 MLX5_QPC_STATE_ERR = 0x6, 3440 MLX5_QPC_STATE_SQD = 0x7, 3441 MLX5_QPC_STATE_SUSPENDED = 0x9, 3442 }; 3443 3444 enum { 3445 MLX5_QPC_ST_RC = 0x0, 3446 MLX5_QPC_ST_UC = 0x1, 3447 MLX5_QPC_ST_UD = 0x2, 3448 MLX5_QPC_ST_XRC = 0x3, 3449 MLX5_QPC_ST_DCI = 0x5, 3450 MLX5_QPC_ST_QP0 = 0x7, 3451 MLX5_QPC_ST_QP1 = 0x8, 3452 MLX5_QPC_ST_RAW_DATAGRAM = 0x9, 3453 MLX5_QPC_ST_REG_UMR = 0xc, 3454 }; 3455 3456 enum { 3457 MLX5_QPC_PM_STATE_ARMED = 0x0, 3458 MLX5_QPC_PM_STATE_REARM = 0x1, 3459 MLX5_QPC_PM_STATE_RESERVED = 0x2, 3460 MLX5_QPC_PM_STATE_MIGRATED = 0x3, 3461 }; 3462 3463 enum { 3464 MLX5_QPC_OFFLOAD_TYPE_RNDV = 0x1, 3465 }; 3466 3467 enum { 3468 MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0, 3469 MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1, 3470 }; 3471 3472 enum { 3473 MLX5_QPC_MTU_256_BYTES = 0x1, 3474 MLX5_QPC_MTU_512_BYTES = 0x2, 3475 MLX5_QPC_MTU_1K_BYTES = 0x3, 3476 MLX5_QPC_MTU_2K_BYTES = 0x4, 3477 MLX5_QPC_MTU_4K_BYTES = 0x5, 3478 MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7, 3479 }; 3480 3481 enum { 3482 MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1, 3483 MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2, 3484 MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3, 3485 MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4, 3486 MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5, 3487 MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6, 3488 MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7, 3489 MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8, 3490 }; 3491 3492 enum { 3493 MLX5_QPC_CS_REQ_DISABLE = 0x0, 3494 MLX5_QPC_CS_REQ_UP_TO_32B = 0x11, 3495 MLX5_QPC_CS_REQ_UP_TO_64B = 0x22, 3496 }; 3497 3498 enum { 3499 MLX5_QPC_CS_RES_DISABLE = 0x0, 3500 MLX5_QPC_CS_RES_UP_TO_32B = 0x1, 3501 MLX5_QPC_CS_RES_UP_TO_64B = 0x2, 3502 }; 3503 3504 enum { 3505 MLX5_TIMESTAMP_FORMAT_FREE_RUNNING = 0x0, 3506 MLX5_TIMESTAMP_FORMAT_DEFAULT = 0x1, 3507 MLX5_TIMESTAMP_FORMAT_REAL_TIME = 0x2, 3508 }; 3509 3510 struct mlx5_ifc_qpc_bits { 3511 u8 state[0x4]; 3512 u8 lag_tx_port_affinity[0x4]; 3513 u8 st[0x8]; 3514 u8 reserved_at_10[0x2]; 3515 u8 isolate_vl_tc[0x1]; 3516 u8 pm_state[0x2]; 3517 u8 reserved_at_15[0x1]; 3518 u8 req_e2e_credit_mode[0x2]; 3519 u8 offload_type[0x4]; 3520 u8 end_padding_mode[0x2]; 3521 u8 reserved_at_1e[0x2]; 3522 3523 u8 wq_signature[0x1]; 3524 u8 block_lb_mc[0x1]; 3525 u8 atomic_like_write_en[0x1]; 3526 u8 latency_sensitive[0x1]; 3527 u8 reserved_at_24[0x1]; 3528 u8 drain_sigerr[0x1]; 3529 u8 reserved_at_26[0x2]; 3530 u8 pd[0x18]; 3531 3532 u8 mtu[0x3]; 3533 u8 log_msg_max[0x5]; 3534 u8 reserved_at_48[0x1]; 3535 u8 log_rq_size[0x4]; 3536 u8 log_rq_stride[0x3]; 3537 u8 no_sq[0x1]; 3538 u8 log_sq_size[0x4]; 3539 u8 reserved_at_55[0x1]; 3540 u8 retry_mode[0x2]; 3541 u8 ts_format[0x2]; 3542 u8 reserved_at_5a[0x1]; 3543 u8 rlky[0x1]; 3544 u8 ulp_stateless_offload_mode[0x4]; 3545 3546 u8 counter_set_id[0x8]; 3547 u8 uar_page[0x18]; 3548 3549 u8 reserved_at_80[0x8]; 3550 u8 user_index[0x18]; 3551 3552 u8 reserved_at_a0[0x3]; 3553 u8 log_page_size[0x5]; 3554 u8 remote_qpn[0x18]; 3555 3556 struct mlx5_ifc_ads_bits primary_address_path; 3557 3558 struct mlx5_ifc_ads_bits secondary_address_path; 3559 3560 u8 log_ack_req_freq[0x4]; 3561 u8 reserved_at_384[0x4]; 3562 u8 log_sra_max[0x3]; 3563 u8 reserved_at_38b[0x2]; 3564 u8 retry_count[0x3]; 3565 u8 rnr_retry[0x3]; 3566 u8 reserved_at_393[0x1]; 3567 u8 fre[0x1]; 3568 u8 cur_rnr_retry[0x3]; 3569 u8 cur_retry_count[0x3]; 3570 u8 reserved_at_39b[0x5]; 3571 3572 u8 reserved_at_3a0[0x20]; 3573 3574 u8 reserved_at_3c0[0x8]; 3575 u8 next_send_psn[0x18]; 3576 3577 u8 reserved_at_3e0[0x3]; 3578 u8 log_num_dci_stream_channels[0x5]; 3579 u8 cqn_snd[0x18]; 3580 3581 u8 reserved_at_400[0x3]; 3582 u8 log_num_dci_errored_streams[0x5]; 3583 u8 deth_sqpn[0x18]; 3584 3585 u8 reserved_at_420[0x20]; 3586 3587 u8 reserved_at_440[0x8]; 3588 u8 last_acked_psn[0x18]; 3589 3590 u8 reserved_at_460[0x8]; 3591 u8 ssn[0x18]; 3592 3593 u8 reserved_at_480[0x8]; 3594 u8 log_rra_max[0x3]; 3595 u8 reserved_at_48b[0x1]; 3596 u8 atomic_mode[0x4]; 3597 u8 rre[0x1]; 3598 u8 rwe[0x1]; 3599 u8 rae[0x1]; 3600 u8 reserved_at_493[0x1]; 3601 u8 page_offset[0x6]; 3602 u8 reserved_at_49a[0x3]; 3603 u8 cd_slave_receive[0x1]; 3604 u8 cd_slave_send[0x1]; 3605 u8 cd_master[0x1]; 3606 3607 u8 reserved_at_4a0[0x3]; 3608 u8 min_rnr_nak[0x5]; 3609 u8 next_rcv_psn[0x18]; 3610 3611 u8 reserved_at_4c0[0x8]; 3612 u8 xrcd[0x18]; 3613 3614 u8 reserved_at_4e0[0x8]; 3615 u8 cqn_rcv[0x18]; 3616 3617 u8 dbr_addr[0x40]; 3618 3619 u8 q_key[0x20]; 3620 3621 u8 reserved_at_560[0x5]; 3622 u8 rq_type[0x3]; 3623 u8 srqn_rmpn_xrqn[0x18]; 3624 3625 u8 reserved_at_580[0x8]; 3626 u8 rmsn[0x18]; 3627 3628 u8 hw_sq_wqebb_counter[0x10]; 3629 u8 sw_sq_wqebb_counter[0x10]; 3630 3631 u8 hw_rq_counter[0x20]; 3632 3633 u8 sw_rq_counter[0x20]; 3634 3635 u8 reserved_at_600[0x20]; 3636 3637 u8 reserved_at_620[0xf]; 3638 u8 cgs[0x1]; 3639 u8 cs_req[0x8]; 3640 u8 cs_res[0x8]; 3641 3642 u8 dc_access_key[0x40]; 3643 3644 u8 reserved_at_680[0x3]; 3645 u8 dbr_umem_valid[0x1]; 3646 3647 u8 reserved_at_684[0xbc]; 3648 }; 3649 3650 struct mlx5_ifc_roce_addr_layout_bits { 3651 u8 source_l3_address[16][0x8]; 3652 3653 u8 reserved_at_80[0x3]; 3654 u8 vlan_valid[0x1]; 3655 u8 vlan_id[0xc]; 3656 u8 source_mac_47_32[0x10]; 3657 3658 u8 source_mac_31_0[0x20]; 3659 3660 u8 reserved_at_c0[0x14]; 3661 u8 roce_l3_type[0x4]; 3662 u8 roce_version[0x8]; 3663 3664 u8 reserved_at_e0[0x20]; 3665 }; 3666 3667 struct mlx5_ifc_crypto_cap_bits { 3668 u8 reserved_at_0[0x3]; 3669 u8 synchronize_dek[0x1]; 3670 u8 int_kek_manual[0x1]; 3671 u8 int_kek_auto[0x1]; 3672 u8 reserved_at_6[0x1a]; 3673 3674 u8 reserved_at_20[0x3]; 3675 u8 log_dek_max_alloc[0x5]; 3676 u8 reserved_at_28[0x3]; 3677 u8 log_max_num_deks[0x5]; 3678 u8 reserved_at_30[0x10]; 3679 3680 u8 reserved_at_40[0x20]; 3681 3682 u8 reserved_at_60[0x3]; 3683 u8 log_dek_granularity[0x5]; 3684 u8 reserved_at_68[0x3]; 3685 u8 log_max_num_int_kek[0x5]; 3686 u8 sw_wrapped_dek[0x10]; 3687 3688 u8 reserved_at_80[0x780]; 3689 }; 3690 3691 union mlx5_ifc_hca_cap_union_bits { 3692 struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap; 3693 struct mlx5_ifc_cmd_hca_cap_2_bits cmd_hca_cap_2; 3694 struct mlx5_ifc_odp_cap_bits odp_cap; 3695 struct mlx5_ifc_atomic_caps_bits atomic_caps; 3696 struct mlx5_ifc_roce_cap_bits roce_cap; 3697 struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps; 3698 struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap; 3699 struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap; 3700 struct mlx5_ifc_wqe_based_flow_table_cap_bits wqe_based_flow_table_cap; 3701 struct mlx5_ifc_esw_cap_bits esw_cap; 3702 struct mlx5_ifc_e_switch_cap_bits e_switch_cap; 3703 struct mlx5_ifc_port_selection_cap_bits port_selection_cap; 3704 struct mlx5_ifc_qos_cap_bits qos_cap; 3705 struct mlx5_ifc_debug_cap_bits debug_cap; 3706 struct mlx5_ifc_fpga_cap_bits fpga_cap; 3707 struct mlx5_ifc_tls_cap_bits tls_cap; 3708 struct mlx5_ifc_device_mem_cap_bits device_mem_cap; 3709 struct mlx5_ifc_virtio_emulation_cap_bits virtio_emulation_cap; 3710 struct mlx5_ifc_macsec_cap_bits macsec_cap; 3711 struct mlx5_ifc_crypto_cap_bits crypto_cap; 3712 struct mlx5_ifc_ipsec_cap_bits ipsec_cap; 3713 u8 reserved_at_0[0x8000]; 3714 }; 3715 3716 enum { 3717 MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1, 3718 MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2, 3719 MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4, 3720 MLX5_FLOW_CONTEXT_ACTION_COUNT = 0x8, 3721 MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT = 0x10, 3722 MLX5_FLOW_CONTEXT_ACTION_DECAP = 0x20, 3723 MLX5_FLOW_CONTEXT_ACTION_MOD_HDR = 0x40, 3724 MLX5_FLOW_CONTEXT_ACTION_VLAN_POP = 0x80, 3725 MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH = 0x100, 3726 MLX5_FLOW_CONTEXT_ACTION_VLAN_POP_2 = 0x400, 3727 MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH_2 = 0x800, 3728 MLX5_FLOW_CONTEXT_ACTION_CRYPTO_DECRYPT = 0x1000, 3729 MLX5_FLOW_CONTEXT_ACTION_CRYPTO_ENCRYPT = 0x2000, 3730 MLX5_FLOW_CONTEXT_ACTION_EXECUTE_ASO = 0x4000, 3731 }; 3732 3733 enum { 3734 MLX5_FLOW_CONTEXT_FLOW_SOURCE_ANY_VPORT = 0x0, 3735 MLX5_FLOW_CONTEXT_FLOW_SOURCE_UPLINK = 0x1, 3736 MLX5_FLOW_CONTEXT_FLOW_SOURCE_LOCAL_VPORT = 0x2, 3737 }; 3738 3739 enum { 3740 MLX5_FLOW_CONTEXT_ENCRYPT_DECRYPT_TYPE_IPSEC = 0x0, 3741 MLX5_FLOW_CONTEXT_ENCRYPT_DECRYPT_TYPE_MACSEC = 0x1, 3742 }; 3743 3744 struct mlx5_ifc_vlan_bits { 3745 u8 ethtype[0x10]; 3746 u8 prio[0x3]; 3747 u8 cfi[0x1]; 3748 u8 vid[0xc]; 3749 }; 3750 3751 enum { 3752 MLX5_FLOW_METER_COLOR_RED = 0x0, 3753 MLX5_FLOW_METER_COLOR_YELLOW = 0x1, 3754 MLX5_FLOW_METER_COLOR_GREEN = 0x2, 3755 MLX5_FLOW_METER_COLOR_UNDEFINED = 0x3, 3756 }; 3757 3758 enum { 3759 MLX5_EXE_ASO_FLOW_METER = 0x2, 3760 }; 3761 3762 struct mlx5_ifc_exe_aso_ctrl_flow_meter_bits { 3763 u8 return_reg_id[0x4]; 3764 u8 aso_type[0x4]; 3765 u8 reserved_at_8[0x14]; 3766 u8 action[0x1]; 3767 u8 init_color[0x2]; 3768 u8 meter_id[0x1]; 3769 }; 3770 3771 union mlx5_ifc_exe_aso_ctrl { 3772 struct mlx5_ifc_exe_aso_ctrl_flow_meter_bits exe_aso_ctrl_flow_meter; 3773 }; 3774 3775 struct mlx5_ifc_execute_aso_bits { 3776 u8 valid[0x1]; 3777 u8 reserved_at_1[0x7]; 3778 u8 aso_object_id[0x18]; 3779 3780 union mlx5_ifc_exe_aso_ctrl exe_aso_ctrl; 3781 }; 3782 3783 struct mlx5_ifc_flow_context_bits { 3784 struct mlx5_ifc_vlan_bits push_vlan; 3785 3786 u8 group_id[0x20]; 3787 3788 u8 reserved_at_40[0x8]; 3789 u8 flow_tag[0x18]; 3790 3791 u8 reserved_at_60[0x10]; 3792 u8 action[0x10]; 3793 3794 u8 extended_destination[0x1]; 3795 u8 uplink_hairpin_en[0x1]; 3796 u8 flow_source[0x2]; 3797 u8 encrypt_decrypt_type[0x4]; 3798 u8 destination_list_size[0x18]; 3799 3800 u8 reserved_at_a0[0x8]; 3801 u8 flow_counter_list_size[0x18]; 3802 3803 u8 packet_reformat_id[0x20]; 3804 3805 u8 modify_header_id[0x20]; 3806 3807 struct mlx5_ifc_vlan_bits push_vlan_2; 3808 3809 u8 encrypt_decrypt_obj_id[0x20]; 3810 u8 reserved_at_140[0xc0]; 3811 3812 struct mlx5_ifc_fte_match_param_bits match_value; 3813 3814 struct mlx5_ifc_execute_aso_bits execute_aso[4]; 3815 3816 u8 reserved_at_1300[0x500]; 3817 3818 union mlx5_ifc_dest_format_flow_counter_list_auto_bits destination[]; 3819 }; 3820 3821 enum { 3822 MLX5_XRC_SRQC_STATE_GOOD = 0x0, 3823 MLX5_XRC_SRQC_STATE_ERROR = 0x1, 3824 }; 3825 3826 struct mlx5_ifc_xrc_srqc_bits { 3827 u8 state[0x4]; 3828 u8 log_xrc_srq_size[0x4]; 3829 u8 reserved_at_8[0x18]; 3830 3831 u8 wq_signature[0x1]; 3832 u8 cont_srq[0x1]; 3833 u8 reserved_at_22[0x1]; 3834 u8 rlky[0x1]; 3835 u8 basic_cyclic_rcv_wqe[0x1]; 3836 u8 log_rq_stride[0x3]; 3837 u8 xrcd[0x18]; 3838 3839 u8 page_offset[0x6]; 3840 u8 reserved_at_46[0x1]; 3841 u8 dbr_umem_valid[0x1]; 3842 u8 cqn[0x18]; 3843 3844 u8 reserved_at_60[0x20]; 3845 3846 u8 user_index_equal_xrc_srqn[0x1]; 3847 u8 reserved_at_81[0x1]; 3848 u8 log_page_size[0x6]; 3849 u8 user_index[0x18]; 3850 3851 u8 reserved_at_a0[0x20]; 3852 3853 u8 reserved_at_c0[0x8]; 3854 u8 pd[0x18]; 3855 3856 u8 lwm[0x10]; 3857 u8 wqe_cnt[0x10]; 3858 3859 u8 reserved_at_100[0x40]; 3860 3861 u8 db_record_addr_h[0x20]; 3862 3863 u8 db_record_addr_l[0x1e]; 3864 u8 reserved_at_17e[0x2]; 3865 3866 u8 reserved_at_180[0x80]; 3867 }; 3868 3869 struct mlx5_ifc_vnic_diagnostic_statistics_bits { 3870 u8 counter_error_queues[0x20]; 3871 3872 u8 total_error_queues[0x20]; 3873 3874 u8 send_queue_priority_update_flow[0x20]; 3875 3876 u8 reserved_at_60[0x20]; 3877 3878 u8 nic_receive_steering_discard[0x40]; 3879 3880 u8 receive_discard_vport_down[0x40]; 3881 3882 u8 transmit_discard_vport_down[0x40]; 3883 3884 u8 async_eq_overrun[0x20]; 3885 3886 u8 comp_eq_overrun[0x20]; 3887 3888 u8 reserved_at_180[0x20]; 3889 3890 u8 invalid_command[0x20]; 3891 3892 u8 quota_exceeded_command[0x20]; 3893 3894 u8 internal_rq_out_of_buffer[0x20]; 3895 3896 u8 cq_overrun[0x20]; 3897 3898 u8 eth_wqe_too_small[0x20]; 3899 3900 u8 reserved_at_220[0xc0]; 3901 3902 u8 generated_pkt_steering_fail[0x40]; 3903 3904 u8 handled_pkt_steering_fail[0x40]; 3905 3906 u8 reserved_at_360[0xc80]; 3907 }; 3908 3909 struct mlx5_ifc_traffic_counter_bits { 3910 u8 packets[0x40]; 3911 3912 u8 octets[0x40]; 3913 }; 3914 3915 struct mlx5_ifc_tisc_bits { 3916 u8 strict_lag_tx_port_affinity[0x1]; 3917 u8 tls_en[0x1]; 3918 u8 reserved_at_2[0x2]; 3919 u8 lag_tx_port_affinity[0x04]; 3920 3921 u8 reserved_at_8[0x4]; 3922 u8 prio[0x4]; 3923 u8 reserved_at_10[0x10]; 3924 3925 u8 reserved_at_20[0x100]; 3926 3927 u8 reserved_at_120[0x8]; 3928 u8 transport_domain[0x18]; 3929 3930 u8 reserved_at_140[0x8]; 3931 u8 underlay_qpn[0x18]; 3932 3933 u8 reserved_at_160[0x8]; 3934 u8 pd[0x18]; 3935 3936 u8 reserved_at_180[0x380]; 3937 }; 3938 3939 enum { 3940 MLX5_TIRC_DISP_TYPE_DIRECT = 0x0, 3941 MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1, 3942 }; 3943 3944 enum { 3945 MLX5_TIRC_PACKET_MERGE_MASK_IPV4_LRO = BIT(0), 3946 MLX5_TIRC_PACKET_MERGE_MASK_IPV6_LRO = BIT(1), 3947 }; 3948 3949 enum { 3950 MLX5_RX_HASH_FN_NONE = 0x0, 3951 MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1, 3952 MLX5_RX_HASH_FN_TOEPLITZ = 0x2, 3953 }; 3954 3955 enum { 3956 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST = 0x1, 3957 MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST = 0x2, 3958 }; 3959 3960 struct mlx5_ifc_tirc_bits { 3961 u8 reserved_at_0[0x20]; 3962 3963 u8 disp_type[0x4]; 3964 u8 tls_en[0x1]; 3965 u8 reserved_at_25[0x1b]; 3966 3967 u8 reserved_at_40[0x40]; 3968 3969 u8 reserved_at_80[0x4]; 3970 u8 lro_timeout_period_usecs[0x10]; 3971 u8 packet_merge_mask[0x4]; 3972 u8 lro_max_ip_payload_size[0x8]; 3973 3974 u8 reserved_at_a0[0x40]; 3975 3976 u8 reserved_at_e0[0x8]; 3977 u8 inline_rqn[0x18]; 3978 3979 u8 rx_hash_symmetric[0x1]; 3980 u8 reserved_at_101[0x1]; 3981 u8 tunneled_offload_en[0x1]; 3982 u8 reserved_at_103[0x5]; 3983 u8 indirect_table[0x18]; 3984 3985 u8 rx_hash_fn[0x4]; 3986 u8 reserved_at_124[0x2]; 3987 u8 self_lb_block[0x2]; 3988 u8 transport_domain[0x18]; 3989 3990 u8 rx_hash_toeplitz_key[10][0x20]; 3991 3992 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer; 3993 3994 struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner; 3995 3996 u8 reserved_at_2c0[0x4c0]; 3997 }; 3998 3999 enum { 4000 MLX5_SRQC_STATE_GOOD = 0x0, 4001 MLX5_SRQC_STATE_ERROR = 0x1, 4002 }; 4003 4004 struct mlx5_ifc_srqc_bits { 4005 u8 state[0x4]; 4006 u8 log_srq_size[0x4]; 4007 u8 reserved_at_8[0x18]; 4008 4009 u8 wq_signature[0x1]; 4010 u8 cont_srq[0x1]; 4011 u8 reserved_at_22[0x1]; 4012 u8 rlky[0x1]; 4013 u8 reserved_at_24[0x1]; 4014 u8 log_rq_stride[0x3]; 4015 u8 xrcd[0x18]; 4016 4017 u8 page_offset[0x6]; 4018 u8 reserved_at_46[0x2]; 4019 u8 cqn[0x18]; 4020 4021 u8 reserved_at_60[0x20]; 4022 4023 u8 reserved_at_80[0x2]; 4024 u8 log_page_size[0x6]; 4025 u8 reserved_at_88[0x18]; 4026 4027 u8 reserved_at_a0[0x20]; 4028 4029 u8 reserved_at_c0[0x8]; 4030 u8 pd[0x18]; 4031 4032 u8 lwm[0x10]; 4033 u8 wqe_cnt[0x10]; 4034 4035 u8 reserved_at_100[0x40]; 4036 4037 u8 dbr_addr[0x40]; 4038 4039 u8 reserved_at_180[0x80]; 4040 }; 4041 4042 enum { 4043 MLX5_SQC_STATE_RST = 0x0, 4044 MLX5_SQC_STATE_RDY = 0x1, 4045 MLX5_SQC_STATE_ERR = 0x3, 4046 }; 4047 4048 struct mlx5_ifc_sqc_bits { 4049 u8 rlky[0x1]; 4050 u8 cd_master[0x1]; 4051 u8 fre[0x1]; 4052 u8 flush_in_error_en[0x1]; 4053 u8 allow_multi_pkt_send_wqe[0x1]; 4054 u8 min_wqe_inline_mode[0x3]; 4055 u8 state[0x4]; 4056 u8 reg_umr[0x1]; 4057 u8 allow_swp[0x1]; 4058 u8 hairpin[0x1]; 4059 u8 non_wire[0x1]; 4060 u8 reserved_at_10[0xa]; 4061 u8 ts_format[0x2]; 4062 u8 reserved_at_1c[0x4]; 4063 4064 u8 reserved_at_20[0x8]; 4065 u8 user_index[0x18]; 4066 4067 u8 reserved_at_40[0x8]; 4068 u8 cqn[0x18]; 4069 4070 u8 reserved_at_60[0x8]; 4071 u8 hairpin_peer_rq[0x18]; 4072 4073 u8 reserved_at_80[0x10]; 4074 u8 hairpin_peer_vhca[0x10]; 4075 4076 u8 reserved_at_a0[0x20]; 4077 4078 u8 reserved_at_c0[0x8]; 4079 u8 ts_cqe_to_dest_cqn[0x18]; 4080 4081 u8 reserved_at_e0[0x10]; 4082 u8 packet_pacing_rate_limit_index[0x10]; 4083 u8 tis_lst_sz[0x10]; 4084 u8 qos_queue_group_id[0x10]; 4085 4086 u8 reserved_at_120[0x40]; 4087 4088 u8 reserved_at_160[0x8]; 4089 u8 tis_num_0[0x18]; 4090 4091 struct mlx5_ifc_wq_bits wq; 4092 }; 4093 4094 enum { 4095 SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0, 4096 SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1, 4097 SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2, 4098 SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3, 4099 SCHEDULING_CONTEXT_ELEMENT_TYPE_QUEUE_GROUP = 0x4, 4100 }; 4101 4102 enum { 4103 ELEMENT_TYPE_CAP_MASK_TSAR = 1 << 0, 4104 ELEMENT_TYPE_CAP_MASK_VPORT = 1 << 1, 4105 ELEMENT_TYPE_CAP_MASK_VPORT_TC = 1 << 2, 4106 ELEMENT_TYPE_CAP_MASK_PARA_VPORT_TC = 1 << 3, 4107 ELEMENT_TYPE_CAP_MASK_QUEUE_GROUP = 1 << 4, 4108 }; 4109 4110 struct mlx5_ifc_scheduling_context_bits { 4111 u8 element_type[0x8]; 4112 u8 reserved_at_8[0x18]; 4113 4114 u8 element_attributes[0x20]; 4115 4116 u8 parent_element_id[0x20]; 4117 4118 u8 reserved_at_60[0x40]; 4119 4120 u8 bw_share[0x20]; 4121 4122 u8 max_average_bw[0x20]; 4123 4124 u8 reserved_at_e0[0x120]; 4125 }; 4126 4127 struct mlx5_ifc_rqtc_bits { 4128 u8 reserved_at_0[0xa0]; 4129 4130 u8 reserved_at_a0[0x5]; 4131 u8 list_q_type[0x3]; 4132 u8 reserved_at_a8[0x8]; 4133 u8 rqt_max_size[0x10]; 4134 4135 u8 rq_vhca_id_format[0x1]; 4136 u8 reserved_at_c1[0xf]; 4137 u8 rqt_actual_size[0x10]; 4138 4139 u8 reserved_at_e0[0x6a0]; 4140 4141 union { 4142 DECLARE_FLEX_ARRAY(struct mlx5_ifc_rq_num_bits, rq_num); 4143 DECLARE_FLEX_ARRAY(struct mlx5_ifc_rq_vhca_bits, rq_vhca); 4144 }; 4145 }; 4146 4147 enum { 4148 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0, 4149 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1, 4150 }; 4151 4152 enum { 4153 MLX5_RQC_STATE_RST = 0x0, 4154 MLX5_RQC_STATE_RDY = 0x1, 4155 MLX5_RQC_STATE_ERR = 0x3, 4156 }; 4157 4158 enum { 4159 MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_BYTE = 0x0, 4160 MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_STRIDE = 0x1, 4161 MLX5_RQC_SHAMPO_NO_MATCH_ALIGNMENT_GRANULARITY_PAGE = 0x2, 4162 }; 4163 4164 enum { 4165 MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_NO_MATCH = 0x0, 4166 MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_EXTENDED = 0x1, 4167 MLX5_RQC_SHAMPO_MATCH_CRITERIA_TYPE_FIVE_TUPLE = 0x2, 4168 }; 4169 4170 struct mlx5_ifc_rqc_bits { 4171 u8 rlky[0x1]; 4172 u8 delay_drop_en[0x1]; 4173 u8 scatter_fcs[0x1]; 4174 u8 vsd[0x1]; 4175 u8 mem_rq_type[0x4]; 4176 u8 state[0x4]; 4177 u8 reserved_at_c[0x1]; 4178 u8 flush_in_error_en[0x1]; 4179 u8 hairpin[0x1]; 4180 u8 reserved_at_f[0xb]; 4181 u8 ts_format[0x2]; 4182 u8 reserved_at_1c[0x4]; 4183 4184 u8 reserved_at_20[0x8]; 4185 u8 user_index[0x18]; 4186 4187 u8 reserved_at_40[0x8]; 4188 u8 cqn[0x18]; 4189 4190 u8 counter_set_id[0x8]; 4191 u8 reserved_at_68[0x18]; 4192 4193 u8 reserved_at_80[0x8]; 4194 u8 rmpn[0x18]; 4195 4196 u8 reserved_at_a0[0x8]; 4197 u8 hairpin_peer_sq[0x18]; 4198 4199 u8 reserved_at_c0[0x10]; 4200 u8 hairpin_peer_vhca[0x10]; 4201 4202 u8 reserved_at_e0[0x46]; 4203 u8 shampo_no_match_alignment_granularity[0x2]; 4204 u8 reserved_at_128[0x6]; 4205 u8 shampo_match_criteria_type[0x2]; 4206 u8 reservation_timeout[0x10]; 4207 4208 u8 reserved_at_140[0x40]; 4209 4210 struct mlx5_ifc_wq_bits wq; 4211 }; 4212 4213 enum { 4214 MLX5_RMPC_STATE_RDY = 0x1, 4215 MLX5_RMPC_STATE_ERR = 0x3, 4216 }; 4217 4218 struct mlx5_ifc_rmpc_bits { 4219 u8 reserved_at_0[0x8]; 4220 u8 state[0x4]; 4221 u8 reserved_at_c[0x14]; 4222 4223 u8 basic_cyclic_rcv_wqe[0x1]; 4224 u8 reserved_at_21[0x1f]; 4225 4226 u8 reserved_at_40[0x140]; 4227 4228 struct mlx5_ifc_wq_bits wq; 4229 }; 4230 4231 enum { 4232 VHCA_ID_TYPE_HW = 0, 4233 VHCA_ID_TYPE_SW = 1, 4234 }; 4235 4236 struct mlx5_ifc_nic_vport_context_bits { 4237 u8 reserved_at_0[0x5]; 4238 u8 min_wqe_inline_mode[0x3]; 4239 u8 reserved_at_8[0x15]; 4240 u8 disable_mc_local_lb[0x1]; 4241 u8 disable_uc_local_lb[0x1]; 4242 u8 roce_en[0x1]; 4243 4244 u8 arm_change_event[0x1]; 4245 u8 reserved_at_21[0x1a]; 4246 u8 event_on_mtu[0x1]; 4247 u8 event_on_promisc_change[0x1]; 4248 u8 event_on_vlan_change[0x1]; 4249 u8 event_on_mc_address_change[0x1]; 4250 u8 event_on_uc_address_change[0x1]; 4251 4252 u8 vhca_id_type[0x1]; 4253 u8 reserved_at_41[0xb]; 4254 u8 affiliation_criteria[0x4]; 4255 u8 affiliated_vhca_id[0x10]; 4256 4257 u8 reserved_at_60[0xa0]; 4258 4259 u8 reserved_at_100[0x1]; 4260 u8 sd_group[0x3]; 4261 u8 reserved_at_104[0x1c]; 4262 4263 u8 reserved_at_120[0x10]; 4264 u8 mtu[0x10]; 4265 4266 u8 system_image_guid[0x40]; 4267 u8 port_guid[0x40]; 4268 u8 node_guid[0x40]; 4269 4270 u8 reserved_at_200[0x140]; 4271 u8 qkey_violation_counter[0x10]; 4272 u8 reserved_at_350[0x430]; 4273 4274 u8 promisc_uc[0x1]; 4275 u8 promisc_mc[0x1]; 4276 u8 promisc_all[0x1]; 4277 u8 reserved_at_783[0x2]; 4278 u8 allowed_list_type[0x3]; 4279 u8 reserved_at_788[0xc]; 4280 u8 allowed_list_size[0xc]; 4281 4282 struct mlx5_ifc_mac_address_layout_bits permanent_address; 4283 4284 u8 reserved_at_7e0[0x20]; 4285 4286 u8 current_uc_mac_address[][0x40]; 4287 }; 4288 4289 enum { 4290 MLX5_MKC_ACCESS_MODE_PA = 0x0, 4291 MLX5_MKC_ACCESS_MODE_MTT = 0x1, 4292 MLX5_MKC_ACCESS_MODE_KLMS = 0x2, 4293 MLX5_MKC_ACCESS_MODE_KSM = 0x3, 4294 MLX5_MKC_ACCESS_MODE_SW_ICM = 0x4, 4295 MLX5_MKC_ACCESS_MODE_MEMIC = 0x5, 4296 MLX5_MKC_ACCESS_MODE_CROSSING = 0x6, 4297 }; 4298 4299 struct mlx5_ifc_mkc_bits { 4300 u8 reserved_at_0[0x1]; 4301 u8 free[0x1]; 4302 u8 reserved_at_2[0x1]; 4303 u8 access_mode_4_2[0x3]; 4304 u8 reserved_at_6[0x7]; 4305 u8 relaxed_ordering_write[0x1]; 4306 u8 reserved_at_e[0x1]; 4307 u8 small_fence_on_rdma_read_response[0x1]; 4308 u8 umr_en[0x1]; 4309 u8 a[0x1]; 4310 u8 rw[0x1]; 4311 u8 rr[0x1]; 4312 u8 lw[0x1]; 4313 u8 lr[0x1]; 4314 u8 access_mode_1_0[0x2]; 4315 u8 reserved_at_18[0x2]; 4316 u8 ma_translation_mode[0x2]; 4317 u8 reserved_at_1c[0x4]; 4318 4319 u8 qpn[0x18]; 4320 u8 mkey_7_0[0x8]; 4321 4322 u8 reserved_at_40[0x20]; 4323 4324 u8 length64[0x1]; 4325 u8 bsf_en[0x1]; 4326 u8 sync_umr[0x1]; 4327 u8 reserved_at_63[0x2]; 4328 u8 expected_sigerr_count[0x1]; 4329 u8 reserved_at_66[0x1]; 4330 u8 en_rinval[0x1]; 4331 u8 pd[0x18]; 4332 4333 u8 start_addr[0x40]; 4334 4335 u8 len[0x40]; 4336 4337 u8 bsf_octword_size[0x20]; 4338 4339 u8 reserved_at_120[0x60]; 4340 4341 u8 crossing_target_vhca_id[0x10]; 4342 u8 reserved_at_190[0x10]; 4343 4344 u8 translations_octword_size[0x20]; 4345 4346 u8 reserved_at_1c0[0x19]; 4347 u8 relaxed_ordering_read[0x1]; 4348 u8 log_page_size[0x6]; 4349 4350 u8 reserved_at_1e0[0x20]; 4351 }; 4352 4353 struct mlx5_ifc_pkey_bits { 4354 u8 reserved_at_0[0x10]; 4355 u8 pkey[0x10]; 4356 }; 4357 4358 struct mlx5_ifc_array128_auto_bits { 4359 u8 array128_auto[16][0x8]; 4360 }; 4361 4362 struct mlx5_ifc_hca_vport_context_bits { 4363 u8 field_select[0x20]; 4364 4365 u8 reserved_at_20[0xe0]; 4366 4367 u8 sm_virt_aware[0x1]; 4368 u8 has_smi[0x1]; 4369 u8 has_raw[0x1]; 4370 u8 grh_required[0x1]; 4371 u8 reserved_at_104[0x4]; 4372 u8 num_port_plane[0x8]; 4373 u8 port_physical_state[0x4]; 4374 u8 vport_state_policy[0x4]; 4375 u8 port_state[0x4]; 4376 u8 vport_state[0x4]; 4377 4378 u8 reserved_at_120[0x20]; 4379 4380 u8 system_image_guid[0x40]; 4381 4382 u8 port_guid[0x40]; 4383 4384 u8 node_guid[0x40]; 4385 4386 u8 cap_mask1[0x20]; 4387 4388 u8 cap_mask1_field_select[0x20]; 4389 4390 u8 cap_mask2[0x20]; 4391 4392 u8 cap_mask2_field_select[0x20]; 4393 4394 u8 reserved_at_280[0x80]; 4395 4396 u8 lid[0x10]; 4397 u8 reserved_at_310[0x4]; 4398 u8 init_type_reply[0x4]; 4399 u8 lmc[0x3]; 4400 u8 subnet_timeout[0x5]; 4401 4402 u8 sm_lid[0x10]; 4403 u8 sm_sl[0x4]; 4404 u8 reserved_at_334[0xc]; 4405 4406 u8 qkey_violation_counter[0x10]; 4407 u8 pkey_violation_counter[0x10]; 4408 4409 u8 reserved_at_360[0xca0]; 4410 }; 4411 4412 struct mlx5_ifc_esw_vport_context_bits { 4413 u8 fdb_to_vport_reg_c[0x1]; 4414 u8 reserved_at_1[0x2]; 4415 u8 vport_svlan_strip[0x1]; 4416 u8 vport_cvlan_strip[0x1]; 4417 u8 vport_svlan_insert[0x1]; 4418 u8 vport_cvlan_insert[0x2]; 4419 u8 fdb_to_vport_reg_c_id[0x8]; 4420 u8 reserved_at_10[0x10]; 4421 4422 u8 reserved_at_20[0x20]; 4423 4424 u8 svlan_cfi[0x1]; 4425 u8 svlan_pcp[0x3]; 4426 u8 svlan_id[0xc]; 4427 u8 cvlan_cfi[0x1]; 4428 u8 cvlan_pcp[0x3]; 4429 u8 cvlan_id[0xc]; 4430 4431 u8 reserved_at_60[0x720]; 4432 4433 u8 sw_steering_vport_icm_address_rx[0x40]; 4434 4435 u8 sw_steering_vport_icm_address_tx[0x40]; 4436 }; 4437 4438 enum { 4439 MLX5_EQC_STATUS_OK = 0x0, 4440 MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa, 4441 }; 4442 4443 enum { 4444 MLX5_EQC_ST_ARMED = 0x9, 4445 MLX5_EQC_ST_FIRED = 0xa, 4446 }; 4447 4448 struct mlx5_ifc_eqc_bits { 4449 u8 status[0x4]; 4450 u8 reserved_at_4[0x9]; 4451 u8 ec[0x1]; 4452 u8 oi[0x1]; 4453 u8 reserved_at_f[0x5]; 4454 u8 st[0x4]; 4455 u8 reserved_at_18[0x8]; 4456 4457 u8 reserved_at_20[0x20]; 4458 4459 u8 reserved_at_40[0x14]; 4460 u8 page_offset[0x6]; 4461 u8 reserved_at_5a[0x6]; 4462 4463 u8 reserved_at_60[0x3]; 4464 u8 log_eq_size[0x5]; 4465 u8 uar_page[0x18]; 4466 4467 u8 reserved_at_80[0x20]; 4468 4469 u8 reserved_at_a0[0x14]; 4470 u8 intr[0xc]; 4471 4472 u8 reserved_at_c0[0x3]; 4473 u8 log_page_size[0x5]; 4474 u8 reserved_at_c8[0x18]; 4475 4476 u8 reserved_at_e0[0x60]; 4477 4478 u8 reserved_at_140[0x8]; 4479 u8 consumer_counter[0x18]; 4480 4481 u8 reserved_at_160[0x8]; 4482 u8 producer_counter[0x18]; 4483 4484 u8 reserved_at_180[0x80]; 4485 }; 4486 4487 enum { 4488 MLX5_DCTC_STATE_ACTIVE = 0x0, 4489 MLX5_DCTC_STATE_DRAINING = 0x1, 4490 MLX5_DCTC_STATE_DRAINED = 0x2, 4491 }; 4492 4493 enum { 4494 MLX5_DCTC_CS_RES_DISABLE = 0x0, 4495 MLX5_DCTC_CS_RES_NA = 0x1, 4496 MLX5_DCTC_CS_RES_UP_TO_64B = 0x2, 4497 }; 4498 4499 enum { 4500 MLX5_DCTC_MTU_256_BYTES = 0x1, 4501 MLX5_DCTC_MTU_512_BYTES = 0x2, 4502 MLX5_DCTC_MTU_1K_BYTES = 0x3, 4503 MLX5_DCTC_MTU_2K_BYTES = 0x4, 4504 MLX5_DCTC_MTU_4K_BYTES = 0x5, 4505 }; 4506 4507 struct mlx5_ifc_dctc_bits { 4508 u8 reserved_at_0[0x4]; 4509 u8 state[0x4]; 4510 u8 reserved_at_8[0x18]; 4511 4512 u8 reserved_at_20[0x8]; 4513 u8 user_index[0x18]; 4514 4515 u8 reserved_at_40[0x8]; 4516 u8 cqn[0x18]; 4517 4518 u8 counter_set_id[0x8]; 4519 u8 atomic_mode[0x4]; 4520 u8 rre[0x1]; 4521 u8 rwe[0x1]; 4522 u8 rae[0x1]; 4523 u8 atomic_like_write_en[0x1]; 4524 u8 latency_sensitive[0x1]; 4525 u8 rlky[0x1]; 4526 u8 free_ar[0x1]; 4527 u8 reserved_at_73[0xd]; 4528 4529 u8 reserved_at_80[0x8]; 4530 u8 cs_res[0x8]; 4531 u8 reserved_at_90[0x3]; 4532 u8 min_rnr_nak[0x5]; 4533 u8 reserved_at_98[0x8]; 4534 4535 u8 reserved_at_a0[0x8]; 4536 u8 srqn_xrqn[0x18]; 4537 4538 u8 reserved_at_c0[0x8]; 4539 u8 pd[0x18]; 4540 4541 u8 tclass[0x8]; 4542 u8 reserved_at_e8[0x4]; 4543 u8 flow_label[0x14]; 4544 4545 u8 dc_access_key[0x40]; 4546 4547 u8 reserved_at_140[0x5]; 4548 u8 mtu[0x3]; 4549 u8 port[0x8]; 4550 u8 pkey_index[0x10]; 4551 4552 u8 reserved_at_160[0x8]; 4553 u8 my_addr_index[0x8]; 4554 u8 reserved_at_170[0x8]; 4555 u8 hop_limit[0x8]; 4556 4557 u8 dc_access_key_violation_count[0x20]; 4558 4559 u8 reserved_at_1a0[0x14]; 4560 u8 dei_cfi[0x1]; 4561 u8 eth_prio[0x3]; 4562 u8 ecn[0x2]; 4563 u8 dscp[0x6]; 4564 4565 u8 reserved_at_1c0[0x20]; 4566 u8 ece[0x20]; 4567 }; 4568 4569 enum { 4570 MLX5_CQC_STATUS_OK = 0x0, 4571 MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9, 4572 MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa, 4573 }; 4574 4575 enum { 4576 MLX5_CQC_CQE_SZ_64_BYTES = 0x0, 4577 MLX5_CQC_CQE_SZ_128_BYTES = 0x1, 4578 }; 4579 4580 enum { 4581 MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6, 4582 MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9, 4583 MLX5_CQC_ST_FIRED = 0xa, 4584 }; 4585 4586 enum mlx5_cq_period_mode { 4587 MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0, 4588 MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1, 4589 MLX5_CQ_PERIOD_NUM_MODES, 4590 }; 4591 4592 struct mlx5_ifc_cqc_bits { 4593 u8 status[0x4]; 4594 u8 reserved_at_4[0x2]; 4595 u8 dbr_umem_valid[0x1]; 4596 u8 apu_cq[0x1]; 4597 u8 cqe_sz[0x3]; 4598 u8 cc[0x1]; 4599 u8 reserved_at_c[0x1]; 4600 u8 scqe_break_moderation_en[0x1]; 4601 u8 oi[0x1]; 4602 u8 cq_period_mode[0x2]; 4603 u8 cqe_comp_en[0x1]; 4604 u8 mini_cqe_res_format[0x2]; 4605 u8 st[0x4]; 4606 u8 reserved_at_18[0x6]; 4607 u8 cqe_compression_layout[0x2]; 4608 4609 u8 reserved_at_20[0x20]; 4610 4611 u8 reserved_at_40[0x14]; 4612 u8 page_offset[0x6]; 4613 u8 reserved_at_5a[0x6]; 4614 4615 u8 reserved_at_60[0x3]; 4616 u8 log_cq_size[0x5]; 4617 u8 uar_page[0x18]; 4618 4619 u8 reserved_at_80[0x4]; 4620 u8 cq_period[0xc]; 4621 u8 cq_max_count[0x10]; 4622 4623 u8 c_eqn_or_apu_element[0x20]; 4624 4625 u8 reserved_at_c0[0x3]; 4626 u8 log_page_size[0x5]; 4627 u8 reserved_at_c8[0x18]; 4628 4629 u8 reserved_at_e0[0x20]; 4630 4631 u8 reserved_at_100[0x8]; 4632 u8 last_notified_index[0x18]; 4633 4634 u8 reserved_at_120[0x8]; 4635 u8 last_solicit_index[0x18]; 4636 4637 u8 reserved_at_140[0x8]; 4638 u8 consumer_counter[0x18]; 4639 4640 u8 reserved_at_160[0x8]; 4641 u8 producer_counter[0x18]; 4642 4643 u8 reserved_at_180[0x40]; 4644 4645 u8 dbr_addr[0x40]; 4646 }; 4647 4648 union mlx5_ifc_cong_control_roce_ecn_auto_bits { 4649 struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp; 4650 struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp; 4651 struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np; 4652 struct mlx5_ifc_cong_control_r_roce_general_bits cong_control_r_roce_general; 4653 u8 reserved_at_0[0x800]; 4654 }; 4655 4656 struct mlx5_ifc_query_adapter_param_block_bits { 4657 u8 reserved_at_0[0xc0]; 4658 4659 u8 reserved_at_c0[0x8]; 4660 u8 ieee_vendor_id[0x18]; 4661 4662 u8 reserved_at_e0[0x10]; 4663 u8 vsd_vendor_id[0x10]; 4664 4665 u8 vsd[208][0x8]; 4666 4667 u8 vsd_contd_psid[16][0x8]; 4668 }; 4669 4670 enum { 4671 MLX5_XRQC_STATE_GOOD = 0x0, 4672 MLX5_XRQC_STATE_ERROR = 0x1, 4673 }; 4674 4675 enum { 4676 MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0, 4677 MLX5_XRQC_TOPOLOGY_TAG_MATCHING = 0x1, 4678 }; 4679 4680 enum { 4681 MLX5_XRQC_OFFLOAD_RNDV = 0x1, 4682 }; 4683 4684 struct mlx5_ifc_tag_matching_topology_context_bits { 4685 u8 log_matching_list_sz[0x4]; 4686 u8 reserved_at_4[0xc]; 4687 u8 append_next_index[0x10]; 4688 4689 u8 sw_phase_cnt[0x10]; 4690 u8 hw_phase_cnt[0x10]; 4691 4692 u8 reserved_at_40[0x40]; 4693 }; 4694 4695 struct mlx5_ifc_xrqc_bits { 4696 u8 state[0x4]; 4697 u8 rlkey[0x1]; 4698 u8 reserved_at_5[0xf]; 4699 u8 topology[0x4]; 4700 u8 reserved_at_18[0x4]; 4701 u8 offload[0x4]; 4702 4703 u8 reserved_at_20[0x8]; 4704 u8 user_index[0x18]; 4705 4706 u8 reserved_at_40[0x8]; 4707 u8 cqn[0x18]; 4708 4709 u8 reserved_at_60[0xa0]; 4710 4711 struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context; 4712 4713 u8 reserved_at_180[0x280]; 4714 4715 struct mlx5_ifc_wq_bits wq; 4716 }; 4717 4718 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits { 4719 struct mlx5_ifc_modify_field_select_bits modify_field_select; 4720 struct mlx5_ifc_resize_field_select_bits resize_field_select; 4721 u8 reserved_at_0[0x20]; 4722 }; 4723 4724 union mlx5_ifc_field_select_802_1_r_roce_auto_bits { 4725 struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp; 4726 struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp; 4727 struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np; 4728 u8 reserved_at_0[0x20]; 4729 }; 4730 4731 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits { 4732 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout; 4733 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout; 4734 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout; 4735 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout; 4736 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout; 4737 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout; 4738 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout; 4739 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout; 4740 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout; 4741 struct mlx5_ifc_ib_ext_port_cntrs_grp_data_layout_bits ib_ext_port_cntrs_grp_data_layout; 4742 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs; 4743 struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs; 4744 u8 reserved_at_0[0x7c0]; 4745 }; 4746 4747 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits { 4748 struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout; 4749 u8 reserved_at_0[0x7c0]; 4750 }; 4751 4752 union mlx5_ifc_event_auto_bits { 4753 struct mlx5_ifc_comp_event_bits comp_event; 4754 struct mlx5_ifc_dct_events_bits dct_events; 4755 struct mlx5_ifc_qp_events_bits qp_events; 4756 struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event; 4757 struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event; 4758 struct mlx5_ifc_cq_error_bits cq_error; 4759 struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged; 4760 struct mlx5_ifc_port_state_change_event_bits port_state_change_event; 4761 struct mlx5_ifc_gpio_event_bits gpio_event; 4762 struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event; 4763 struct mlx5_ifc_stall_vl_event_bits stall_vl_event; 4764 struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event; 4765 u8 reserved_at_0[0xe0]; 4766 }; 4767 4768 struct mlx5_ifc_health_buffer_bits { 4769 u8 reserved_at_0[0x100]; 4770 4771 u8 assert_existptr[0x20]; 4772 4773 u8 assert_callra[0x20]; 4774 4775 u8 reserved_at_140[0x20]; 4776 4777 u8 time[0x20]; 4778 4779 u8 fw_version[0x20]; 4780 4781 u8 hw_id[0x20]; 4782 4783 u8 rfr[0x1]; 4784 u8 reserved_at_1c1[0x3]; 4785 u8 valid[0x1]; 4786 u8 severity[0x3]; 4787 u8 reserved_at_1c8[0x18]; 4788 4789 u8 irisc_index[0x8]; 4790 u8 synd[0x8]; 4791 u8 ext_synd[0x10]; 4792 }; 4793 4794 struct mlx5_ifc_register_loopback_control_bits { 4795 u8 no_lb[0x1]; 4796 u8 reserved_at_1[0x7]; 4797 u8 port[0x8]; 4798 u8 reserved_at_10[0x10]; 4799 4800 u8 reserved_at_20[0x60]; 4801 }; 4802 4803 struct mlx5_ifc_vport_tc_element_bits { 4804 u8 traffic_class[0x4]; 4805 u8 reserved_at_4[0xc]; 4806 u8 vport_number[0x10]; 4807 }; 4808 4809 struct mlx5_ifc_vport_element_bits { 4810 u8 reserved_at_0[0x10]; 4811 u8 vport_number[0x10]; 4812 }; 4813 4814 enum { 4815 TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0, 4816 TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1, 4817 TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2, 4818 }; 4819 4820 enum { 4821 TSAR_TYPE_CAP_MASK_DWRR = 1 << 0, 4822 TSAR_TYPE_CAP_MASK_ROUND_ROBIN = 1 << 1, 4823 TSAR_TYPE_CAP_MASK_ETS = 1 << 2, 4824 }; 4825 4826 struct mlx5_ifc_tsar_element_bits { 4827 u8 reserved_at_0[0x8]; 4828 u8 tsar_type[0x8]; 4829 u8 reserved_at_10[0x10]; 4830 }; 4831 4832 enum { 4833 MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0, 4834 MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1, 4835 }; 4836 4837 struct mlx5_ifc_teardown_hca_out_bits { 4838 u8 status[0x8]; 4839 u8 reserved_at_8[0x18]; 4840 4841 u8 syndrome[0x20]; 4842 4843 u8 reserved_at_40[0x3f]; 4844 4845 u8 state[0x1]; 4846 }; 4847 4848 enum { 4849 MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0, 4850 MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE = 0x1, 4851 MLX5_TEARDOWN_HCA_IN_PROFILE_PREPARE_FAST_TEARDOWN = 0x2, 4852 }; 4853 4854 struct mlx5_ifc_teardown_hca_in_bits { 4855 u8 opcode[0x10]; 4856 u8 reserved_at_10[0x10]; 4857 4858 u8 reserved_at_20[0x10]; 4859 u8 op_mod[0x10]; 4860 4861 u8 reserved_at_40[0x10]; 4862 u8 profile[0x10]; 4863 4864 u8 reserved_at_60[0x20]; 4865 }; 4866 4867 struct mlx5_ifc_sqerr2rts_qp_out_bits { 4868 u8 status[0x8]; 4869 u8 reserved_at_8[0x18]; 4870 4871 u8 syndrome[0x20]; 4872 4873 u8 reserved_at_40[0x40]; 4874 }; 4875 4876 struct mlx5_ifc_sqerr2rts_qp_in_bits { 4877 u8 opcode[0x10]; 4878 u8 uid[0x10]; 4879 4880 u8 reserved_at_20[0x10]; 4881 u8 op_mod[0x10]; 4882 4883 u8 reserved_at_40[0x8]; 4884 u8 qpn[0x18]; 4885 4886 u8 reserved_at_60[0x20]; 4887 4888 u8 opt_param_mask[0x20]; 4889 4890 u8 reserved_at_a0[0x20]; 4891 4892 struct mlx5_ifc_qpc_bits qpc; 4893 4894 u8 reserved_at_800[0x80]; 4895 }; 4896 4897 struct mlx5_ifc_sqd2rts_qp_out_bits { 4898 u8 status[0x8]; 4899 u8 reserved_at_8[0x18]; 4900 4901 u8 syndrome[0x20]; 4902 4903 u8 reserved_at_40[0x40]; 4904 }; 4905 4906 struct mlx5_ifc_sqd2rts_qp_in_bits { 4907 u8 opcode[0x10]; 4908 u8 uid[0x10]; 4909 4910 u8 reserved_at_20[0x10]; 4911 u8 op_mod[0x10]; 4912 4913 u8 reserved_at_40[0x8]; 4914 u8 qpn[0x18]; 4915 4916 u8 reserved_at_60[0x20]; 4917 4918 u8 opt_param_mask[0x20]; 4919 4920 u8 reserved_at_a0[0x20]; 4921 4922 struct mlx5_ifc_qpc_bits qpc; 4923 4924 u8 reserved_at_800[0x80]; 4925 }; 4926 4927 struct mlx5_ifc_set_roce_address_out_bits { 4928 u8 status[0x8]; 4929 u8 reserved_at_8[0x18]; 4930 4931 u8 syndrome[0x20]; 4932 4933 u8 reserved_at_40[0x40]; 4934 }; 4935 4936 struct mlx5_ifc_set_roce_address_in_bits { 4937 u8 opcode[0x10]; 4938 u8 reserved_at_10[0x10]; 4939 4940 u8 reserved_at_20[0x10]; 4941 u8 op_mod[0x10]; 4942 4943 u8 roce_address_index[0x10]; 4944 u8 reserved_at_50[0xc]; 4945 u8 vhca_port_num[0x4]; 4946 4947 u8 reserved_at_60[0x20]; 4948 4949 struct mlx5_ifc_roce_addr_layout_bits roce_address; 4950 }; 4951 4952 struct mlx5_ifc_set_mad_demux_out_bits { 4953 u8 status[0x8]; 4954 u8 reserved_at_8[0x18]; 4955 4956 u8 syndrome[0x20]; 4957 4958 u8 reserved_at_40[0x40]; 4959 }; 4960 4961 enum { 4962 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0, 4963 MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2, 4964 }; 4965 4966 struct mlx5_ifc_set_mad_demux_in_bits { 4967 u8 opcode[0x10]; 4968 u8 reserved_at_10[0x10]; 4969 4970 u8 reserved_at_20[0x10]; 4971 u8 op_mod[0x10]; 4972 4973 u8 reserved_at_40[0x20]; 4974 4975 u8 reserved_at_60[0x6]; 4976 u8 demux_mode[0x2]; 4977 u8 reserved_at_68[0x18]; 4978 }; 4979 4980 struct mlx5_ifc_set_l2_table_entry_out_bits { 4981 u8 status[0x8]; 4982 u8 reserved_at_8[0x18]; 4983 4984 u8 syndrome[0x20]; 4985 4986 u8 reserved_at_40[0x40]; 4987 }; 4988 4989 struct mlx5_ifc_set_l2_table_entry_in_bits { 4990 u8 opcode[0x10]; 4991 u8 reserved_at_10[0x10]; 4992 4993 u8 reserved_at_20[0x10]; 4994 u8 op_mod[0x10]; 4995 4996 u8 reserved_at_40[0x60]; 4997 4998 u8 reserved_at_a0[0x8]; 4999 u8 table_index[0x18]; 5000 5001 u8 reserved_at_c0[0x20]; 5002 5003 u8 reserved_at_e0[0x10]; 5004 u8 silent_mode_valid[0x1]; 5005 u8 silent_mode[0x1]; 5006 u8 reserved_at_f2[0x1]; 5007 u8 vlan_valid[0x1]; 5008 u8 vlan[0xc]; 5009 5010 struct mlx5_ifc_mac_address_layout_bits mac_address; 5011 5012 u8 reserved_at_140[0xc0]; 5013 }; 5014 5015 struct mlx5_ifc_set_issi_out_bits { 5016 u8 status[0x8]; 5017 u8 reserved_at_8[0x18]; 5018 5019 u8 syndrome[0x20]; 5020 5021 u8 reserved_at_40[0x40]; 5022 }; 5023 5024 struct mlx5_ifc_set_issi_in_bits { 5025 u8 opcode[0x10]; 5026 u8 reserved_at_10[0x10]; 5027 5028 u8 reserved_at_20[0x10]; 5029 u8 op_mod[0x10]; 5030 5031 u8 reserved_at_40[0x10]; 5032 u8 current_issi[0x10]; 5033 5034 u8 reserved_at_60[0x20]; 5035 }; 5036 5037 struct mlx5_ifc_set_hca_cap_out_bits { 5038 u8 status[0x8]; 5039 u8 reserved_at_8[0x18]; 5040 5041 u8 syndrome[0x20]; 5042 5043 u8 reserved_at_40[0x40]; 5044 }; 5045 5046 struct mlx5_ifc_set_hca_cap_in_bits { 5047 u8 opcode[0x10]; 5048 u8 reserved_at_10[0x10]; 5049 5050 u8 reserved_at_20[0x10]; 5051 u8 op_mod[0x10]; 5052 5053 u8 other_function[0x1]; 5054 u8 ec_vf_function[0x1]; 5055 u8 reserved_at_42[0xe]; 5056 u8 function_id[0x10]; 5057 5058 u8 reserved_at_60[0x20]; 5059 5060 union mlx5_ifc_hca_cap_union_bits capability; 5061 }; 5062 5063 enum { 5064 MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0, 5065 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1, 5066 MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2, 5067 MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3, 5068 MLX5_SET_FTE_MODIFY_ENABLE_MASK_IPSEC_OBJ_ID = 0x4 5069 }; 5070 5071 struct mlx5_ifc_set_fte_out_bits { 5072 u8 status[0x8]; 5073 u8 reserved_at_8[0x18]; 5074 5075 u8 syndrome[0x20]; 5076 5077 u8 reserved_at_40[0x40]; 5078 }; 5079 5080 struct mlx5_ifc_set_fte_in_bits { 5081 u8 opcode[0x10]; 5082 u8 reserved_at_10[0x10]; 5083 5084 u8 reserved_at_20[0x10]; 5085 u8 op_mod[0x10]; 5086 5087 u8 other_vport[0x1]; 5088 u8 reserved_at_41[0xf]; 5089 u8 vport_number[0x10]; 5090 5091 u8 reserved_at_60[0x20]; 5092 5093 u8 table_type[0x8]; 5094 u8 reserved_at_88[0x18]; 5095 5096 u8 reserved_at_a0[0x8]; 5097 u8 table_id[0x18]; 5098 5099 u8 ignore_flow_level[0x1]; 5100 u8 reserved_at_c1[0x17]; 5101 u8 modify_enable_mask[0x8]; 5102 5103 u8 reserved_at_e0[0x20]; 5104 5105 u8 flow_index[0x20]; 5106 5107 u8 reserved_at_120[0xe0]; 5108 5109 struct mlx5_ifc_flow_context_bits flow_context; 5110 }; 5111 5112 struct mlx5_ifc_dest_format_bits { 5113 u8 destination_type[0x8]; 5114 u8 destination_id[0x18]; 5115 5116 u8 destination_eswitch_owner_vhca_id_valid[0x1]; 5117 u8 packet_reformat[0x1]; 5118 u8 reserved_at_22[0xe]; 5119 u8 destination_eswitch_owner_vhca_id[0x10]; 5120 }; 5121 5122 struct mlx5_ifc_rts2rts_qp_out_bits { 5123 u8 status[0x8]; 5124 u8 reserved_at_8[0x18]; 5125 5126 u8 syndrome[0x20]; 5127 5128 u8 reserved_at_40[0x20]; 5129 u8 ece[0x20]; 5130 }; 5131 5132 struct mlx5_ifc_rts2rts_qp_in_bits { 5133 u8 opcode[0x10]; 5134 u8 uid[0x10]; 5135 5136 u8 reserved_at_20[0x10]; 5137 u8 op_mod[0x10]; 5138 5139 u8 reserved_at_40[0x8]; 5140 u8 qpn[0x18]; 5141 5142 u8 reserved_at_60[0x20]; 5143 5144 u8 opt_param_mask[0x20]; 5145 5146 u8 ece[0x20]; 5147 5148 struct mlx5_ifc_qpc_bits qpc; 5149 5150 u8 reserved_at_800[0x80]; 5151 }; 5152 5153 struct mlx5_ifc_rtr2rts_qp_out_bits { 5154 u8 status[0x8]; 5155 u8 reserved_at_8[0x18]; 5156 5157 u8 syndrome[0x20]; 5158 5159 u8 reserved_at_40[0x20]; 5160 u8 ece[0x20]; 5161 }; 5162 5163 struct mlx5_ifc_rtr2rts_qp_in_bits { 5164 u8 opcode[0x10]; 5165 u8 uid[0x10]; 5166 5167 u8 reserved_at_20[0x10]; 5168 u8 op_mod[0x10]; 5169 5170 u8 reserved_at_40[0x8]; 5171 u8 qpn[0x18]; 5172 5173 u8 reserved_at_60[0x20]; 5174 5175 u8 opt_param_mask[0x20]; 5176 5177 u8 ece[0x20]; 5178 5179 struct mlx5_ifc_qpc_bits qpc; 5180 5181 u8 reserved_at_800[0x80]; 5182 }; 5183 5184 struct mlx5_ifc_rst2init_qp_out_bits { 5185 u8 status[0x8]; 5186 u8 reserved_at_8[0x18]; 5187 5188 u8 syndrome[0x20]; 5189 5190 u8 reserved_at_40[0x20]; 5191 u8 ece[0x20]; 5192 }; 5193 5194 struct mlx5_ifc_rst2init_qp_in_bits { 5195 u8 opcode[0x10]; 5196 u8 uid[0x10]; 5197 5198 u8 reserved_at_20[0x10]; 5199 u8 op_mod[0x10]; 5200 5201 u8 reserved_at_40[0x8]; 5202 u8 qpn[0x18]; 5203 5204 u8 reserved_at_60[0x20]; 5205 5206 u8 opt_param_mask[0x20]; 5207 5208 u8 ece[0x20]; 5209 5210 struct mlx5_ifc_qpc_bits qpc; 5211 5212 u8 reserved_at_800[0x80]; 5213 }; 5214 5215 struct mlx5_ifc_query_xrq_out_bits { 5216 u8 status[0x8]; 5217 u8 reserved_at_8[0x18]; 5218 5219 u8 syndrome[0x20]; 5220 5221 u8 reserved_at_40[0x40]; 5222 5223 struct mlx5_ifc_xrqc_bits xrq_context; 5224 }; 5225 5226 struct mlx5_ifc_query_xrq_in_bits { 5227 u8 opcode[0x10]; 5228 u8 reserved_at_10[0x10]; 5229 5230 u8 reserved_at_20[0x10]; 5231 u8 op_mod[0x10]; 5232 5233 u8 reserved_at_40[0x8]; 5234 u8 xrqn[0x18]; 5235 5236 u8 reserved_at_60[0x20]; 5237 }; 5238 5239 struct mlx5_ifc_query_xrc_srq_out_bits { 5240 u8 status[0x8]; 5241 u8 reserved_at_8[0x18]; 5242 5243 u8 syndrome[0x20]; 5244 5245 u8 reserved_at_40[0x40]; 5246 5247 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry; 5248 5249 u8 reserved_at_280[0x600]; 5250 5251 u8 pas[][0x40]; 5252 }; 5253 5254 struct mlx5_ifc_query_xrc_srq_in_bits { 5255 u8 opcode[0x10]; 5256 u8 reserved_at_10[0x10]; 5257 5258 u8 reserved_at_20[0x10]; 5259 u8 op_mod[0x10]; 5260 5261 u8 reserved_at_40[0x8]; 5262 u8 xrc_srqn[0x18]; 5263 5264 u8 reserved_at_60[0x20]; 5265 }; 5266 5267 enum { 5268 MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0, 5269 MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1, 5270 }; 5271 5272 struct mlx5_ifc_query_vport_state_out_bits { 5273 u8 status[0x8]; 5274 u8 reserved_at_8[0x18]; 5275 5276 u8 syndrome[0x20]; 5277 5278 u8 reserved_at_40[0x20]; 5279 5280 u8 reserved_at_60[0x18]; 5281 u8 admin_state[0x4]; 5282 u8 state[0x4]; 5283 }; 5284 5285 struct mlx5_ifc_array1024_auto_bits { 5286 u8 array1024_auto[32][0x20]; 5287 }; 5288 5289 struct mlx5_ifc_query_vuid_in_bits { 5290 u8 opcode[0x10]; 5291 u8 uid[0x10]; 5292 5293 u8 reserved_at_20[0x40]; 5294 5295 u8 query_vfs_vuid[0x1]; 5296 u8 data_direct[0x1]; 5297 u8 reserved_at_62[0xe]; 5298 u8 vhca_id[0x10]; 5299 }; 5300 5301 struct mlx5_ifc_query_vuid_out_bits { 5302 u8 status[0x8]; 5303 u8 reserved_at_8[0x18]; 5304 5305 u8 syndrome[0x20]; 5306 5307 u8 reserved_at_40[0x1a0]; 5308 5309 u8 reserved_at_1e0[0x10]; 5310 u8 num_of_entries[0x10]; 5311 5312 struct mlx5_ifc_array1024_auto_bits vuid[]; 5313 }; 5314 5315 enum { 5316 MLX5_VPORT_STATE_OP_MOD_VNIC_VPORT = 0x0, 5317 MLX5_VPORT_STATE_OP_MOD_ESW_VPORT = 0x1, 5318 MLX5_VPORT_STATE_OP_MOD_UPLINK = 0x2, 5319 }; 5320 5321 struct mlx5_ifc_arm_monitor_counter_in_bits { 5322 u8 opcode[0x10]; 5323 u8 uid[0x10]; 5324 5325 u8 reserved_at_20[0x10]; 5326 u8 op_mod[0x10]; 5327 5328 u8 reserved_at_40[0x20]; 5329 5330 u8 reserved_at_60[0x20]; 5331 }; 5332 5333 struct mlx5_ifc_arm_monitor_counter_out_bits { 5334 u8 status[0x8]; 5335 u8 reserved_at_8[0x18]; 5336 5337 u8 syndrome[0x20]; 5338 5339 u8 reserved_at_40[0x40]; 5340 }; 5341 5342 enum { 5343 MLX5_QUERY_MONITOR_CNT_TYPE_PPCNT = 0x0, 5344 MLX5_QUERY_MONITOR_CNT_TYPE_Q_COUNTER = 0x1, 5345 }; 5346 5347 enum mlx5_monitor_counter_ppcnt { 5348 MLX5_QUERY_MONITOR_PPCNT_IN_RANGE_LENGTH_ERRORS = 0x0, 5349 MLX5_QUERY_MONITOR_PPCNT_OUT_OF_RANGE_LENGTH_FIELD = 0x1, 5350 MLX5_QUERY_MONITOR_PPCNT_FRAME_TOO_LONG_ERRORS = 0x2, 5351 MLX5_QUERY_MONITOR_PPCNT_FRAME_CHECK_SEQUENCE_ERRORS = 0x3, 5352 MLX5_QUERY_MONITOR_PPCNT_ALIGNMENT_ERRORS = 0x4, 5353 MLX5_QUERY_MONITOR_PPCNT_IF_OUT_DISCARDS = 0x5, 5354 }; 5355 5356 enum { 5357 MLX5_QUERY_MONITOR_Q_COUNTER_RX_OUT_OF_BUFFER = 0x4, 5358 }; 5359 5360 struct mlx5_ifc_monitor_counter_output_bits { 5361 u8 reserved_at_0[0x4]; 5362 u8 type[0x4]; 5363 u8 reserved_at_8[0x8]; 5364 u8 counter[0x10]; 5365 5366 u8 counter_group_id[0x20]; 5367 }; 5368 5369 #define MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 (6) 5370 #define MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1 (1) 5371 #define MLX5_CMD_SET_MONITOR_NUM_COUNTER (MLX5_CMD_SET_MONITOR_NUM_PPCNT_COUNTER_SET1 +\ 5372 MLX5_CMD_SET_MONITOR_NUM_Q_COUNTERS_SET1) 5373 5374 struct mlx5_ifc_set_monitor_counter_in_bits { 5375 u8 opcode[0x10]; 5376 u8 uid[0x10]; 5377 5378 u8 reserved_at_20[0x10]; 5379 u8 op_mod[0x10]; 5380 5381 u8 reserved_at_40[0x10]; 5382 u8 num_of_counters[0x10]; 5383 5384 u8 reserved_at_60[0x20]; 5385 5386 struct mlx5_ifc_monitor_counter_output_bits monitor_counter[MLX5_CMD_SET_MONITOR_NUM_COUNTER]; 5387 }; 5388 5389 struct mlx5_ifc_set_monitor_counter_out_bits { 5390 u8 status[0x8]; 5391 u8 reserved_at_8[0x18]; 5392 5393 u8 syndrome[0x20]; 5394 5395 u8 reserved_at_40[0x40]; 5396 }; 5397 5398 struct mlx5_ifc_query_vport_state_in_bits { 5399 u8 opcode[0x10]; 5400 u8 reserved_at_10[0x10]; 5401 5402 u8 reserved_at_20[0x10]; 5403 u8 op_mod[0x10]; 5404 5405 u8 other_vport[0x1]; 5406 u8 reserved_at_41[0xf]; 5407 u8 vport_number[0x10]; 5408 5409 u8 reserved_at_60[0x20]; 5410 }; 5411 5412 struct mlx5_ifc_query_vnic_env_out_bits { 5413 u8 status[0x8]; 5414 u8 reserved_at_8[0x18]; 5415 5416 u8 syndrome[0x20]; 5417 5418 u8 reserved_at_40[0x40]; 5419 5420 struct mlx5_ifc_vnic_diagnostic_statistics_bits vport_env; 5421 }; 5422 5423 enum { 5424 MLX5_QUERY_VNIC_ENV_IN_OP_MOD_VPORT_DIAG_STATISTICS = 0x0, 5425 }; 5426 5427 struct mlx5_ifc_query_vnic_env_in_bits { 5428 u8 opcode[0x10]; 5429 u8 reserved_at_10[0x10]; 5430 5431 u8 reserved_at_20[0x10]; 5432 u8 op_mod[0x10]; 5433 5434 u8 other_vport[0x1]; 5435 u8 reserved_at_41[0xf]; 5436 u8 vport_number[0x10]; 5437 5438 u8 reserved_at_60[0x20]; 5439 }; 5440 5441 struct mlx5_ifc_query_vport_counter_out_bits { 5442 u8 status[0x8]; 5443 u8 reserved_at_8[0x18]; 5444 5445 u8 syndrome[0x20]; 5446 5447 u8 reserved_at_40[0x40]; 5448 5449 struct mlx5_ifc_traffic_counter_bits received_errors; 5450 5451 struct mlx5_ifc_traffic_counter_bits transmit_errors; 5452 5453 struct mlx5_ifc_traffic_counter_bits received_ib_unicast; 5454 5455 struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast; 5456 5457 struct mlx5_ifc_traffic_counter_bits received_ib_multicast; 5458 5459 struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast; 5460 5461 struct mlx5_ifc_traffic_counter_bits received_eth_broadcast; 5462 5463 struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast; 5464 5465 struct mlx5_ifc_traffic_counter_bits received_eth_unicast; 5466 5467 struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast; 5468 5469 struct mlx5_ifc_traffic_counter_bits received_eth_multicast; 5470 5471 struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast; 5472 5473 struct mlx5_ifc_traffic_counter_bits local_loopback; 5474 5475 u8 reserved_at_700[0x980]; 5476 }; 5477 5478 enum { 5479 MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0, 5480 }; 5481 5482 struct mlx5_ifc_query_vport_counter_in_bits { 5483 u8 opcode[0x10]; 5484 u8 reserved_at_10[0x10]; 5485 5486 u8 reserved_at_20[0x10]; 5487 u8 op_mod[0x10]; 5488 5489 u8 other_vport[0x1]; 5490 u8 reserved_at_41[0xb]; 5491 u8 port_num[0x4]; 5492 u8 vport_number[0x10]; 5493 5494 u8 reserved_at_60[0x60]; 5495 5496 u8 clear[0x1]; 5497 u8 reserved_at_c1[0x1f]; 5498 5499 u8 reserved_at_e0[0x20]; 5500 }; 5501 5502 struct mlx5_ifc_query_tis_out_bits { 5503 u8 status[0x8]; 5504 u8 reserved_at_8[0x18]; 5505 5506 u8 syndrome[0x20]; 5507 5508 u8 reserved_at_40[0x40]; 5509 5510 struct mlx5_ifc_tisc_bits tis_context; 5511 }; 5512 5513 struct mlx5_ifc_query_tis_in_bits { 5514 u8 opcode[0x10]; 5515 u8 reserved_at_10[0x10]; 5516 5517 u8 reserved_at_20[0x10]; 5518 u8 op_mod[0x10]; 5519 5520 u8 reserved_at_40[0x8]; 5521 u8 tisn[0x18]; 5522 5523 u8 reserved_at_60[0x20]; 5524 }; 5525 5526 struct mlx5_ifc_query_tir_out_bits { 5527 u8 status[0x8]; 5528 u8 reserved_at_8[0x18]; 5529 5530 u8 syndrome[0x20]; 5531 5532 u8 reserved_at_40[0xc0]; 5533 5534 struct mlx5_ifc_tirc_bits tir_context; 5535 }; 5536 5537 struct mlx5_ifc_query_tir_in_bits { 5538 u8 opcode[0x10]; 5539 u8 reserved_at_10[0x10]; 5540 5541 u8 reserved_at_20[0x10]; 5542 u8 op_mod[0x10]; 5543 5544 u8 reserved_at_40[0x8]; 5545 u8 tirn[0x18]; 5546 5547 u8 reserved_at_60[0x20]; 5548 }; 5549 5550 struct mlx5_ifc_query_srq_out_bits { 5551 u8 status[0x8]; 5552 u8 reserved_at_8[0x18]; 5553 5554 u8 syndrome[0x20]; 5555 5556 u8 reserved_at_40[0x40]; 5557 5558 struct mlx5_ifc_srqc_bits srq_context_entry; 5559 5560 u8 reserved_at_280[0x600]; 5561 5562 u8 pas[][0x40]; 5563 }; 5564 5565 struct mlx5_ifc_query_srq_in_bits { 5566 u8 opcode[0x10]; 5567 u8 reserved_at_10[0x10]; 5568 5569 u8 reserved_at_20[0x10]; 5570 u8 op_mod[0x10]; 5571 5572 u8 reserved_at_40[0x8]; 5573 u8 srqn[0x18]; 5574 5575 u8 reserved_at_60[0x20]; 5576 }; 5577 5578 struct mlx5_ifc_query_sq_out_bits { 5579 u8 status[0x8]; 5580 u8 reserved_at_8[0x18]; 5581 5582 u8 syndrome[0x20]; 5583 5584 u8 reserved_at_40[0xc0]; 5585 5586 struct mlx5_ifc_sqc_bits sq_context; 5587 }; 5588 5589 struct mlx5_ifc_query_sq_in_bits { 5590 u8 opcode[0x10]; 5591 u8 reserved_at_10[0x10]; 5592 5593 u8 reserved_at_20[0x10]; 5594 u8 op_mod[0x10]; 5595 5596 u8 reserved_at_40[0x8]; 5597 u8 sqn[0x18]; 5598 5599 u8 reserved_at_60[0x20]; 5600 }; 5601 5602 struct mlx5_ifc_query_special_contexts_out_bits { 5603 u8 status[0x8]; 5604 u8 reserved_at_8[0x18]; 5605 5606 u8 syndrome[0x20]; 5607 5608 u8 dump_fill_mkey[0x20]; 5609 5610 u8 resd_lkey[0x20]; 5611 5612 u8 null_mkey[0x20]; 5613 5614 u8 terminate_scatter_list_mkey[0x20]; 5615 5616 u8 repeated_mkey[0x20]; 5617 5618 u8 reserved_at_a0[0x20]; 5619 }; 5620 5621 struct mlx5_ifc_query_special_contexts_in_bits { 5622 u8 opcode[0x10]; 5623 u8 reserved_at_10[0x10]; 5624 5625 u8 reserved_at_20[0x10]; 5626 u8 op_mod[0x10]; 5627 5628 u8 reserved_at_40[0x40]; 5629 }; 5630 5631 struct mlx5_ifc_query_scheduling_element_out_bits { 5632 u8 opcode[0x10]; 5633 u8 reserved_at_10[0x10]; 5634 5635 u8 reserved_at_20[0x10]; 5636 u8 op_mod[0x10]; 5637 5638 u8 reserved_at_40[0xc0]; 5639 5640 struct mlx5_ifc_scheduling_context_bits scheduling_context; 5641 5642 u8 reserved_at_300[0x100]; 5643 }; 5644 5645 enum { 5646 SCHEDULING_HIERARCHY_E_SWITCH = 0x2, 5647 SCHEDULING_HIERARCHY_NIC = 0x3, 5648 }; 5649 5650 struct mlx5_ifc_query_scheduling_element_in_bits { 5651 u8 opcode[0x10]; 5652 u8 reserved_at_10[0x10]; 5653 5654 u8 reserved_at_20[0x10]; 5655 u8 op_mod[0x10]; 5656 5657 u8 scheduling_hierarchy[0x8]; 5658 u8 reserved_at_48[0x18]; 5659 5660 u8 scheduling_element_id[0x20]; 5661 5662 u8 reserved_at_80[0x180]; 5663 }; 5664 5665 struct mlx5_ifc_query_rqt_out_bits { 5666 u8 status[0x8]; 5667 u8 reserved_at_8[0x18]; 5668 5669 u8 syndrome[0x20]; 5670 5671 u8 reserved_at_40[0xc0]; 5672 5673 struct mlx5_ifc_rqtc_bits rqt_context; 5674 }; 5675 5676 struct mlx5_ifc_query_rqt_in_bits { 5677 u8 opcode[0x10]; 5678 u8 reserved_at_10[0x10]; 5679 5680 u8 reserved_at_20[0x10]; 5681 u8 op_mod[0x10]; 5682 5683 u8 reserved_at_40[0x8]; 5684 u8 rqtn[0x18]; 5685 5686 u8 reserved_at_60[0x20]; 5687 }; 5688 5689 struct mlx5_ifc_query_rq_out_bits { 5690 u8 status[0x8]; 5691 u8 reserved_at_8[0x18]; 5692 5693 u8 syndrome[0x20]; 5694 5695 u8 reserved_at_40[0xc0]; 5696 5697 struct mlx5_ifc_rqc_bits rq_context; 5698 }; 5699 5700 struct mlx5_ifc_query_rq_in_bits { 5701 u8 opcode[0x10]; 5702 u8 reserved_at_10[0x10]; 5703 5704 u8 reserved_at_20[0x10]; 5705 u8 op_mod[0x10]; 5706 5707 u8 reserved_at_40[0x8]; 5708 u8 rqn[0x18]; 5709 5710 u8 reserved_at_60[0x20]; 5711 }; 5712 5713 struct mlx5_ifc_query_roce_address_out_bits { 5714 u8 status[0x8]; 5715 u8 reserved_at_8[0x18]; 5716 5717 u8 syndrome[0x20]; 5718 5719 u8 reserved_at_40[0x40]; 5720 5721 struct mlx5_ifc_roce_addr_layout_bits roce_address; 5722 }; 5723 5724 struct mlx5_ifc_query_roce_address_in_bits { 5725 u8 opcode[0x10]; 5726 u8 reserved_at_10[0x10]; 5727 5728 u8 reserved_at_20[0x10]; 5729 u8 op_mod[0x10]; 5730 5731 u8 roce_address_index[0x10]; 5732 u8 reserved_at_50[0xc]; 5733 u8 vhca_port_num[0x4]; 5734 5735 u8 reserved_at_60[0x20]; 5736 }; 5737 5738 struct mlx5_ifc_query_rmp_out_bits { 5739 u8 status[0x8]; 5740 u8 reserved_at_8[0x18]; 5741 5742 u8 syndrome[0x20]; 5743 5744 u8 reserved_at_40[0xc0]; 5745 5746 struct mlx5_ifc_rmpc_bits rmp_context; 5747 }; 5748 5749 struct mlx5_ifc_query_rmp_in_bits { 5750 u8 opcode[0x10]; 5751 u8 reserved_at_10[0x10]; 5752 5753 u8 reserved_at_20[0x10]; 5754 u8 op_mod[0x10]; 5755 5756 u8 reserved_at_40[0x8]; 5757 u8 rmpn[0x18]; 5758 5759 u8 reserved_at_60[0x20]; 5760 }; 5761 5762 struct mlx5_ifc_cqe_error_syndrome_bits { 5763 u8 hw_error_syndrome[0x8]; 5764 u8 hw_syndrome_type[0x4]; 5765 u8 reserved_at_c[0x4]; 5766 u8 vendor_error_syndrome[0x8]; 5767 u8 syndrome[0x8]; 5768 }; 5769 5770 struct mlx5_ifc_qp_context_extension_bits { 5771 u8 reserved_at_0[0x60]; 5772 5773 struct mlx5_ifc_cqe_error_syndrome_bits error_syndrome; 5774 5775 u8 reserved_at_80[0x580]; 5776 }; 5777 5778 struct mlx5_ifc_qpc_extension_and_pas_list_in_bits { 5779 struct mlx5_ifc_qp_context_extension_bits qpc_data_extension; 5780 5781 u8 pas[0][0x40]; 5782 }; 5783 5784 struct mlx5_ifc_qp_pas_list_in_bits { 5785 struct mlx5_ifc_cmd_pas_bits pas[0]; 5786 }; 5787 5788 union mlx5_ifc_qp_pas_or_qpc_ext_and_pas_bits { 5789 struct mlx5_ifc_qp_pas_list_in_bits qp_pas_list; 5790 struct mlx5_ifc_qpc_extension_and_pas_list_in_bits qpc_ext_and_pas_list; 5791 }; 5792 5793 struct mlx5_ifc_query_qp_out_bits { 5794 u8 status[0x8]; 5795 u8 reserved_at_8[0x18]; 5796 5797 u8 syndrome[0x20]; 5798 5799 u8 reserved_at_40[0x40]; 5800 5801 u8 opt_param_mask[0x20]; 5802 5803 u8 ece[0x20]; 5804 5805 struct mlx5_ifc_qpc_bits qpc; 5806 5807 u8 reserved_at_800[0x80]; 5808 5809 union mlx5_ifc_qp_pas_or_qpc_ext_and_pas_bits qp_pas_or_qpc_ext_and_pas; 5810 }; 5811 5812 struct mlx5_ifc_query_qp_in_bits { 5813 u8 opcode[0x10]; 5814 u8 reserved_at_10[0x10]; 5815 5816 u8 reserved_at_20[0x10]; 5817 u8 op_mod[0x10]; 5818 5819 u8 qpc_ext[0x1]; 5820 u8 reserved_at_41[0x7]; 5821 u8 qpn[0x18]; 5822 5823 u8 reserved_at_60[0x20]; 5824 }; 5825 5826 struct mlx5_ifc_query_q_counter_out_bits { 5827 u8 status[0x8]; 5828 u8 reserved_at_8[0x18]; 5829 5830 u8 syndrome[0x20]; 5831 5832 u8 reserved_at_40[0x40]; 5833 5834 u8 rx_write_requests[0x20]; 5835 5836 u8 reserved_at_a0[0x20]; 5837 5838 u8 rx_read_requests[0x20]; 5839 5840 u8 reserved_at_e0[0x20]; 5841 5842 u8 rx_atomic_requests[0x20]; 5843 5844 u8 reserved_at_120[0x20]; 5845 5846 u8 rx_dct_connect[0x20]; 5847 5848 u8 reserved_at_160[0x20]; 5849 5850 u8 out_of_buffer[0x20]; 5851 5852 u8 reserved_at_1a0[0x20]; 5853 5854 u8 out_of_sequence[0x20]; 5855 5856 u8 reserved_at_1e0[0x20]; 5857 5858 u8 duplicate_request[0x20]; 5859 5860 u8 reserved_at_220[0x20]; 5861 5862 u8 rnr_nak_retry_err[0x20]; 5863 5864 u8 reserved_at_260[0x20]; 5865 5866 u8 packet_seq_err[0x20]; 5867 5868 u8 reserved_at_2a0[0x20]; 5869 5870 u8 implied_nak_seq_err[0x20]; 5871 5872 u8 reserved_at_2e0[0x20]; 5873 5874 u8 local_ack_timeout_err[0x20]; 5875 5876 u8 reserved_at_320[0x60]; 5877 5878 u8 req_rnr_retries_exceeded[0x20]; 5879 5880 u8 reserved_at_3a0[0x20]; 5881 5882 u8 resp_local_length_error[0x20]; 5883 5884 u8 req_local_length_error[0x20]; 5885 5886 u8 resp_local_qp_error[0x20]; 5887 5888 u8 local_operation_error[0x20]; 5889 5890 u8 resp_local_protection[0x20]; 5891 5892 u8 req_local_protection[0x20]; 5893 5894 u8 resp_cqe_error[0x20]; 5895 5896 u8 req_cqe_error[0x20]; 5897 5898 u8 req_mw_binding[0x20]; 5899 5900 u8 req_bad_response[0x20]; 5901 5902 u8 req_remote_invalid_request[0x20]; 5903 5904 u8 resp_remote_invalid_request[0x20]; 5905 5906 u8 req_remote_access_errors[0x20]; 5907 5908 u8 resp_remote_access_errors[0x20]; 5909 5910 u8 req_remote_operation_errors[0x20]; 5911 5912 u8 req_transport_retries_exceeded[0x20]; 5913 5914 u8 cq_overflow[0x20]; 5915 5916 u8 resp_cqe_flush_error[0x20]; 5917 5918 u8 req_cqe_flush_error[0x20]; 5919 5920 u8 reserved_at_620[0x20]; 5921 5922 u8 roce_adp_retrans[0x20]; 5923 5924 u8 roce_adp_retrans_to[0x20]; 5925 5926 u8 roce_slow_restart[0x20]; 5927 5928 u8 roce_slow_restart_cnps[0x20]; 5929 5930 u8 roce_slow_restart_trans[0x20]; 5931 5932 u8 reserved_at_6e0[0x120]; 5933 }; 5934 5935 struct mlx5_ifc_query_q_counter_in_bits { 5936 u8 opcode[0x10]; 5937 u8 reserved_at_10[0x10]; 5938 5939 u8 reserved_at_20[0x10]; 5940 u8 op_mod[0x10]; 5941 5942 u8 other_vport[0x1]; 5943 u8 reserved_at_41[0xf]; 5944 u8 vport_number[0x10]; 5945 5946 u8 reserved_at_60[0x60]; 5947 5948 u8 clear[0x1]; 5949 u8 aggregate[0x1]; 5950 u8 reserved_at_c2[0x1e]; 5951 5952 u8 reserved_at_e0[0x18]; 5953 u8 counter_set_id[0x8]; 5954 }; 5955 5956 struct mlx5_ifc_query_pages_out_bits { 5957 u8 status[0x8]; 5958 u8 reserved_at_8[0x18]; 5959 5960 u8 syndrome[0x20]; 5961 5962 u8 embedded_cpu_function[0x1]; 5963 u8 reserved_at_41[0xf]; 5964 u8 function_id[0x10]; 5965 5966 u8 num_pages[0x20]; 5967 }; 5968 5969 enum { 5970 MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1, 5971 MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2, 5972 MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3, 5973 }; 5974 5975 struct mlx5_ifc_query_pages_in_bits { 5976 u8 opcode[0x10]; 5977 u8 reserved_at_10[0x10]; 5978 5979 u8 reserved_at_20[0x10]; 5980 u8 op_mod[0x10]; 5981 5982 u8 embedded_cpu_function[0x1]; 5983 u8 reserved_at_41[0xf]; 5984 u8 function_id[0x10]; 5985 5986 u8 reserved_at_60[0x20]; 5987 }; 5988 5989 struct mlx5_ifc_query_nic_vport_context_out_bits { 5990 u8 status[0x8]; 5991 u8 reserved_at_8[0x18]; 5992 5993 u8 syndrome[0x20]; 5994 5995 u8 reserved_at_40[0x40]; 5996 5997 struct mlx5_ifc_nic_vport_context_bits nic_vport_context; 5998 }; 5999 6000 struct mlx5_ifc_query_nic_vport_context_in_bits { 6001 u8 opcode[0x10]; 6002 u8 reserved_at_10[0x10]; 6003 6004 u8 reserved_at_20[0x10]; 6005 u8 op_mod[0x10]; 6006 6007 u8 other_vport[0x1]; 6008 u8 reserved_at_41[0xf]; 6009 u8 vport_number[0x10]; 6010 6011 u8 reserved_at_60[0x5]; 6012 u8 allowed_list_type[0x3]; 6013 u8 reserved_at_68[0x18]; 6014 }; 6015 6016 struct mlx5_ifc_query_mkey_out_bits { 6017 u8 status[0x8]; 6018 u8 reserved_at_8[0x18]; 6019 6020 u8 syndrome[0x20]; 6021 6022 u8 reserved_at_40[0x40]; 6023 6024 struct mlx5_ifc_mkc_bits memory_key_mkey_entry; 6025 6026 u8 reserved_at_280[0x600]; 6027 6028 u8 bsf0_klm0_pas_mtt0_1[16][0x8]; 6029 6030 u8 bsf1_klm1_pas_mtt2_3[16][0x8]; 6031 }; 6032 6033 struct mlx5_ifc_query_mkey_in_bits { 6034 u8 opcode[0x10]; 6035 u8 reserved_at_10[0x10]; 6036 6037 u8 reserved_at_20[0x10]; 6038 u8 op_mod[0x10]; 6039 6040 u8 reserved_at_40[0x8]; 6041 u8 mkey_index[0x18]; 6042 6043 u8 pg_access[0x1]; 6044 u8 reserved_at_61[0x1f]; 6045 }; 6046 6047 struct mlx5_ifc_query_mad_demux_out_bits { 6048 u8 status[0x8]; 6049 u8 reserved_at_8[0x18]; 6050 6051 u8 syndrome[0x20]; 6052 6053 u8 reserved_at_40[0x40]; 6054 6055 u8 mad_dumux_parameters_block[0x20]; 6056 }; 6057 6058 struct mlx5_ifc_query_mad_demux_in_bits { 6059 u8 opcode[0x10]; 6060 u8 reserved_at_10[0x10]; 6061 6062 u8 reserved_at_20[0x10]; 6063 u8 op_mod[0x10]; 6064 6065 u8 reserved_at_40[0x40]; 6066 }; 6067 6068 struct mlx5_ifc_query_l2_table_entry_out_bits { 6069 u8 status[0x8]; 6070 u8 reserved_at_8[0x18]; 6071 6072 u8 syndrome[0x20]; 6073 6074 u8 reserved_at_40[0xa0]; 6075 6076 u8 reserved_at_e0[0x13]; 6077 u8 vlan_valid[0x1]; 6078 u8 vlan[0xc]; 6079 6080 struct mlx5_ifc_mac_address_layout_bits mac_address; 6081 6082 u8 reserved_at_140[0xc0]; 6083 }; 6084 6085 struct mlx5_ifc_query_l2_table_entry_in_bits { 6086 u8 opcode[0x10]; 6087 u8 reserved_at_10[0x10]; 6088 6089 u8 reserved_at_20[0x10]; 6090 u8 op_mod[0x10]; 6091 6092 u8 reserved_at_40[0x60]; 6093 6094 u8 reserved_at_a0[0x8]; 6095 u8 table_index[0x18]; 6096 6097 u8 reserved_at_c0[0x140]; 6098 }; 6099 6100 struct mlx5_ifc_query_issi_out_bits { 6101 u8 status[0x8]; 6102 u8 reserved_at_8[0x18]; 6103 6104 u8 syndrome[0x20]; 6105 6106 u8 reserved_at_40[0x10]; 6107 u8 current_issi[0x10]; 6108 6109 u8 reserved_at_60[0xa0]; 6110 6111 u8 reserved_at_100[76][0x8]; 6112 u8 supported_issi_dw0[0x20]; 6113 }; 6114 6115 struct mlx5_ifc_query_issi_in_bits { 6116 u8 opcode[0x10]; 6117 u8 reserved_at_10[0x10]; 6118 6119 u8 reserved_at_20[0x10]; 6120 u8 op_mod[0x10]; 6121 6122 u8 reserved_at_40[0x40]; 6123 }; 6124 6125 struct mlx5_ifc_set_driver_version_out_bits { 6126 u8 status[0x8]; 6127 u8 reserved_0[0x18]; 6128 6129 u8 syndrome[0x20]; 6130 u8 reserved_1[0x40]; 6131 }; 6132 6133 struct mlx5_ifc_set_driver_version_in_bits { 6134 u8 opcode[0x10]; 6135 u8 reserved_0[0x10]; 6136 6137 u8 reserved_1[0x10]; 6138 u8 op_mod[0x10]; 6139 6140 u8 reserved_2[0x40]; 6141 u8 driver_version[64][0x8]; 6142 }; 6143 6144 struct mlx5_ifc_query_hca_vport_pkey_out_bits { 6145 u8 status[0x8]; 6146 u8 reserved_at_8[0x18]; 6147 6148 u8 syndrome[0x20]; 6149 6150 u8 reserved_at_40[0x40]; 6151 6152 struct mlx5_ifc_pkey_bits pkey[]; 6153 }; 6154 6155 struct mlx5_ifc_query_hca_vport_pkey_in_bits { 6156 u8 opcode[0x10]; 6157 u8 reserved_at_10[0x10]; 6158 6159 u8 reserved_at_20[0x10]; 6160 u8 op_mod[0x10]; 6161 6162 u8 other_vport[0x1]; 6163 u8 reserved_at_41[0xb]; 6164 u8 port_num[0x4]; 6165 u8 vport_number[0x10]; 6166 6167 u8 reserved_at_60[0x10]; 6168 u8 pkey_index[0x10]; 6169 }; 6170 6171 enum { 6172 MLX5_HCA_VPORT_SEL_PORT_GUID = 1 << 0, 6173 MLX5_HCA_VPORT_SEL_NODE_GUID = 1 << 1, 6174 MLX5_HCA_VPORT_SEL_STATE_POLICY = 1 << 2, 6175 }; 6176 6177 struct mlx5_ifc_query_hca_vport_gid_out_bits { 6178 u8 status[0x8]; 6179 u8 reserved_at_8[0x18]; 6180 6181 u8 syndrome[0x20]; 6182 6183 u8 reserved_at_40[0x20]; 6184 6185 u8 gids_num[0x10]; 6186 u8 reserved_at_70[0x10]; 6187 6188 struct mlx5_ifc_array128_auto_bits gid[]; 6189 }; 6190 6191 struct mlx5_ifc_query_hca_vport_gid_in_bits { 6192 u8 opcode[0x10]; 6193 u8 reserved_at_10[0x10]; 6194 6195 u8 reserved_at_20[0x10]; 6196 u8 op_mod[0x10]; 6197 6198 u8 other_vport[0x1]; 6199 u8 reserved_at_41[0xb]; 6200 u8 port_num[0x4]; 6201 u8 vport_number[0x10]; 6202 6203 u8 reserved_at_60[0x10]; 6204 u8 gid_index[0x10]; 6205 }; 6206 6207 struct mlx5_ifc_query_hca_vport_context_out_bits { 6208 u8 status[0x8]; 6209 u8 reserved_at_8[0x18]; 6210 6211 u8 syndrome[0x20]; 6212 6213 u8 reserved_at_40[0x40]; 6214 6215 struct mlx5_ifc_hca_vport_context_bits hca_vport_context; 6216 }; 6217 6218 struct mlx5_ifc_query_hca_vport_context_in_bits { 6219 u8 opcode[0x10]; 6220 u8 reserved_at_10[0x10]; 6221 6222 u8 reserved_at_20[0x10]; 6223 u8 op_mod[0x10]; 6224 6225 u8 other_vport[0x1]; 6226 u8 reserved_at_41[0xb]; 6227 u8 port_num[0x4]; 6228 u8 vport_number[0x10]; 6229 6230 u8 reserved_at_60[0x20]; 6231 }; 6232 6233 struct mlx5_ifc_query_hca_cap_out_bits { 6234 u8 status[0x8]; 6235 u8 reserved_at_8[0x18]; 6236 6237 u8 syndrome[0x20]; 6238 6239 u8 reserved_at_40[0x40]; 6240 6241 union mlx5_ifc_hca_cap_union_bits capability; 6242 }; 6243 6244 struct mlx5_ifc_query_hca_cap_in_bits { 6245 u8 opcode[0x10]; 6246 u8 reserved_at_10[0x10]; 6247 6248 u8 reserved_at_20[0x10]; 6249 u8 op_mod[0x10]; 6250 6251 u8 other_function[0x1]; 6252 u8 ec_vf_function[0x1]; 6253 u8 reserved_at_42[0xe]; 6254 u8 function_id[0x10]; 6255 6256 u8 reserved_at_60[0x20]; 6257 }; 6258 6259 struct mlx5_ifc_other_hca_cap_bits { 6260 u8 roce[0x1]; 6261 u8 reserved_at_1[0x27f]; 6262 }; 6263 6264 struct mlx5_ifc_query_other_hca_cap_out_bits { 6265 u8 status[0x8]; 6266 u8 reserved_at_8[0x18]; 6267 6268 u8 syndrome[0x20]; 6269 6270 u8 reserved_at_40[0x40]; 6271 6272 struct mlx5_ifc_other_hca_cap_bits other_capability; 6273 }; 6274 6275 struct mlx5_ifc_query_other_hca_cap_in_bits { 6276 u8 opcode[0x10]; 6277 u8 reserved_at_10[0x10]; 6278 6279 u8 reserved_at_20[0x10]; 6280 u8 op_mod[0x10]; 6281 6282 u8 reserved_at_40[0x10]; 6283 u8 function_id[0x10]; 6284 6285 u8 reserved_at_60[0x20]; 6286 }; 6287 6288 struct mlx5_ifc_modify_other_hca_cap_out_bits { 6289 u8 status[0x8]; 6290 u8 reserved_at_8[0x18]; 6291 6292 u8 syndrome[0x20]; 6293 6294 u8 reserved_at_40[0x40]; 6295 }; 6296 6297 struct mlx5_ifc_modify_other_hca_cap_in_bits { 6298 u8 opcode[0x10]; 6299 u8 reserved_at_10[0x10]; 6300 6301 u8 reserved_at_20[0x10]; 6302 u8 op_mod[0x10]; 6303 6304 u8 reserved_at_40[0x10]; 6305 u8 function_id[0x10]; 6306 u8 field_select[0x20]; 6307 6308 struct mlx5_ifc_other_hca_cap_bits other_capability; 6309 }; 6310 6311 struct mlx5_ifc_flow_table_context_bits { 6312 u8 reformat_en[0x1]; 6313 u8 decap_en[0x1]; 6314 u8 sw_owner[0x1]; 6315 u8 termination_table[0x1]; 6316 u8 table_miss_action[0x4]; 6317 u8 level[0x8]; 6318 u8 rtc_valid[0x1]; 6319 u8 reserved_at_11[0x7]; 6320 u8 log_size[0x8]; 6321 6322 u8 reserved_at_20[0x8]; 6323 u8 table_miss_id[0x18]; 6324 6325 u8 reserved_at_40[0x8]; 6326 u8 lag_master_next_table_id[0x18]; 6327 6328 u8 reserved_at_60[0x60]; 6329 union { 6330 struct { 6331 u8 sw_owner_icm_root_1[0x40]; 6332 6333 u8 sw_owner_icm_root_0[0x40]; 6334 } sws; 6335 struct { 6336 u8 rtc_id_0[0x20]; 6337 6338 u8 rtc_id_1[0x20]; 6339 6340 u8 reserved_at_100[0x40]; 6341 6342 } hws; 6343 }; 6344 }; 6345 6346 struct mlx5_ifc_query_flow_table_out_bits { 6347 u8 status[0x8]; 6348 u8 reserved_at_8[0x18]; 6349 6350 u8 syndrome[0x20]; 6351 6352 u8 reserved_at_40[0x80]; 6353 6354 struct mlx5_ifc_flow_table_context_bits flow_table_context; 6355 }; 6356 6357 struct mlx5_ifc_query_flow_table_in_bits { 6358 u8 opcode[0x10]; 6359 u8 reserved_at_10[0x10]; 6360 6361 u8 reserved_at_20[0x10]; 6362 u8 op_mod[0x10]; 6363 6364 u8 reserved_at_40[0x40]; 6365 6366 u8 table_type[0x8]; 6367 u8 reserved_at_88[0x18]; 6368 6369 u8 reserved_at_a0[0x8]; 6370 u8 table_id[0x18]; 6371 6372 u8 reserved_at_c0[0x140]; 6373 }; 6374 6375 struct mlx5_ifc_query_fte_out_bits { 6376 u8 status[0x8]; 6377 u8 reserved_at_8[0x18]; 6378 6379 u8 syndrome[0x20]; 6380 6381 u8 reserved_at_40[0x1c0]; 6382 6383 struct mlx5_ifc_flow_context_bits flow_context; 6384 }; 6385 6386 struct mlx5_ifc_query_fte_in_bits { 6387 u8 opcode[0x10]; 6388 u8 reserved_at_10[0x10]; 6389 6390 u8 reserved_at_20[0x10]; 6391 u8 op_mod[0x10]; 6392 6393 u8 reserved_at_40[0x40]; 6394 6395 u8 table_type[0x8]; 6396 u8 reserved_at_88[0x18]; 6397 6398 u8 reserved_at_a0[0x8]; 6399 u8 table_id[0x18]; 6400 6401 u8 reserved_at_c0[0x40]; 6402 6403 u8 flow_index[0x20]; 6404 6405 u8 reserved_at_120[0xe0]; 6406 }; 6407 6408 struct mlx5_ifc_match_definer_format_0_bits { 6409 u8 reserved_at_0[0x100]; 6410 6411 u8 metadata_reg_c_0[0x20]; 6412 6413 u8 metadata_reg_c_1[0x20]; 6414 6415 u8 outer_dmac_47_16[0x20]; 6416 6417 u8 outer_dmac_15_0[0x10]; 6418 u8 outer_ethertype[0x10]; 6419 6420 u8 reserved_at_180[0x1]; 6421 u8 sx_sniffer[0x1]; 6422 u8 functional_lb[0x1]; 6423 u8 outer_ip_frag[0x1]; 6424 u8 outer_qp_type[0x2]; 6425 u8 outer_encap_type[0x2]; 6426 u8 port_number[0x2]; 6427 u8 outer_l3_type[0x2]; 6428 u8 outer_l4_type[0x2]; 6429 u8 outer_first_vlan_type[0x2]; 6430 u8 outer_first_vlan_prio[0x3]; 6431 u8 outer_first_vlan_cfi[0x1]; 6432 u8 outer_first_vlan_vid[0xc]; 6433 6434 u8 outer_l4_type_ext[0x4]; 6435 u8 reserved_at_1a4[0x2]; 6436 u8 outer_ipsec_layer[0x2]; 6437 u8 outer_l2_type[0x2]; 6438 u8 force_lb[0x1]; 6439 u8 outer_l2_ok[0x1]; 6440 u8 outer_l3_ok[0x1]; 6441 u8 outer_l4_ok[0x1]; 6442 u8 outer_second_vlan_type[0x2]; 6443 u8 outer_second_vlan_prio[0x3]; 6444 u8 outer_second_vlan_cfi[0x1]; 6445 u8 outer_second_vlan_vid[0xc]; 6446 6447 u8 outer_smac_47_16[0x20]; 6448 6449 u8 outer_smac_15_0[0x10]; 6450 u8 inner_ipv4_checksum_ok[0x1]; 6451 u8 inner_l4_checksum_ok[0x1]; 6452 u8 outer_ipv4_checksum_ok[0x1]; 6453 u8 outer_l4_checksum_ok[0x1]; 6454 u8 inner_l3_ok[0x1]; 6455 u8 inner_l4_ok[0x1]; 6456 u8 outer_l3_ok_duplicate[0x1]; 6457 u8 outer_l4_ok_duplicate[0x1]; 6458 u8 outer_tcp_cwr[0x1]; 6459 u8 outer_tcp_ece[0x1]; 6460 u8 outer_tcp_urg[0x1]; 6461 u8 outer_tcp_ack[0x1]; 6462 u8 outer_tcp_psh[0x1]; 6463 u8 outer_tcp_rst[0x1]; 6464 u8 outer_tcp_syn[0x1]; 6465 u8 outer_tcp_fin[0x1]; 6466 }; 6467 6468 struct mlx5_ifc_match_definer_format_22_bits { 6469 u8 reserved_at_0[0x100]; 6470 6471 u8 outer_ip_src_addr[0x20]; 6472 6473 u8 outer_ip_dest_addr[0x20]; 6474 6475 u8 outer_l4_sport[0x10]; 6476 u8 outer_l4_dport[0x10]; 6477 6478 u8 reserved_at_160[0x1]; 6479 u8 sx_sniffer[0x1]; 6480 u8 functional_lb[0x1]; 6481 u8 outer_ip_frag[0x1]; 6482 u8 outer_qp_type[0x2]; 6483 u8 outer_encap_type[0x2]; 6484 u8 port_number[0x2]; 6485 u8 outer_l3_type[0x2]; 6486 u8 outer_l4_type[0x2]; 6487 u8 outer_first_vlan_type[0x2]; 6488 u8 outer_first_vlan_prio[0x3]; 6489 u8 outer_first_vlan_cfi[0x1]; 6490 u8 outer_first_vlan_vid[0xc]; 6491 6492 u8 metadata_reg_c_0[0x20]; 6493 6494 u8 outer_dmac_47_16[0x20]; 6495 6496 u8 outer_smac_47_16[0x20]; 6497 6498 u8 outer_smac_15_0[0x10]; 6499 u8 outer_dmac_15_0[0x10]; 6500 }; 6501 6502 struct mlx5_ifc_match_definer_format_23_bits { 6503 u8 reserved_at_0[0x100]; 6504 6505 u8 inner_ip_src_addr[0x20]; 6506 6507 u8 inner_ip_dest_addr[0x20]; 6508 6509 u8 inner_l4_sport[0x10]; 6510 u8 inner_l4_dport[0x10]; 6511 6512 u8 reserved_at_160[0x1]; 6513 u8 sx_sniffer[0x1]; 6514 u8 functional_lb[0x1]; 6515 u8 inner_ip_frag[0x1]; 6516 u8 inner_qp_type[0x2]; 6517 u8 inner_encap_type[0x2]; 6518 u8 port_number[0x2]; 6519 u8 inner_l3_type[0x2]; 6520 u8 inner_l4_type[0x2]; 6521 u8 inner_first_vlan_type[0x2]; 6522 u8 inner_first_vlan_prio[0x3]; 6523 u8 inner_first_vlan_cfi[0x1]; 6524 u8 inner_first_vlan_vid[0xc]; 6525 6526 u8 tunnel_header_0[0x20]; 6527 6528 u8 inner_dmac_47_16[0x20]; 6529 6530 u8 inner_smac_47_16[0x20]; 6531 6532 u8 inner_smac_15_0[0x10]; 6533 u8 inner_dmac_15_0[0x10]; 6534 }; 6535 6536 struct mlx5_ifc_match_definer_format_29_bits { 6537 u8 reserved_at_0[0xc0]; 6538 6539 u8 outer_ip_dest_addr[0x80]; 6540 6541 u8 outer_ip_src_addr[0x80]; 6542 6543 u8 outer_l4_sport[0x10]; 6544 u8 outer_l4_dport[0x10]; 6545 6546 u8 reserved_at_1e0[0x20]; 6547 }; 6548 6549 struct mlx5_ifc_match_definer_format_30_bits { 6550 u8 reserved_at_0[0xa0]; 6551 6552 u8 outer_ip_dest_addr[0x80]; 6553 6554 u8 outer_ip_src_addr[0x80]; 6555 6556 u8 outer_dmac_47_16[0x20]; 6557 6558 u8 outer_smac_47_16[0x20]; 6559 6560 u8 outer_smac_15_0[0x10]; 6561 u8 outer_dmac_15_0[0x10]; 6562 }; 6563 6564 struct mlx5_ifc_match_definer_format_31_bits { 6565 u8 reserved_at_0[0xc0]; 6566 6567 u8 inner_ip_dest_addr[0x80]; 6568 6569 u8 inner_ip_src_addr[0x80]; 6570 6571 u8 inner_l4_sport[0x10]; 6572 u8 inner_l4_dport[0x10]; 6573 6574 u8 reserved_at_1e0[0x20]; 6575 }; 6576 6577 struct mlx5_ifc_match_definer_format_32_bits { 6578 u8 reserved_at_0[0xa0]; 6579 6580 u8 inner_ip_dest_addr[0x80]; 6581 6582 u8 inner_ip_src_addr[0x80]; 6583 6584 u8 inner_dmac_47_16[0x20]; 6585 6586 u8 inner_smac_47_16[0x20]; 6587 6588 u8 inner_smac_15_0[0x10]; 6589 u8 inner_dmac_15_0[0x10]; 6590 }; 6591 6592 enum { 6593 MLX5_IFC_DEFINER_FORMAT_ID_SELECT = 61, 6594 }; 6595 6596 #define MLX5_IFC_DEFINER_FORMAT_OFFSET_UNUSED 0x0 6597 #define MLX5_IFC_DEFINER_FORMAT_OFFSET_OUTER_ETH_PKT_LEN 0x48 6598 #define MLX5_IFC_DEFINER_DW_SELECTORS_NUM 9 6599 #define MLX5_IFC_DEFINER_BYTE_SELECTORS_NUM 8 6600 6601 struct mlx5_ifc_match_definer_match_mask_bits { 6602 u8 reserved_at_1c0[5][0x20]; 6603 u8 match_dw_8[0x20]; 6604 u8 match_dw_7[0x20]; 6605 u8 match_dw_6[0x20]; 6606 u8 match_dw_5[0x20]; 6607 u8 match_dw_4[0x20]; 6608 u8 match_dw_3[0x20]; 6609 u8 match_dw_2[0x20]; 6610 u8 match_dw_1[0x20]; 6611 u8 match_dw_0[0x20]; 6612 6613 u8 match_byte_7[0x8]; 6614 u8 match_byte_6[0x8]; 6615 u8 match_byte_5[0x8]; 6616 u8 match_byte_4[0x8]; 6617 6618 u8 match_byte_3[0x8]; 6619 u8 match_byte_2[0x8]; 6620 u8 match_byte_1[0x8]; 6621 u8 match_byte_0[0x8]; 6622 }; 6623 6624 struct mlx5_ifc_match_definer_bits { 6625 u8 modify_field_select[0x40]; 6626 6627 u8 reserved_at_40[0x40]; 6628 6629 u8 reserved_at_80[0x10]; 6630 u8 format_id[0x10]; 6631 6632 u8 reserved_at_a0[0x60]; 6633 6634 u8 format_select_dw3[0x8]; 6635 u8 format_select_dw2[0x8]; 6636 u8 format_select_dw1[0x8]; 6637 u8 format_select_dw0[0x8]; 6638 6639 u8 format_select_dw7[0x8]; 6640 u8 format_select_dw6[0x8]; 6641 u8 format_select_dw5[0x8]; 6642 u8 format_select_dw4[0x8]; 6643 6644 u8 reserved_at_100[0x18]; 6645 u8 format_select_dw8[0x8]; 6646 6647 u8 reserved_at_120[0x20]; 6648 6649 u8 format_select_byte3[0x8]; 6650 u8 format_select_byte2[0x8]; 6651 u8 format_select_byte1[0x8]; 6652 u8 format_select_byte0[0x8]; 6653 6654 u8 format_select_byte7[0x8]; 6655 u8 format_select_byte6[0x8]; 6656 u8 format_select_byte5[0x8]; 6657 u8 format_select_byte4[0x8]; 6658 6659 u8 reserved_at_180[0x40]; 6660 6661 union { 6662 struct { 6663 u8 match_mask[16][0x20]; 6664 }; 6665 struct mlx5_ifc_match_definer_match_mask_bits match_mask_format; 6666 }; 6667 }; 6668 6669 struct mlx5_ifc_general_obj_create_param_bits { 6670 u8 alias_object[0x1]; 6671 u8 reserved_at_1[0x2]; 6672 u8 log_obj_range[0x5]; 6673 u8 reserved_at_8[0x18]; 6674 }; 6675 6676 struct mlx5_ifc_general_obj_query_param_bits { 6677 u8 alias_object[0x1]; 6678 u8 obj_offset[0x1f]; 6679 }; 6680 6681 struct mlx5_ifc_general_obj_in_cmd_hdr_bits { 6682 u8 opcode[0x10]; 6683 u8 uid[0x10]; 6684 6685 u8 vhca_tunnel_id[0x10]; 6686 u8 obj_type[0x10]; 6687 6688 u8 obj_id[0x20]; 6689 6690 union { 6691 struct mlx5_ifc_general_obj_create_param_bits create; 6692 struct mlx5_ifc_general_obj_query_param_bits query; 6693 } op_param; 6694 }; 6695 6696 struct mlx5_ifc_general_obj_out_cmd_hdr_bits { 6697 u8 status[0x8]; 6698 u8 reserved_at_8[0x18]; 6699 6700 u8 syndrome[0x20]; 6701 6702 u8 obj_id[0x20]; 6703 6704 u8 reserved_at_60[0x20]; 6705 }; 6706 6707 struct mlx5_ifc_allow_other_vhca_access_in_bits { 6708 u8 opcode[0x10]; 6709 u8 uid[0x10]; 6710 u8 reserved_at_20[0x10]; 6711 u8 op_mod[0x10]; 6712 u8 reserved_at_40[0x50]; 6713 u8 object_type_to_be_accessed[0x10]; 6714 u8 object_id_to_be_accessed[0x20]; 6715 u8 reserved_at_c0[0x40]; 6716 union { 6717 u8 access_key_raw[0x100]; 6718 u8 access_key[8][0x20]; 6719 }; 6720 }; 6721 6722 struct mlx5_ifc_allow_other_vhca_access_out_bits { 6723 u8 status[0x8]; 6724 u8 reserved_at_8[0x18]; 6725 u8 syndrome[0x20]; 6726 u8 reserved_at_40[0x40]; 6727 }; 6728 6729 struct mlx5_ifc_modify_header_arg_bits { 6730 u8 reserved_at_0[0x80]; 6731 6732 u8 reserved_at_80[0x8]; 6733 u8 access_pd[0x18]; 6734 }; 6735 6736 struct mlx5_ifc_create_modify_header_arg_in_bits { 6737 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 6738 struct mlx5_ifc_modify_header_arg_bits arg; 6739 }; 6740 6741 struct mlx5_ifc_create_match_definer_in_bits { 6742 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 6743 6744 struct mlx5_ifc_match_definer_bits obj_context; 6745 }; 6746 6747 struct mlx5_ifc_create_match_definer_out_bits { 6748 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 6749 }; 6750 6751 struct mlx5_ifc_alias_context_bits { 6752 u8 vhca_id_to_be_accessed[0x10]; 6753 u8 reserved_at_10[0xd]; 6754 u8 status[0x3]; 6755 u8 object_id_to_be_accessed[0x20]; 6756 u8 reserved_at_40[0x40]; 6757 union { 6758 u8 access_key_raw[0x100]; 6759 u8 access_key[8][0x20]; 6760 }; 6761 u8 metadata[0x80]; 6762 }; 6763 6764 struct mlx5_ifc_create_alias_obj_in_bits { 6765 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 6766 struct mlx5_ifc_alias_context_bits alias_ctx; 6767 }; 6768 6769 enum { 6770 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0, 6771 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1, 6772 MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2, 6773 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3, 6774 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_3 = 0x4, 6775 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_4 = 0x5, 6776 MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_5 = 0x6, 6777 }; 6778 6779 struct mlx5_ifc_query_flow_group_out_bits { 6780 u8 status[0x8]; 6781 u8 reserved_at_8[0x18]; 6782 6783 u8 syndrome[0x20]; 6784 6785 u8 reserved_at_40[0xa0]; 6786 6787 u8 start_flow_index[0x20]; 6788 6789 u8 reserved_at_100[0x20]; 6790 6791 u8 end_flow_index[0x20]; 6792 6793 u8 reserved_at_140[0xa0]; 6794 6795 u8 reserved_at_1e0[0x18]; 6796 u8 match_criteria_enable[0x8]; 6797 6798 struct mlx5_ifc_fte_match_param_bits match_criteria; 6799 6800 u8 reserved_at_1200[0xe00]; 6801 }; 6802 6803 struct mlx5_ifc_query_flow_group_in_bits { 6804 u8 opcode[0x10]; 6805 u8 reserved_at_10[0x10]; 6806 6807 u8 reserved_at_20[0x10]; 6808 u8 op_mod[0x10]; 6809 6810 u8 reserved_at_40[0x40]; 6811 6812 u8 table_type[0x8]; 6813 u8 reserved_at_88[0x18]; 6814 6815 u8 reserved_at_a0[0x8]; 6816 u8 table_id[0x18]; 6817 6818 u8 group_id[0x20]; 6819 6820 u8 reserved_at_e0[0x120]; 6821 }; 6822 6823 struct mlx5_ifc_query_flow_counter_out_bits { 6824 u8 status[0x8]; 6825 u8 reserved_at_8[0x18]; 6826 6827 u8 syndrome[0x20]; 6828 6829 u8 reserved_at_40[0x40]; 6830 6831 struct mlx5_ifc_traffic_counter_bits flow_statistics[]; 6832 }; 6833 6834 struct mlx5_ifc_query_flow_counter_in_bits { 6835 u8 opcode[0x10]; 6836 u8 reserved_at_10[0x10]; 6837 6838 u8 reserved_at_20[0x10]; 6839 u8 op_mod[0x10]; 6840 6841 u8 reserved_at_40[0x80]; 6842 6843 u8 clear[0x1]; 6844 u8 reserved_at_c1[0xf]; 6845 u8 num_of_counters[0x10]; 6846 6847 u8 flow_counter_id[0x20]; 6848 }; 6849 6850 struct mlx5_ifc_query_esw_vport_context_out_bits { 6851 u8 status[0x8]; 6852 u8 reserved_at_8[0x18]; 6853 6854 u8 syndrome[0x20]; 6855 6856 u8 reserved_at_40[0x40]; 6857 6858 struct mlx5_ifc_esw_vport_context_bits esw_vport_context; 6859 }; 6860 6861 struct mlx5_ifc_query_esw_vport_context_in_bits { 6862 u8 opcode[0x10]; 6863 u8 reserved_at_10[0x10]; 6864 6865 u8 reserved_at_20[0x10]; 6866 u8 op_mod[0x10]; 6867 6868 u8 other_vport[0x1]; 6869 u8 reserved_at_41[0xf]; 6870 u8 vport_number[0x10]; 6871 6872 u8 reserved_at_60[0x20]; 6873 }; 6874 6875 struct mlx5_ifc_modify_esw_vport_context_out_bits { 6876 u8 status[0x8]; 6877 u8 reserved_at_8[0x18]; 6878 6879 u8 syndrome[0x20]; 6880 6881 u8 reserved_at_40[0x40]; 6882 }; 6883 6884 struct mlx5_ifc_esw_vport_context_fields_select_bits { 6885 u8 reserved_at_0[0x1b]; 6886 u8 fdb_to_vport_reg_c_id[0x1]; 6887 u8 vport_cvlan_insert[0x1]; 6888 u8 vport_svlan_insert[0x1]; 6889 u8 vport_cvlan_strip[0x1]; 6890 u8 vport_svlan_strip[0x1]; 6891 }; 6892 6893 struct mlx5_ifc_modify_esw_vport_context_in_bits { 6894 u8 opcode[0x10]; 6895 u8 reserved_at_10[0x10]; 6896 6897 u8 reserved_at_20[0x10]; 6898 u8 op_mod[0x10]; 6899 6900 u8 other_vport[0x1]; 6901 u8 reserved_at_41[0xf]; 6902 u8 vport_number[0x10]; 6903 6904 struct mlx5_ifc_esw_vport_context_fields_select_bits field_select; 6905 6906 struct mlx5_ifc_esw_vport_context_bits esw_vport_context; 6907 }; 6908 6909 struct mlx5_ifc_query_eq_out_bits { 6910 u8 status[0x8]; 6911 u8 reserved_at_8[0x18]; 6912 6913 u8 syndrome[0x20]; 6914 6915 u8 reserved_at_40[0x40]; 6916 6917 struct mlx5_ifc_eqc_bits eq_context_entry; 6918 6919 u8 reserved_at_280[0x40]; 6920 6921 u8 event_bitmask[0x40]; 6922 6923 u8 reserved_at_300[0x580]; 6924 6925 u8 pas[][0x40]; 6926 }; 6927 6928 struct mlx5_ifc_query_eq_in_bits { 6929 u8 opcode[0x10]; 6930 u8 reserved_at_10[0x10]; 6931 6932 u8 reserved_at_20[0x10]; 6933 u8 op_mod[0x10]; 6934 6935 u8 reserved_at_40[0x18]; 6936 u8 eq_number[0x8]; 6937 6938 u8 reserved_at_60[0x20]; 6939 }; 6940 6941 struct mlx5_ifc_packet_reformat_context_in_bits { 6942 u8 reformat_type[0x8]; 6943 u8 reserved_at_8[0x4]; 6944 u8 reformat_param_0[0x4]; 6945 u8 reserved_at_10[0x6]; 6946 u8 reformat_data_size[0xa]; 6947 6948 u8 reformat_param_1[0x8]; 6949 u8 reserved_at_28[0x8]; 6950 u8 reformat_data[2][0x8]; 6951 6952 u8 more_reformat_data[][0x8]; 6953 }; 6954 6955 struct mlx5_ifc_query_packet_reformat_context_out_bits { 6956 u8 status[0x8]; 6957 u8 reserved_at_8[0x18]; 6958 6959 u8 syndrome[0x20]; 6960 6961 u8 reserved_at_40[0xa0]; 6962 6963 struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context[]; 6964 }; 6965 6966 struct mlx5_ifc_query_packet_reformat_context_in_bits { 6967 u8 opcode[0x10]; 6968 u8 reserved_at_10[0x10]; 6969 6970 u8 reserved_at_20[0x10]; 6971 u8 op_mod[0x10]; 6972 6973 u8 packet_reformat_id[0x20]; 6974 6975 u8 reserved_at_60[0xa0]; 6976 }; 6977 6978 struct mlx5_ifc_alloc_packet_reformat_context_out_bits { 6979 u8 status[0x8]; 6980 u8 reserved_at_8[0x18]; 6981 6982 u8 syndrome[0x20]; 6983 6984 u8 packet_reformat_id[0x20]; 6985 6986 u8 reserved_at_60[0x20]; 6987 }; 6988 6989 enum { 6990 MLX5_REFORMAT_CONTEXT_ANCHOR_MAC_START = 0x1, 6991 MLX5_REFORMAT_CONTEXT_ANCHOR_IP_START = 0x7, 6992 MLX5_REFORMAT_CONTEXT_ANCHOR_TCP_UDP_START = 0x9, 6993 }; 6994 6995 enum mlx5_reformat_ctx_type { 6996 MLX5_REFORMAT_TYPE_L2_TO_VXLAN = 0x0, 6997 MLX5_REFORMAT_TYPE_L2_TO_NVGRE = 0x1, 6998 MLX5_REFORMAT_TYPE_L2_TO_L2_TUNNEL = 0x2, 6999 MLX5_REFORMAT_TYPE_L3_TUNNEL_TO_L2 = 0x3, 7000 MLX5_REFORMAT_TYPE_L2_TO_L3_TUNNEL = 0x4, 7001 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV4 = 0x5, 7002 MLX5_REFORMAT_TYPE_L2_TO_L3_ESP_TUNNEL = 0x6, 7003 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV4 = 0x7, 7004 MLX5_REFORMAT_TYPE_DEL_ESP_TRANSPORT = 0x8, 7005 MLX5_REFORMAT_TYPE_L3_ESP_TUNNEL_TO_L2 = 0x9, 7006 MLX5_REFORMAT_TYPE_DEL_ESP_TRANSPORT_OVER_UDP = 0xa, 7007 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_IPV6 = 0xb, 7008 MLX5_REFORMAT_TYPE_ADD_ESP_TRANSPORT_OVER_UDPV6 = 0xc, 7009 MLX5_REFORMAT_TYPE_INSERT_HDR = 0xf, 7010 MLX5_REFORMAT_TYPE_REMOVE_HDR = 0x10, 7011 MLX5_REFORMAT_TYPE_ADD_MACSEC = 0x11, 7012 MLX5_REFORMAT_TYPE_DEL_MACSEC = 0x12, 7013 }; 7014 7015 struct mlx5_ifc_alloc_packet_reformat_context_in_bits { 7016 u8 opcode[0x10]; 7017 u8 reserved_at_10[0x10]; 7018 7019 u8 reserved_at_20[0x10]; 7020 u8 op_mod[0x10]; 7021 7022 u8 reserved_at_40[0xa0]; 7023 7024 struct mlx5_ifc_packet_reformat_context_in_bits packet_reformat_context; 7025 }; 7026 7027 struct mlx5_ifc_dealloc_packet_reformat_context_out_bits { 7028 u8 status[0x8]; 7029 u8 reserved_at_8[0x18]; 7030 7031 u8 syndrome[0x20]; 7032 7033 u8 reserved_at_40[0x40]; 7034 }; 7035 7036 struct mlx5_ifc_dealloc_packet_reformat_context_in_bits { 7037 u8 opcode[0x10]; 7038 u8 reserved_at_10[0x10]; 7039 7040 u8 reserved_20[0x10]; 7041 u8 op_mod[0x10]; 7042 7043 u8 packet_reformat_id[0x20]; 7044 7045 u8 reserved_60[0x20]; 7046 }; 7047 7048 struct mlx5_ifc_set_action_in_bits { 7049 u8 action_type[0x4]; 7050 u8 field[0xc]; 7051 u8 reserved_at_10[0x3]; 7052 u8 offset[0x5]; 7053 u8 reserved_at_18[0x3]; 7054 u8 length[0x5]; 7055 7056 u8 data[0x20]; 7057 }; 7058 7059 struct mlx5_ifc_add_action_in_bits { 7060 u8 action_type[0x4]; 7061 u8 field[0xc]; 7062 u8 reserved_at_10[0x10]; 7063 7064 u8 data[0x20]; 7065 }; 7066 7067 struct mlx5_ifc_copy_action_in_bits { 7068 u8 action_type[0x4]; 7069 u8 src_field[0xc]; 7070 u8 reserved_at_10[0x3]; 7071 u8 src_offset[0x5]; 7072 u8 reserved_at_18[0x3]; 7073 u8 length[0x5]; 7074 7075 u8 reserved_at_20[0x4]; 7076 u8 dst_field[0xc]; 7077 u8 reserved_at_30[0x3]; 7078 u8 dst_offset[0x5]; 7079 u8 reserved_at_38[0x8]; 7080 }; 7081 7082 union mlx5_ifc_set_add_copy_action_in_auto_bits { 7083 struct mlx5_ifc_set_action_in_bits set_action_in; 7084 struct mlx5_ifc_add_action_in_bits add_action_in; 7085 struct mlx5_ifc_copy_action_in_bits copy_action_in; 7086 u8 reserved_at_0[0x40]; 7087 }; 7088 7089 enum { 7090 MLX5_ACTION_TYPE_SET = 0x1, 7091 MLX5_ACTION_TYPE_ADD = 0x2, 7092 MLX5_ACTION_TYPE_COPY = 0x3, 7093 }; 7094 7095 enum { 7096 MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16 = 0x1, 7097 MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0 = 0x2, 7098 MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE = 0x3, 7099 MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16 = 0x4, 7100 MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0 = 0x5, 7101 MLX5_ACTION_IN_FIELD_OUT_IP_DSCP = 0x6, 7102 MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS = 0x7, 7103 MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT = 0x8, 7104 MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT = 0x9, 7105 MLX5_ACTION_IN_FIELD_OUT_IP_TTL = 0xa, 7106 MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT = 0xb, 7107 MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT = 0xc, 7108 MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96 = 0xd, 7109 MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64 = 0xe, 7110 MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32 = 0xf, 7111 MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0 = 0x10, 7112 MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96 = 0x11, 7113 MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64 = 0x12, 7114 MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32 = 0x13, 7115 MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0 = 0x14, 7116 MLX5_ACTION_IN_FIELD_OUT_SIPV4 = 0x15, 7117 MLX5_ACTION_IN_FIELD_OUT_DIPV4 = 0x16, 7118 MLX5_ACTION_IN_FIELD_OUT_FIRST_VID = 0x17, 7119 MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47, 7120 MLX5_ACTION_IN_FIELD_METADATA_REG_A = 0x49, 7121 MLX5_ACTION_IN_FIELD_METADATA_REG_B = 0x50, 7122 MLX5_ACTION_IN_FIELD_METADATA_REG_C_0 = 0x51, 7123 MLX5_ACTION_IN_FIELD_METADATA_REG_C_1 = 0x52, 7124 MLX5_ACTION_IN_FIELD_METADATA_REG_C_2 = 0x53, 7125 MLX5_ACTION_IN_FIELD_METADATA_REG_C_3 = 0x54, 7126 MLX5_ACTION_IN_FIELD_METADATA_REG_C_4 = 0x55, 7127 MLX5_ACTION_IN_FIELD_METADATA_REG_C_5 = 0x56, 7128 MLX5_ACTION_IN_FIELD_METADATA_REG_C_6 = 0x57, 7129 MLX5_ACTION_IN_FIELD_METADATA_REG_C_7 = 0x58, 7130 MLX5_ACTION_IN_FIELD_OUT_TCP_SEQ_NUM = 0x59, 7131 MLX5_ACTION_IN_FIELD_OUT_TCP_ACK_NUM = 0x5B, 7132 MLX5_ACTION_IN_FIELD_IPSEC_SYNDROME = 0x5D, 7133 MLX5_ACTION_IN_FIELD_OUT_EMD_47_32 = 0x6F, 7134 MLX5_ACTION_IN_FIELD_OUT_EMD_31_0 = 0x70, 7135 }; 7136 7137 struct mlx5_ifc_alloc_modify_header_context_out_bits { 7138 u8 status[0x8]; 7139 u8 reserved_at_8[0x18]; 7140 7141 u8 syndrome[0x20]; 7142 7143 u8 modify_header_id[0x20]; 7144 7145 u8 reserved_at_60[0x20]; 7146 }; 7147 7148 struct mlx5_ifc_alloc_modify_header_context_in_bits { 7149 u8 opcode[0x10]; 7150 u8 reserved_at_10[0x10]; 7151 7152 u8 reserved_at_20[0x10]; 7153 u8 op_mod[0x10]; 7154 7155 u8 reserved_at_40[0x20]; 7156 7157 u8 table_type[0x8]; 7158 u8 reserved_at_68[0x10]; 7159 u8 num_of_actions[0x8]; 7160 7161 union mlx5_ifc_set_add_copy_action_in_auto_bits actions[]; 7162 }; 7163 7164 struct mlx5_ifc_dealloc_modify_header_context_out_bits { 7165 u8 status[0x8]; 7166 u8 reserved_at_8[0x18]; 7167 7168 u8 syndrome[0x20]; 7169 7170 u8 reserved_at_40[0x40]; 7171 }; 7172 7173 struct mlx5_ifc_dealloc_modify_header_context_in_bits { 7174 u8 opcode[0x10]; 7175 u8 reserved_at_10[0x10]; 7176 7177 u8 reserved_at_20[0x10]; 7178 u8 op_mod[0x10]; 7179 7180 u8 modify_header_id[0x20]; 7181 7182 u8 reserved_at_60[0x20]; 7183 }; 7184 7185 struct mlx5_ifc_query_modify_header_context_in_bits { 7186 u8 opcode[0x10]; 7187 u8 uid[0x10]; 7188 7189 u8 reserved_at_20[0x10]; 7190 u8 op_mod[0x10]; 7191 7192 u8 modify_header_id[0x20]; 7193 7194 u8 reserved_at_60[0xa0]; 7195 }; 7196 7197 struct mlx5_ifc_query_dct_out_bits { 7198 u8 status[0x8]; 7199 u8 reserved_at_8[0x18]; 7200 7201 u8 syndrome[0x20]; 7202 7203 u8 reserved_at_40[0x40]; 7204 7205 struct mlx5_ifc_dctc_bits dct_context_entry; 7206 7207 u8 reserved_at_280[0x180]; 7208 }; 7209 7210 struct mlx5_ifc_query_dct_in_bits { 7211 u8 opcode[0x10]; 7212 u8 reserved_at_10[0x10]; 7213 7214 u8 reserved_at_20[0x10]; 7215 u8 op_mod[0x10]; 7216 7217 u8 reserved_at_40[0x8]; 7218 u8 dctn[0x18]; 7219 7220 u8 reserved_at_60[0x20]; 7221 }; 7222 7223 struct mlx5_ifc_query_cq_out_bits { 7224 u8 status[0x8]; 7225 u8 reserved_at_8[0x18]; 7226 7227 u8 syndrome[0x20]; 7228 7229 u8 reserved_at_40[0x40]; 7230 7231 struct mlx5_ifc_cqc_bits cq_context; 7232 7233 u8 reserved_at_280[0x600]; 7234 7235 u8 pas[][0x40]; 7236 }; 7237 7238 struct mlx5_ifc_query_cq_in_bits { 7239 u8 opcode[0x10]; 7240 u8 reserved_at_10[0x10]; 7241 7242 u8 reserved_at_20[0x10]; 7243 u8 op_mod[0x10]; 7244 7245 u8 reserved_at_40[0x8]; 7246 u8 cqn[0x18]; 7247 7248 u8 reserved_at_60[0x20]; 7249 }; 7250 7251 struct mlx5_ifc_query_cong_status_out_bits { 7252 u8 status[0x8]; 7253 u8 reserved_at_8[0x18]; 7254 7255 u8 syndrome[0x20]; 7256 7257 u8 reserved_at_40[0x20]; 7258 7259 u8 enable[0x1]; 7260 u8 tag_enable[0x1]; 7261 u8 reserved_at_62[0x1e]; 7262 }; 7263 7264 struct mlx5_ifc_query_cong_status_in_bits { 7265 u8 opcode[0x10]; 7266 u8 reserved_at_10[0x10]; 7267 7268 u8 reserved_at_20[0x10]; 7269 u8 op_mod[0x10]; 7270 7271 u8 reserved_at_40[0x18]; 7272 u8 priority[0x4]; 7273 u8 cong_protocol[0x4]; 7274 7275 u8 reserved_at_60[0x20]; 7276 }; 7277 7278 struct mlx5_ifc_query_cong_statistics_out_bits { 7279 u8 status[0x8]; 7280 u8 reserved_at_8[0x18]; 7281 7282 u8 syndrome[0x20]; 7283 7284 u8 reserved_at_40[0x40]; 7285 7286 u8 rp_cur_flows[0x20]; 7287 7288 u8 sum_flows[0x20]; 7289 7290 u8 rp_cnp_ignored_high[0x20]; 7291 7292 u8 rp_cnp_ignored_low[0x20]; 7293 7294 u8 rp_cnp_handled_high[0x20]; 7295 7296 u8 rp_cnp_handled_low[0x20]; 7297 7298 u8 reserved_at_140[0x100]; 7299 7300 u8 time_stamp_high[0x20]; 7301 7302 u8 time_stamp_low[0x20]; 7303 7304 u8 accumulators_period[0x20]; 7305 7306 u8 np_ecn_marked_roce_packets_high[0x20]; 7307 7308 u8 np_ecn_marked_roce_packets_low[0x20]; 7309 7310 u8 np_cnp_sent_high[0x20]; 7311 7312 u8 np_cnp_sent_low[0x20]; 7313 7314 u8 reserved_at_320[0x560]; 7315 }; 7316 7317 struct mlx5_ifc_query_cong_statistics_in_bits { 7318 u8 opcode[0x10]; 7319 u8 reserved_at_10[0x10]; 7320 7321 u8 reserved_at_20[0x10]; 7322 u8 op_mod[0x10]; 7323 7324 u8 clear[0x1]; 7325 u8 reserved_at_41[0x1f]; 7326 7327 u8 reserved_at_60[0x20]; 7328 }; 7329 7330 struct mlx5_ifc_query_cong_params_out_bits { 7331 u8 status[0x8]; 7332 u8 reserved_at_8[0x18]; 7333 7334 u8 syndrome[0x20]; 7335 7336 u8 reserved_at_40[0x40]; 7337 7338 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters; 7339 }; 7340 7341 struct mlx5_ifc_query_cong_params_in_bits { 7342 u8 opcode[0x10]; 7343 u8 reserved_at_10[0x10]; 7344 7345 u8 reserved_at_20[0x10]; 7346 u8 op_mod[0x10]; 7347 7348 u8 reserved_at_40[0x1c]; 7349 u8 cong_protocol[0x4]; 7350 7351 u8 reserved_at_60[0x20]; 7352 }; 7353 7354 struct mlx5_ifc_query_adapter_out_bits { 7355 u8 status[0x8]; 7356 u8 reserved_at_8[0x18]; 7357 7358 u8 syndrome[0x20]; 7359 7360 u8 reserved_at_40[0x40]; 7361 7362 struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct; 7363 }; 7364 7365 struct mlx5_ifc_query_adapter_in_bits { 7366 u8 opcode[0x10]; 7367 u8 reserved_at_10[0x10]; 7368 7369 u8 reserved_at_20[0x10]; 7370 u8 op_mod[0x10]; 7371 7372 u8 reserved_at_40[0x40]; 7373 }; 7374 7375 struct mlx5_ifc_qp_2rst_out_bits { 7376 u8 status[0x8]; 7377 u8 reserved_at_8[0x18]; 7378 7379 u8 syndrome[0x20]; 7380 7381 u8 reserved_at_40[0x40]; 7382 }; 7383 7384 struct mlx5_ifc_qp_2rst_in_bits { 7385 u8 opcode[0x10]; 7386 u8 uid[0x10]; 7387 7388 u8 reserved_at_20[0x10]; 7389 u8 op_mod[0x10]; 7390 7391 u8 reserved_at_40[0x8]; 7392 u8 qpn[0x18]; 7393 7394 u8 reserved_at_60[0x20]; 7395 }; 7396 7397 struct mlx5_ifc_qp_2err_out_bits { 7398 u8 status[0x8]; 7399 u8 reserved_at_8[0x18]; 7400 7401 u8 syndrome[0x20]; 7402 7403 u8 reserved_at_40[0x40]; 7404 }; 7405 7406 struct mlx5_ifc_qp_2err_in_bits { 7407 u8 opcode[0x10]; 7408 u8 uid[0x10]; 7409 7410 u8 reserved_at_20[0x10]; 7411 u8 op_mod[0x10]; 7412 7413 u8 reserved_at_40[0x8]; 7414 u8 qpn[0x18]; 7415 7416 u8 reserved_at_60[0x20]; 7417 }; 7418 7419 struct mlx5_ifc_trans_page_fault_info_bits { 7420 u8 error[0x1]; 7421 u8 reserved_at_1[0x4]; 7422 u8 page_fault_type[0x3]; 7423 u8 wq_number[0x18]; 7424 7425 u8 reserved_at_20[0x8]; 7426 u8 fault_token[0x18]; 7427 }; 7428 7429 struct mlx5_ifc_mem_page_fault_info_bits { 7430 u8 error[0x1]; 7431 u8 reserved_at_1[0xf]; 7432 u8 fault_token_47_32[0x10]; 7433 7434 u8 fault_token_31_0[0x20]; 7435 }; 7436 7437 union mlx5_ifc_page_fault_resume_in_page_fault_info_auto_bits { 7438 struct mlx5_ifc_trans_page_fault_info_bits trans_page_fault_info; 7439 struct mlx5_ifc_mem_page_fault_info_bits mem_page_fault_info; 7440 u8 reserved_at_0[0x40]; 7441 }; 7442 7443 struct mlx5_ifc_page_fault_resume_out_bits { 7444 u8 status[0x8]; 7445 u8 reserved_at_8[0x18]; 7446 7447 u8 syndrome[0x20]; 7448 7449 u8 reserved_at_40[0x40]; 7450 }; 7451 7452 struct mlx5_ifc_page_fault_resume_in_bits { 7453 u8 opcode[0x10]; 7454 u8 reserved_at_10[0x10]; 7455 7456 u8 reserved_at_20[0x10]; 7457 u8 op_mod[0x10]; 7458 7459 union mlx5_ifc_page_fault_resume_in_page_fault_info_auto_bits 7460 page_fault_info; 7461 }; 7462 7463 struct mlx5_ifc_nop_out_bits { 7464 u8 status[0x8]; 7465 u8 reserved_at_8[0x18]; 7466 7467 u8 syndrome[0x20]; 7468 7469 u8 reserved_at_40[0x40]; 7470 }; 7471 7472 struct mlx5_ifc_nop_in_bits { 7473 u8 opcode[0x10]; 7474 u8 reserved_at_10[0x10]; 7475 7476 u8 reserved_at_20[0x10]; 7477 u8 op_mod[0x10]; 7478 7479 u8 reserved_at_40[0x40]; 7480 }; 7481 7482 struct mlx5_ifc_modify_vport_state_out_bits { 7483 u8 status[0x8]; 7484 u8 reserved_at_8[0x18]; 7485 7486 u8 syndrome[0x20]; 7487 7488 u8 reserved_at_40[0x40]; 7489 }; 7490 7491 struct mlx5_ifc_modify_vport_state_in_bits { 7492 u8 opcode[0x10]; 7493 u8 reserved_at_10[0x10]; 7494 7495 u8 reserved_at_20[0x10]; 7496 u8 op_mod[0x10]; 7497 7498 u8 other_vport[0x1]; 7499 u8 reserved_at_41[0xf]; 7500 u8 vport_number[0x10]; 7501 7502 u8 reserved_at_60[0x18]; 7503 u8 admin_state[0x4]; 7504 u8 reserved_at_7c[0x4]; 7505 }; 7506 7507 struct mlx5_ifc_modify_tis_out_bits { 7508 u8 status[0x8]; 7509 u8 reserved_at_8[0x18]; 7510 7511 u8 syndrome[0x20]; 7512 7513 u8 reserved_at_40[0x40]; 7514 }; 7515 7516 struct mlx5_ifc_modify_tis_bitmask_bits { 7517 u8 reserved_at_0[0x20]; 7518 7519 u8 reserved_at_20[0x1d]; 7520 u8 lag_tx_port_affinity[0x1]; 7521 u8 strict_lag_tx_port_affinity[0x1]; 7522 u8 prio[0x1]; 7523 }; 7524 7525 struct mlx5_ifc_modify_tis_in_bits { 7526 u8 opcode[0x10]; 7527 u8 uid[0x10]; 7528 7529 u8 reserved_at_20[0x10]; 7530 u8 op_mod[0x10]; 7531 7532 u8 reserved_at_40[0x8]; 7533 u8 tisn[0x18]; 7534 7535 u8 reserved_at_60[0x20]; 7536 7537 struct mlx5_ifc_modify_tis_bitmask_bits bitmask; 7538 7539 u8 reserved_at_c0[0x40]; 7540 7541 struct mlx5_ifc_tisc_bits ctx; 7542 }; 7543 7544 struct mlx5_ifc_modify_tir_bitmask_bits { 7545 u8 reserved_at_0[0x20]; 7546 7547 u8 reserved_at_20[0x1b]; 7548 u8 self_lb_en[0x1]; 7549 u8 reserved_at_3c[0x1]; 7550 u8 hash[0x1]; 7551 u8 reserved_at_3e[0x1]; 7552 u8 packet_merge[0x1]; 7553 }; 7554 7555 struct mlx5_ifc_modify_tir_out_bits { 7556 u8 status[0x8]; 7557 u8 reserved_at_8[0x18]; 7558 7559 u8 syndrome[0x20]; 7560 7561 u8 reserved_at_40[0x40]; 7562 }; 7563 7564 struct mlx5_ifc_modify_tir_in_bits { 7565 u8 opcode[0x10]; 7566 u8 uid[0x10]; 7567 7568 u8 reserved_at_20[0x10]; 7569 u8 op_mod[0x10]; 7570 7571 u8 reserved_at_40[0x8]; 7572 u8 tirn[0x18]; 7573 7574 u8 reserved_at_60[0x20]; 7575 7576 struct mlx5_ifc_modify_tir_bitmask_bits bitmask; 7577 7578 u8 reserved_at_c0[0x40]; 7579 7580 struct mlx5_ifc_tirc_bits ctx; 7581 }; 7582 7583 struct mlx5_ifc_modify_sq_out_bits { 7584 u8 status[0x8]; 7585 u8 reserved_at_8[0x18]; 7586 7587 u8 syndrome[0x20]; 7588 7589 u8 reserved_at_40[0x40]; 7590 }; 7591 7592 struct mlx5_ifc_modify_sq_in_bits { 7593 u8 opcode[0x10]; 7594 u8 uid[0x10]; 7595 7596 u8 reserved_at_20[0x10]; 7597 u8 op_mod[0x10]; 7598 7599 u8 sq_state[0x4]; 7600 u8 reserved_at_44[0x4]; 7601 u8 sqn[0x18]; 7602 7603 u8 reserved_at_60[0x20]; 7604 7605 u8 modify_bitmask[0x40]; 7606 7607 u8 reserved_at_c0[0x40]; 7608 7609 struct mlx5_ifc_sqc_bits ctx; 7610 }; 7611 7612 struct mlx5_ifc_modify_scheduling_element_out_bits { 7613 u8 status[0x8]; 7614 u8 reserved_at_8[0x18]; 7615 7616 u8 syndrome[0x20]; 7617 7618 u8 reserved_at_40[0x1c0]; 7619 }; 7620 7621 enum { 7622 MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1, 7623 MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2, 7624 }; 7625 7626 struct mlx5_ifc_modify_scheduling_element_in_bits { 7627 u8 opcode[0x10]; 7628 u8 reserved_at_10[0x10]; 7629 7630 u8 reserved_at_20[0x10]; 7631 u8 op_mod[0x10]; 7632 7633 u8 scheduling_hierarchy[0x8]; 7634 u8 reserved_at_48[0x18]; 7635 7636 u8 scheduling_element_id[0x20]; 7637 7638 u8 reserved_at_80[0x20]; 7639 7640 u8 modify_bitmask[0x20]; 7641 7642 u8 reserved_at_c0[0x40]; 7643 7644 struct mlx5_ifc_scheduling_context_bits scheduling_context; 7645 7646 u8 reserved_at_300[0x100]; 7647 }; 7648 7649 struct mlx5_ifc_modify_rqt_out_bits { 7650 u8 status[0x8]; 7651 u8 reserved_at_8[0x18]; 7652 7653 u8 syndrome[0x20]; 7654 7655 u8 reserved_at_40[0x40]; 7656 }; 7657 7658 struct mlx5_ifc_rqt_bitmask_bits { 7659 u8 reserved_at_0[0x20]; 7660 7661 u8 reserved_at_20[0x1f]; 7662 u8 rqn_list[0x1]; 7663 }; 7664 7665 struct mlx5_ifc_modify_rqt_in_bits { 7666 u8 opcode[0x10]; 7667 u8 uid[0x10]; 7668 7669 u8 reserved_at_20[0x10]; 7670 u8 op_mod[0x10]; 7671 7672 u8 reserved_at_40[0x8]; 7673 u8 rqtn[0x18]; 7674 7675 u8 reserved_at_60[0x20]; 7676 7677 struct mlx5_ifc_rqt_bitmask_bits bitmask; 7678 7679 u8 reserved_at_c0[0x40]; 7680 7681 struct mlx5_ifc_rqtc_bits ctx; 7682 }; 7683 7684 struct mlx5_ifc_modify_rq_out_bits { 7685 u8 status[0x8]; 7686 u8 reserved_at_8[0x18]; 7687 7688 u8 syndrome[0x20]; 7689 7690 u8 reserved_at_40[0x40]; 7691 }; 7692 7693 enum { 7694 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1, 7695 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2, 7696 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3, 7697 }; 7698 7699 struct mlx5_ifc_modify_rq_in_bits { 7700 u8 opcode[0x10]; 7701 u8 uid[0x10]; 7702 7703 u8 reserved_at_20[0x10]; 7704 u8 op_mod[0x10]; 7705 7706 u8 rq_state[0x4]; 7707 u8 reserved_at_44[0x4]; 7708 u8 rqn[0x18]; 7709 7710 u8 reserved_at_60[0x20]; 7711 7712 u8 modify_bitmask[0x40]; 7713 7714 u8 reserved_at_c0[0x40]; 7715 7716 struct mlx5_ifc_rqc_bits ctx; 7717 }; 7718 7719 struct mlx5_ifc_modify_rmp_out_bits { 7720 u8 status[0x8]; 7721 u8 reserved_at_8[0x18]; 7722 7723 u8 syndrome[0x20]; 7724 7725 u8 reserved_at_40[0x40]; 7726 }; 7727 7728 struct mlx5_ifc_rmp_bitmask_bits { 7729 u8 reserved_at_0[0x20]; 7730 7731 u8 reserved_at_20[0x1f]; 7732 u8 lwm[0x1]; 7733 }; 7734 7735 struct mlx5_ifc_modify_rmp_in_bits { 7736 u8 opcode[0x10]; 7737 u8 uid[0x10]; 7738 7739 u8 reserved_at_20[0x10]; 7740 u8 op_mod[0x10]; 7741 7742 u8 rmp_state[0x4]; 7743 u8 reserved_at_44[0x4]; 7744 u8 rmpn[0x18]; 7745 7746 u8 reserved_at_60[0x20]; 7747 7748 struct mlx5_ifc_rmp_bitmask_bits bitmask; 7749 7750 u8 reserved_at_c0[0x40]; 7751 7752 struct mlx5_ifc_rmpc_bits ctx; 7753 }; 7754 7755 struct mlx5_ifc_modify_nic_vport_context_out_bits { 7756 u8 status[0x8]; 7757 u8 reserved_at_8[0x18]; 7758 7759 u8 syndrome[0x20]; 7760 7761 u8 reserved_at_40[0x40]; 7762 }; 7763 7764 struct mlx5_ifc_modify_nic_vport_field_select_bits { 7765 u8 reserved_at_0[0x12]; 7766 u8 affiliation[0x1]; 7767 u8 reserved_at_13[0x1]; 7768 u8 disable_uc_local_lb[0x1]; 7769 u8 disable_mc_local_lb[0x1]; 7770 u8 node_guid[0x1]; 7771 u8 port_guid[0x1]; 7772 u8 min_inline[0x1]; 7773 u8 mtu[0x1]; 7774 u8 change_event[0x1]; 7775 u8 promisc[0x1]; 7776 u8 permanent_address[0x1]; 7777 u8 addresses_list[0x1]; 7778 u8 roce_en[0x1]; 7779 u8 reserved_at_1f[0x1]; 7780 }; 7781 7782 struct mlx5_ifc_modify_nic_vport_context_in_bits { 7783 u8 opcode[0x10]; 7784 u8 reserved_at_10[0x10]; 7785 7786 u8 reserved_at_20[0x10]; 7787 u8 op_mod[0x10]; 7788 7789 u8 other_vport[0x1]; 7790 u8 reserved_at_41[0xf]; 7791 u8 vport_number[0x10]; 7792 7793 struct mlx5_ifc_modify_nic_vport_field_select_bits field_select; 7794 7795 u8 reserved_at_80[0x780]; 7796 7797 struct mlx5_ifc_nic_vport_context_bits nic_vport_context; 7798 }; 7799 7800 struct mlx5_ifc_modify_hca_vport_context_out_bits { 7801 u8 status[0x8]; 7802 u8 reserved_at_8[0x18]; 7803 7804 u8 syndrome[0x20]; 7805 7806 u8 reserved_at_40[0x40]; 7807 }; 7808 7809 struct mlx5_ifc_modify_hca_vport_context_in_bits { 7810 u8 opcode[0x10]; 7811 u8 reserved_at_10[0x10]; 7812 7813 u8 reserved_at_20[0x10]; 7814 u8 op_mod[0x10]; 7815 7816 u8 other_vport[0x1]; 7817 u8 reserved_at_41[0xb]; 7818 u8 port_num[0x4]; 7819 u8 vport_number[0x10]; 7820 7821 u8 reserved_at_60[0x20]; 7822 7823 struct mlx5_ifc_hca_vport_context_bits hca_vport_context; 7824 }; 7825 7826 struct mlx5_ifc_modify_cq_out_bits { 7827 u8 status[0x8]; 7828 u8 reserved_at_8[0x18]; 7829 7830 u8 syndrome[0x20]; 7831 7832 u8 reserved_at_40[0x40]; 7833 }; 7834 7835 enum { 7836 MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0, 7837 MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1, 7838 }; 7839 7840 struct mlx5_ifc_modify_cq_in_bits { 7841 u8 opcode[0x10]; 7842 u8 uid[0x10]; 7843 7844 u8 reserved_at_20[0x10]; 7845 u8 op_mod[0x10]; 7846 7847 u8 reserved_at_40[0x8]; 7848 u8 cqn[0x18]; 7849 7850 union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select; 7851 7852 struct mlx5_ifc_cqc_bits cq_context; 7853 7854 u8 reserved_at_280[0x60]; 7855 7856 u8 cq_umem_valid[0x1]; 7857 u8 reserved_at_2e1[0x1f]; 7858 7859 u8 reserved_at_300[0x580]; 7860 7861 u8 pas[][0x40]; 7862 }; 7863 7864 struct mlx5_ifc_modify_cong_status_out_bits { 7865 u8 status[0x8]; 7866 u8 reserved_at_8[0x18]; 7867 7868 u8 syndrome[0x20]; 7869 7870 u8 reserved_at_40[0x40]; 7871 }; 7872 7873 struct mlx5_ifc_modify_cong_status_in_bits { 7874 u8 opcode[0x10]; 7875 u8 reserved_at_10[0x10]; 7876 7877 u8 reserved_at_20[0x10]; 7878 u8 op_mod[0x10]; 7879 7880 u8 reserved_at_40[0x18]; 7881 u8 priority[0x4]; 7882 u8 cong_protocol[0x4]; 7883 7884 u8 enable[0x1]; 7885 u8 tag_enable[0x1]; 7886 u8 reserved_at_62[0x1e]; 7887 }; 7888 7889 struct mlx5_ifc_modify_cong_params_out_bits { 7890 u8 status[0x8]; 7891 u8 reserved_at_8[0x18]; 7892 7893 u8 syndrome[0x20]; 7894 7895 u8 reserved_at_40[0x40]; 7896 }; 7897 7898 struct mlx5_ifc_modify_cong_params_in_bits { 7899 u8 opcode[0x10]; 7900 u8 reserved_at_10[0x10]; 7901 7902 u8 reserved_at_20[0x10]; 7903 u8 op_mod[0x10]; 7904 7905 u8 reserved_at_40[0x1c]; 7906 u8 cong_protocol[0x4]; 7907 7908 union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select; 7909 7910 u8 reserved_at_80[0x80]; 7911 7912 union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters; 7913 }; 7914 7915 struct mlx5_ifc_manage_pages_out_bits { 7916 u8 status[0x8]; 7917 u8 reserved_at_8[0x18]; 7918 7919 u8 syndrome[0x20]; 7920 7921 u8 output_num_entries[0x20]; 7922 7923 u8 reserved_at_60[0x20]; 7924 7925 u8 pas[][0x40]; 7926 }; 7927 7928 enum { 7929 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL = 0x0, 7930 MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS = 0x1, 7931 MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES = 0x2, 7932 }; 7933 7934 struct mlx5_ifc_manage_pages_in_bits { 7935 u8 opcode[0x10]; 7936 u8 reserved_at_10[0x10]; 7937 7938 u8 reserved_at_20[0x10]; 7939 u8 op_mod[0x10]; 7940 7941 u8 embedded_cpu_function[0x1]; 7942 u8 reserved_at_41[0xf]; 7943 u8 function_id[0x10]; 7944 7945 u8 input_num_entries[0x20]; 7946 7947 u8 pas[][0x40]; 7948 }; 7949 7950 struct mlx5_ifc_mad_ifc_out_bits { 7951 u8 status[0x8]; 7952 u8 reserved_at_8[0x18]; 7953 7954 u8 syndrome[0x20]; 7955 7956 u8 reserved_at_40[0x40]; 7957 7958 u8 response_mad_packet[256][0x8]; 7959 }; 7960 7961 struct mlx5_ifc_mad_ifc_in_bits { 7962 u8 opcode[0x10]; 7963 u8 reserved_at_10[0x10]; 7964 7965 u8 reserved_at_20[0x10]; 7966 u8 op_mod[0x10]; 7967 7968 u8 remote_lid[0x10]; 7969 u8 plane_index[0x8]; 7970 u8 port[0x8]; 7971 7972 u8 reserved_at_60[0x20]; 7973 7974 u8 mad[256][0x8]; 7975 }; 7976 7977 struct mlx5_ifc_init_hca_out_bits { 7978 u8 status[0x8]; 7979 u8 reserved_at_8[0x18]; 7980 7981 u8 syndrome[0x20]; 7982 7983 u8 reserved_at_40[0x40]; 7984 }; 7985 7986 struct mlx5_ifc_init_hca_in_bits { 7987 u8 opcode[0x10]; 7988 u8 reserved_at_10[0x10]; 7989 7990 u8 reserved_at_20[0x10]; 7991 u8 op_mod[0x10]; 7992 7993 u8 reserved_at_40[0x20]; 7994 7995 u8 reserved_at_60[0x2]; 7996 u8 sw_vhca_id[0xe]; 7997 u8 reserved_at_70[0x10]; 7998 7999 u8 sw_owner_id[4][0x20]; 8000 }; 8001 8002 struct mlx5_ifc_init2rtr_qp_out_bits { 8003 u8 status[0x8]; 8004 u8 reserved_at_8[0x18]; 8005 8006 u8 syndrome[0x20]; 8007 8008 u8 reserved_at_40[0x20]; 8009 u8 ece[0x20]; 8010 }; 8011 8012 struct mlx5_ifc_init2rtr_qp_in_bits { 8013 u8 opcode[0x10]; 8014 u8 uid[0x10]; 8015 8016 u8 reserved_at_20[0x10]; 8017 u8 op_mod[0x10]; 8018 8019 u8 reserved_at_40[0x8]; 8020 u8 qpn[0x18]; 8021 8022 u8 reserved_at_60[0x20]; 8023 8024 u8 opt_param_mask[0x20]; 8025 8026 u8 ece[0x20]; 8027 8028 struct mlx5_ifc_qpc_bits qpc; 8029 8030 u8 reserved_at_800[0x80]; 8031 }; 8032 8033 struct mlx5_ifc_init2init_qp_out_bits { 8034 u8 status[0x8]; 8035 u8 reserved_at_8[0x18]; 8036 8037 u8 syndrome[0x20]; 8038 8039 u8 reserved_at_40[0x20]; 8040 u8 ece[0x20]; 8041 }; 8042 8043 struct mlx5_ifc_init2init_qp_in_bits { 8044 u8 opcode[0x10]; 8045 u8 uid[0x10]; 8046 8047 u8 reserved_at_20[0x10]; 8048 u8 op_mod[0x10]; 8049 8050 u8 reserved_at_40[0x8]; 8051 u8 qpn[0x18]; 8052 8053 u8 reserved_at_60[0x20]; 8054 8055 u8 opt_param_mask[0x20]; 8056 8057 u8 ece[0x20]; 8058 8059 struct mlx5_ifc_qpc_bits qpc; 8060 8061 u8 reserved_at_800[0x80]; 8062 }; 8063 8064 struct mlx5_ifc_get_dropped_packet_log_out_bits { 8065 u8 status[0x8]; 8066 u8 reserved_at_8[0x18]; 8067 8068 u8 syndrome[0x20]; 8069 8070 u8 reserved_at_40[0x40]; 8071 8072 u8 packet_headers_log[128][0x8]; 8073 8074 u8 packet_syndrome[64][0x8]; 8075 }; 8076 8077 struct mlx5_ifc_get_dropped_packet_log_in_bits { 8078 u8 opcode[0x10]; 8079 u8 reserved_at_10[0x10]; 8080 8081 u8 reserved_at_20[0x10]; 8082 u8 op_mod[0x10]; 8083 8084 u8 reserved_at_40[0x40]; 8085 }; 8086 8087 struct mlx5_ifc_gen_eqe_in_bits { 8088 u8 opcode[0x10]; 8089 u8 reserved_at_10[0x10]; 8090 8091 u8 reserved_at_20[0x10]; 8092 u8 op_mod[0x10]; 8093 8094 u8 reserved_at_40[0x18]; 8095 u8 eq_number[0x8]; 8096 8097 u8 reserved_at_60[0x20]; 8098 8099 u8 eqe[64][0x8]; 8100 }; 8101 8102 struct mlx5_ifc_gen_eq_out_bits { 8103 u8 status[0x8]; 8104 u8 reserved_at_8[0x18]; 8105 8106 u8 syndrome[0x20]; 8107 8108 u8 reserved_at_40[0x40]; 8109 }; 8110 8111 struct mlx5_ifc_enable_hca_out_bits { 8112 u8 status[0x8]; 8113 u8 reserved_at_8[0x18]; 8114 8115 u8 syndrome[0x20]; 8116 8117 u8 reserved_at_40[0x20]; 8118 }; 8119 8120 struct mlx5_ifc_enable_hca_in_bits { 8121 u8 opcode[0x10]; 8122 u8 reserved_at_10[0x10]; 8123 8124 u8 reserved_at_20[0x10]; 8125 u8 op_mod[0x10]; 8126 8127 u8 embedded_cpu_function[0x1]; 8128 u8 reserved_at_41[0xf]; 8129 u8 function_id[0x10]; 8130 8131 u8 reserved_at_60[0x20]; 8132 }; 8133 8134 struct mlx5_ifc_drain_dct_out_bits { 8135 u8 status[0x8]; 8136 u8 reserved_at_8[0x18]; 8137 8138 u8 syndrome[0x20]; 8139 8140 u8 reserved_at_40[0x40]; 8141 }; 8142 8143 struct mlx5_ifc_drain_dct_in_bits { 8144 u8 opcode[0x10]; 8145 u8 uid[0x10]; 8146 8147 u8 reserved_at_20[0x10]; 8148 u8 op_mod[0x10]; 8149 8150 u8 reserved_at_40[0x8]; 8151 u8 dctn[0x18]; 8152 8153 u8 reserved_at_60[0x20]; 8154 }; 8155 8156 struct mlx5_ifc_disable_hca_out_bits { 8157 u8 status[0x8]; 8158 u8 reserved_at_8[0x18]; 8159 8160 u8 syndrome[0x20]; 8161 8162 u8 reserved_at_40[0x20]; 8163 }; 8164 8165 struct mlx5_ifc_disable_hca_in_bits { 8166 u8 opcode[0x10]; 8167 u8 reserved_at_10[0x10]; 8168 8169 u8 reserved_at_20[0x10]; 8170 u8 op_mod[0x10]; 8171 8172 u8 embedded_cpu_function[0x1]; 8173 u8 reserved_at_41[0xf]; 8174 u8 function_id[0x10]; 8175 8176 u8 reserved_at_60[0x20]; 8177 }; 8178 8179 struct mlx5_ifc_detach_from_mcg_out_bits { 8180 u8 status[0x8]; 8181 u8 reserved_at_8[0x18]; 8182 8183 u8 syndrome[0x20]; 8184 8185 u8 reserved_at_40[0x40]; 8186 }; 8187 8188 struct mlx5_ifc_detach_from_mcg_in_bits { 8189 u8 opcode[0x10]; 8190 u8 uid[0x10]; 8191 8192 u8 reserved_at_20[0x10]; 8193 u8 op_mod[0x10]; 8194 8195 u8 reserved_at_40[0x8]; 8196 u8 qpn[0x18]; 8197 8198 u8 reserved_at_60[0x20]; 8199 8200 u8 multicast_gid[16][0x8]; 8201 }; 8202 8203 struct mlx5_ifc_destroy_xrq_out_bits { 8204 u8 status[0x8]; 8205 u8 reserved_at_8[0x18]; 8206 8207 u8 syndrome[0x20]; 8208 8209 u8 reserved_at_40[0x40]; 8210 }; 8211 8212 struct mlx5_ifc_destroy_xrq_in_bits { 8213 u8 opcode[0x10]; 8214 u8 uid[0x10]; 8215 8216 u8 reserved_at_20[0x10]; 8217 u8 op_mod[0x10]; 8218 8219 u8 reserved_at_40[0x8]; 8220 u8 xrqn[0x18]; 8221 8222 u8 reserved_at_60[0x20]; 8223 }; 8224 8225 struct mlx5_ifc_destroy_xrc_srq_out_bits { 8226 u8 status[0x8]; 8227 u8 reserved_at_8[0x18]; 8228 8229 u8 syndrome[0x20]; 8230 8231 u8 reserved_at_40[0x40]; 8232 }; 8233 8234 struct mlx5_ifc_destroy_xrc_srq_in_bits { 8235 u8 opcode[0x10]; 8236 u8 uid[0x10]; 8237 8238 u8 reserved_at_20[0x10]; 8239 u8 op_mod[0x10]; 8240 8241 u8 reserved_at_40[0x8]; 8242 u8 xrc_srqn[0x18]; 8243 8244 u8 reserved_at_60[0x20]; 8245 }; 8246 8247 struct mlx5_ifc_destroy_tis_out_bits { 8248 u8 status[0x8]; 8249 u8 reserved_at_8[0x18]; 8250 8251 u8 syndrome[0x20]; 8252 8253 u8 reserved_at_40[0x40]; 8254 }; 8255 8256 struct mlx5_ifc_destroy_tis_in_bits { 8257 u8 opcode[0x10]; 8258 u8 uid[0x10]; 8259 8260 u8 reserved_at_20[0x10]; 8261 u8 op_mod[0x10]; 8262 8263 u8 reserved_at_40[0x8]; 8264 u8 tisn[0x18]; 8265 8266 u8 reserved_at_60[0x20]; 8267 }; 8268 8269 struct mlx5_ifc_destroy_tir_out_bits { 8270 u8 status[0x8]; 8271 u8 reserved_at_8[0x18]; 8272 8273 u8 syndrome[0x20]; 8274 8275 u8 reserved_at_40[0x40]; 8276 }; 8277 8278 struct mlx5_ifc_destroy_tir_in_bits { 8279 u8 opcode[0x10]; 8280 u8 uid[0x10]; 8281 8282 u8 reserved_at_20[0x10]; 8283 u8 op_mod[0x10]; 8284 8285 u8 reserved_at_40[0x8]; 8286 u8 tirn[0x18]; 8287 8288 u8 reserved_at_60[0x20]; 8289 }; 8290 8291 struct mlx5_ifc_destroy_srq_out_bits { 8292 u8 status[0x8]; 8293 u8 reserved_at_8[0x18]; 8294 8295 u8 syndrome[0x20]; 8296 8297 u8 reserved_at_40[0x40]; 8298 }; 8299 8300 struct mlx5_ifc_destroy_srq_in_bits { 8301 u8 opcode[0x10]; 8302 u8 uid[0x10]; 8303 8304 u8 reserved_at_20[0x10]; 8305 u8 op_mod[0x10]; 8306 8307 u8 reserved_at_40[0x8]; 8308 u8 srqn[0x18]; 8309 8310 u8 reserved_at_60[0x20]; 8311 }; 8312 8313 struct mlx5_ifc_destroy_sq_out_bits { 8314 u8 status[0x8]; 8315 u8 reserved_at_8[0x18]; 8316 8317 u8 syndrome[0x20]; 8318 8319 u8 reserved_at_40[0x40]; 8320 }; 8321 8322 struct mlx5_ifc_destroy_sq_in_bits { 8323 u8 opcode[0x10]; 8324 u8 uid[0x10]; 8325 8326 u8 reserved_at_20[0x10]; 8327 u8 op_mod[0x10]; 8328 8329 u8 reserved_at_40[0x8]; 8330 u8 sqn[0x18]; 8331 8332 u8 reserved_at_60[0x20]; 8333 }; 8334 8335 struct mlx5_ifc_destroy_scheduling_element_out_bits { 8336 u8 status[0x8]; 8337 u8 reserved_at_8[0x18]; 8338 8339 u8 syndrome[0x20]; 8340 8341 u8 reserved_at_40[0x1c0]; 8342 }; 8343 8344 struct mlx5_ifc_destroy_scheduling_element_in_bits { 8345 u8 opcode[0x10]; 8346 u8 reserved_at_10[0x10]; 8347 8348 u8 reserved_at_20[0x10]; 8349 u8 op_mod[0x10]; 8350 8351 u8 scheduling_hierarchy[0x8]; 8352 u8 reserved_at_48[0x18]; 8353 8354 u8 scheduling_element_id[0x20]; 8355 8356 u8 reserved_at_80[0x180]; 8357 }; 8358 8359 struct mlx5_ifc_destroy_rqt_out_bits { 8360 u8 status[0x8]; 8361 u8 reserved_at_8[0x18]; 8362 8363 u8 syndrome[0x20]; 8364 8365 u8 reserved_at_40[0x40]; 8366 }; 8367 8368 struct mlx5_ifc_destroy_rqt_in_bits { 8369 u8 opcode[0x10]; 8370 u8 uid[0x10]; 8371 8372 u8 reserved_at_20[0x10]; 8373 u8 op_mod[0x10]; 8374 8375 u8 reserved_at_40[0x8]; 8376 u8 rqtn[0x18]; 8377 8378 u8 reserved_at_60[0x20]; 8379 }; 8380 8381 struct mlx5_ifc_destroy_rq_out_bits { 8382 u8 status[0x8]; 8383 u8 reserved_at_8[0x18]; 8384 8385 u8 syndrome[0x20]; 8386 8387 u8 reserved_at_40[0x40]; 8388 }; 8389 8390 struct mlx5_ifc_destroy_rq_in_bits { 8391 u8 opcode[0x10]; 8392 u8 uid[0x10]; 8393 8394 u8 reserved_at_20[0x10]; 8395 u8 op_mod[0x10]; 8396 8397 u8 reserved_at_40[0x8]; 8398 u8 rqn[0x18]; 8399 8400 u8 reserved_at_60[0x20]; 8401 }; 8402 8403 struct mlx5_ifc_set_delay_drop_params_in_bits { 8404 u8 opcode[0x10]; 8405 u8 reserved_at_10[0x10]; 8406 8407 u8 reserved_at_20[0x10]; 8408 u8 op_mod[0x10]; 8409 8410 u8 reserved_at_40[0x20]; 8411 8412 u8 reserved_at_60[0x10]; 8413 u8 delay_drop_timeout[0x10]; 8414 }; 8415 8416 struct mlx5_ifc_set_delay_drop_params_out_bits { 8417 u8 status[0x8]; 8418 u8 reserved_at_8[0x18]; 8419 8420 u8 syndrome[0x20]; 8421 8422 u8 reserved_at_40[0x40]; 8423 }; 8424 8425 struct mlx5_ifc_destroy_rmp_out_bits { 8426 u8 status[0x8]; 8427 u8 reserved_at_8[0x18]; 8428 8429 u8 syndrome[0x20]; 8430 8431 u8 reserved_at_40[0x40]; 8432 }; 8433 8434 struct mlx5_ifc_destroy_rmp_in_bits { 8435 u8 opcode[0x10]; 8436 u8 uid[0x10]; 8437 8438 u8 reserved_at_20[0x10]; 8439 u8 op_mod[0x10]; 8440 8441 u8 reserved_at_40[0x8]; 8442 u8 rmpn[0x18]; 8443 8444 u8 reserved_at_60[0x20]; 8445 }; 8446 8447 struct mlx5_ifc_destroy_qp_out_bits { 8448 u8 status[0x8]; 8449 u8 reserved_at_8[0x18]; 8450 8451 u8 syndrome[0x20]; 8452 8453 u8 reserved_at_40[0x40]; 8454 }; 8455 8456 struct mlx5_ifc_destroy_qp_in_bits { 8457 u8 opcode[0x10]; 8458 u8 uid[0x10]; 8459 8460 u8 reserved_at_20[0x10]; 8461 u8 op_mod[0x10]; 8462 8463 u8 reserved_at_40[0x8]; 8464 u8 qpn[0x18]; 8465 8466 u8 reserved_at_60[0x20]; 8467 }; 8468 8469 struct mlx5_ifc_destroy_psv_out_bits { 8470 u8 status[0x8]; 8471 u8 reserved_at_8[0x18]; 8472 8473 u8 syndrome[0x20]; 8474 8475 u8 reserved_at_40[0x40]; 8476 }; 8477 8478 struct mlx5_ifc_destroy_psv_in_bits { 8479 u8 opcode[0x10]; 8480 u8 reserved_at_10[0x10]; 8481 8482 u8 reserved_at_20[0x10]; 8483 u8 op_mod[0x10]; 8484 8485 u8 reserved_at_40[0x8]; 8486 u8 psvn[0x18]; 8487 8488 u8 reserved_at_60[0x20]; 8489 }; 8490 8491 struct mlx5_ifc_destroy_mkey_out_bits { 8492 u8 status[0x8]; 8493 u8 reserved_at_8[0x18]; 8494 8495 u8 syndrome[0x20]; 8496 8497 u8 reserved_at_40[0x40]; 8498 }; 8499 8500 struct mlx5_ifc_destroy_mkey_in_bits { 8501 u8 opcode[0x10]; 8502 u8 uid[0x10]; 8503 8504 u8 reserved_at_20[0x10]; 8505 u8 op_mod[0x10]; 8506 8507 u8 reserved_at_40[0x8]; 8508 u8 mkey_index[0x18]; 8509 8510 u8 reserved_at_60[0x20]; 8511 }; 8512 8513 struct mlx5_ifc_destroy_flow_table_out_bits { 8514 u8 status[0x8]; 8515 u8 reserved_at_8[0x18]; 8516 8517 u8 syndrome[0x20]; 8518 8519 u8 reserved_at_40[0x40]; 8520 }; 8521 8522 struct mlx5_ifc_destroy_flow_table_in_bits { 8523 u8 opcode[0x10]; 8524 u8 reserved_at_10[0x10]; 8525 8526 u8 reserved_at_20[0x10]; 8527 u8 op_mod[0x10]; 8528 8529 u8 other_vport[0x1]; 8530 u8 reserved_at_41[0xf]; 8531 u8 vport_number[0x10]; 8532 8533 u8 reserved_at_60[0x20]; 8534 8535 u8 table_type[0x8]; 8536 u8 reserved_at_88[0x18]; 8537 8538 u8 reserved_at_a0[0x8]; 8539 u8 table_id[0x18]; 8540 8541 u8 reserved_at_c0[0x140]; 8542 }; 8543 8544 struct mlx5_ifc_destroy_flow_group_out_bits { 8545 u8 status[0x8]; 8546 u8 reserved_at_8[0x18]; 8547 8548 u8 syndrome[0x20]; 8549 8550 u8 reserved_at_40[0x40]; 8551 }; 8552 8553 struct mlx5_ifc_destroy_flow_group_in_bits { 8554 u8 opcode[0x10]; 8555 u8 reserved_at_10[0x10]; 8556 8557 u8 reserved_at_20[0x10]; 8558 u8 op_mod[0x10]; 8559 8560 u8 other_vport[0x1]; 8561 u8 reserved_at_41[0xf]; 8562 u8 vport_number[0x10]; 8563 8564 u8 reserved_at_60[0x20]; 8565 8566 u8 table_type[0x8]; 8567 u8 reserved_at_88[0x18]; 8568 8569 u8 reserved_at_a0[0x8]; 8570 u8 table_id[0x18]; 8571 8572 u8 group_id[0x20]; 8573 8574 u8 reserved_at_e0[0x120]; 8575 }; 8576 8577 struct mlx5_ifc_destroy_eq_out_bits { 8578 u8 status[0x8]; 8579 u8 reserved_at_8[0x18]; 8580 8581 u8 syndrome[0x20]; 8582 8583 u8 reserved_at_40[0x40]; 8584 }; 8585 8586 struct mlx5_ifc_destroy_eq_in_bits { 8587 u8 opcode[0x10]; 8588 u8 reserved_at_10[0x10]; 8589 8590 u8 reserved_at_20[0x10]; 8591 u8 op_mod[0x10]; 8592 8593 u8 reserved_at_40[0x18]; 8594 u8 eq_number[0x8]; 8595 8596 u8 reserved_at_60[0x20]; 8597 }; 8598 8599 struct mlx5_ifc_destroy_dct_out_bits { 8600 u8 status[0x8]; 8601 u8 reserved_at_8[0x18]; 8602 8603 u8 syndrome[0x20]; 8604 8605 u8 reserved_at_40[0x40]; 8606 }; 8607 8608 struct mlx5_ifc_destroy_dct_in_bits { 8609 u8 opcode[0x10]; 8610 u8 uid[0x10]; 8611 8612 u8 reserved_at_20[0x10]; 8613 u8 op_mod[0x10]; 8614 8615 u8 reserved_at_40[0x8]; 8616 u8 dctn[0x18]; 8617 8618 u8 reserved_at_60[0x20]; 8619 }; 8620 8621 struct mlx5_ifc_destroy_cq_out_bits { 8622 u8 status[0x8]; 8623 u8 reserved_at_8[0x18]; 8624 8625 u8 syndrome[0x20]; 8626 8627 u8 reserved_at_40[0x40]; 8628 }; 8629 8630 struct mlx5_ifc_destroy_cq_in_bits { 8631 u8 opcode[0x10]; 8632 u8 uid[0x10]; 8633 8634 u8 reserved_at_20[0x10]; 8635 u8 op_mod[0x10]; 8636 8637 u8 reserved_at_40[0x8]; 8638 u8 cqn[0x18]; 8639 8640 u8 reserved_at_60[0x20]; 8641 }; 8642 8643 struct mlx5_ifc_delete_vxlan_udp_dport_out_bits { 8644 u8 status[0x8]; 8645 u8 reserved_at_8[0x18]; 8646 8647 u8 syndrome[0x20]; 8648 8649 u8 reserved_at_40[0x40]; 8650 }; 8651 8652 struct mlx5_ifc_delete_vxlan_udp_dport_in_bits { 8653 u8 opcode[0x10]; 8654 u8 reserved_at_10[0x10]; 8655 8656 u8 reserved_at_20[0x10]; 8657 u8 op_mod[0x10]; 8658 8659 u8 reserved_at_40[0x20]; 8660 8661 u8 reserved_at_60[0x10]; 8662 u8 vxlan_udp_port[0x10]; 8663 }; 8664 8665 struct mlx5_ifc_delete_l2_table_entry_out_bits { 8666 u8 status[0x8]; 8667 u8 reserved_at_8[0x18]; 8668 8669 u8 syndrome[0x20]; 8670 8671 u8 reserved_at_40[0x40]; 8672 }; 8673 8674 struct mlx5_ifc_delete_l2_table_entry_in_bits { 8675 u8 opcode[0x10]; 8676 u8 reserved_at_10[0x10]; 8677 8678 u8 reserved_at_20[0x10]; 8679 u8 op_mod[0x10]; 8680 8681 u8 reserved_at_40[0x60]; 8682 8683 u8 reserved_at_a0[0x8]; 8684 u8 table_index[0x18]; 8685 8686 u8 reserved_at_c0[0x140]; 8687 }; 8688 8689 struct mlx5_ifc_delete_fte_out_bits { 8690 u8 status[0x8]; 8691 u8 reserved_at_8[0x18]; 8692 8693 u8 syndrome[0x20]; 8694 8695 u8 reserved_at_40[0x40]; 8696 }; 8697 8698 struct mlx5_ifc_delete_fte_in_bits { 8699 u8 opcode[0x10]; 8700 u8 reserved_at_10[0x10]; 8701 8702 u8 reserved_at_20[0x10]; 8703 u8 op_mod[0x10]; 8704 8705 u8 other_vport[0x1]; 8706 u8 reserved_at_41[0xf]; 8707 u8 vport_number[0x10]; 8708 8709 u8 reserved_at_60[0x20]; 8710 8711 u8 table_type[0x8]; 8712 u8 reserved_at_88[0x18]; 8713 8714 u8 reserved_at_a0[0x8]; 8715 u8 table_id[0x18]; 8716 8717 u8 reserved_at_c0[0x40]; 8718 8719 u8 flow_index[0x20]; 8720 8721 u8 reserved_at_120[0xe0]; 8722 }; 8723 8724 struct mlx5_ifc_dealloc_xrcd_out_bits { 8725 u8 status[0x8]; 8726 u8 reserved_at_8[0x18]; 8727 8728 u8 syndrome[0x20]; 8729 8730 u8 reserved_at_40[0x40]; 8731 }; 8732 8733 struct mlx5_ifc_dealloc_xrcd_in_bits { 8734 u8 opcode[0x10]; 8735 u8 uid[0x10]; 8736 8737 u8 reserved_at_20[0x10]; 8738 u8 op_mod[0x10]; 8739 8740 u8 reserved_at_40[0x8]; 8741 u8 xrcd[0x18]; 8742 8743 u8 reserved_at_60[0x20]; 8744 }; 8745 8746 struct mlx5_ifc_dealloc_uar_out_bits { 8747 u8 status[0x8]; 8748 u8 reserved_at_8[0x18]; 8749 8750 u8 syndrome[0x20]; 8751 8752 u8 reserved_at_40[0x40]; 8753 }; 8754 8755 struct mlx5_ifc_dealloc_uar_in_bits { 8756 u8 opcode[0x10]; 8757 u8 uid[0x10]; 8758 8759 u8 reserved_at_20[0x10]; 8760 u8 op_mod[0x10]; 8761 8762 u8 reserved_at_40[0x8]; 8763 u8 uar[0x18]; 8764 8765 u8 reserved_at_60[0x20]; 8766 }; 8767 8768 struct mlx5_ifc_dealloc_transport_domain_out_bits { 8769 u8 status[0x8]; 8770 u8 reserved_at_8[0x18]; 8771 8772 u8 syndrome[0x20]; 8773 8774 u8 reserved_at_40[0x40]; 8775 }; 8776 8777 struct mlx5_ifc_dealloc_transport_domain_in_bits { 8778 u8 opcode[0x10]; 8779 u8 uid[0x10]; 8780 8781 u8 reserved_at_20[0x10]; 8782 u8 op_mod[0x10]; 8783 8784 u8 reserved_at_40[0x8]; 8785 u8 transport_domain[0x18]; 8786 8787 u8 reserved_at_60[0x20]; 8788 }; 8789 8790 struct mlx5_ifc_dealloc_q_counter_out_bits { 8791 u8 status[0x8]; 8792 u8 reserved_at_8[0x18]; 8793 8794 u8 syndrome[0x20]; 8795 8796 u8 reserved_at_40[0x40]; 8797 }; 8798 8799 struct mlx5_ifc_dealloc_q_counter_in_bits { 8800 u8 opcode[0x10]; 8801 u8 reserved_at_10[0x10]; 8802 8803 u8 reserved_at_20[0x10]; 8804 u8 op_mod[0x10]; 8805 8806 u8 reserved_at_40[0x18]; 8807 u8 counter_set_id[0x8]; 8808 8809 u8 reserved_at_60[0x20]; 8810 }; 8811 8812 struct mlx5_ifc_dealloc_pd_out_bits { 8813 u8 status[0x8]; 8814 u8 reserved_at_8[0x18]; 8815 8816 u8 syndrome[0x20]; 8817 8818 u8 reserved_at_40[0x40]; 8819 }; 8820 8821 struct mlx5_ifc_dealloc_pd_in_bits { 8822 u8 opcode[0x10]; 8823 u8 uid[0x10]; 8824 8825 u8 reserved_at_20[0x10]; 8826 u8 op_mod[0x10]; 8827 8828 u8 reserved_at_40[0x8]; 8829 u8 pd[0x18]; 8830 8831 u8 reserved_at_60[0x20]; 8832 }; 8833 8834 struct mlx5_ifc_dealloc_flow_counter_out_bits { 8835 u8 status[0x8]; 8836 u8 reserved_at_8[0x18]; 8837 8838 u8 syndrome[0x20]; 8839 8840 u8 reserved_at_40[0x40]; 8841 }; 8842 8843 struct mlx5_ifc_dealloc_flow_counter_in_bits { 8844 u8 opcode[0x10]; 8845 u8 reserved_at_10[0x10]; 8846 8847 u8 reserved_at_20[0x10]; 8848 u8 op_mod[0x10]; 8849 8850 u8 flow_counter_id[0x20]; 8851 8852 u8 reserved_at_60[0x20]; 8853 }; 8854 8855 struct mlx5_ifc_create_xrq_out_bits { 8856 u8 status[0x8]; 8857 u8 reserved_at_8[0x18]; 8858 8859 u8 syndrome[0x20]; 8860 8861 u8 reserved_at_40[0x8]; 8862 u8 xrqn[0x18]; 8863 8864 u8 reserved_at_60[0x20]; 8865 }; 8866 8867 struct mlx5_ifc_create_xrq_in_bits { 8868 u8 opcode[0x10]; 8869 u8 uid[0x10]; 8870 8871 u8 reserved_at_20[0x10]; 8872 u8 op_mod[0x10]; 8873 8874 u8 reserved_at_40[0x40]; 8875 8876 struct mlx5_ifc_xrqc_bits xrq_context; 8877 }; 8878 8879 struct mlx5_ifc_create_xrc_srq_out_bits { 8880 u8 status[0x8]; 8881 u8 reserved_at_8[0x18]; 8882 8883 u8 syndrome[0x20]; 8884 8885 u8 reserved_at_40[0x8]; 8886 u8 xrc_srqn[0x18]; 8887 8888 u8 reserved_at_60[0x20]; 8889 }; 8890 8891 struct mlx5_ifc_create_xrc_srq_in_bits { 8892 u8 opcode[0x10]; 8893 u8 uid[0x10]; 8894 8895 u8 reserved_at_20[0x10]; 8896 u8 op_mod[0x10]; 8897 8898 u8 reserved_at_40[0x40]; 8899 8900 struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry; 8901 8902 u8 reserved_at_280[0x60]; 8903 8904 u8 xrc_srq_umem_valid[0x1]; 8905 u8 reserved_at_2e1[0x1f]; 8906 8907 u8 reserved_at_300[0x580]; 8908 8909 u8 pas[][0x40]; 8910 }; 8911 8912 struct mlx5_ifc_create_tis_out_bits { 8913 u8 status[0x8]; 8914 u8 reserved_at_8[0x18]; 8915 8916 u8 syndrome[0x20]; 8917 8918 u8 reserved_at_40[0x8]; 8919 u8 tisn[0x18]; 8920 8921 u8 reserved_at_60[0x20]; 8922 }; 8923 8924 struct mlx5_ifc_create_tis_in_bits { 8925 u8 opcode[0x10]; 8926 u8 uid[0x10]; 8927 8928 u8 reserved_at_20[0x10]; 8929 u8 op_mod[0x10]; 8930 8931 u8 reserved_at_40[0xc0]; 8932 8933 struct mlx5_ifc_tisc_bits ctx; 8934 }; 8935 8936 struct mlx5_ifc_create_tir_out_bits { 8937 u8 status[0x8]; 8938 u8 icm_address_63_40[0x18]; 8939 8940 u8 syndrome[0x20]; 8941 8942 u8 icm_address_39_32[0x8]; 8943 u8 tirn[0x18]; 8944 8945 u8 icm_address_31_0[0x20]; 8946 }; 8947 8948 struct mlx5_ifc_create_tir_in_bits { 8949 u8 opcode[0x10]; 8950 u8 uid[0x10]; 8951 8952 u8 reserved_at_20[0x10]; 8953 u8 op_mod[0x10]; 8954 8955 u8 reserved_at_40[0xc0]; 8956 8957 struct mlx5_ifc_tirc_bits ctx; 8958 }; 8959 8960 struct mlx5_ifc_create_srq_out_bits { 8961 u8 status[0x8]; 8962 u8 reserved_at_8[0x18]; 8963 8964 u8 syndrome[0x20]; 8965 8966 u8 reserved_at_40[0x8]; 8967 u8 srqn[0x18]; 8968 8969 u8 reserved_at_60[0x20]; 8970 }; 8971 8972 struct mlx5_ifc_create_srq_in_bits { 8973 u8 opcode[0x10]; 8974 u8 uid[0x10]; 8975 8976 u8 reserved_at_20[0x10]; 8977 u8 op_mod[0x10]; 8978 8979 u8 reserved_at_40[0x40]; 8980 8981 struct mlx5_ifc_srqc_bits srq_context_entry; 8982 8983 u8 reserved_at_280[0x600]; 8984 8985 u8 pas[][0x40]; 8986 }; 8987 8988 struct mlx5_ifc_create_sq_out_bits { 8989 u8 status[0x8]; 8990 u8 reserved_at_8[0x18]; 8991 8992 u8 syndrome[0x20]; 8993 8994 u8 reserved_at_40[0x8]; 8995 u8 sqn[0x18]; 8996 8997 u8 reserved_at_60[0x20]; 8998 }; 8999 9000 struct mlx5_ifc_create_sq_in_bits { 9001 u8 opcode[0x10]; 9002 u8 uid[0x10]; 9003 9004 u8 reserved_at_20[0x10]; 9005 u8 op_mod[0x10]; 9006 9007 u8 reserved_at_40[0xc0]; 9008 9009 struct mlx5_ifc_sqc_bits ctx; 9010 }; 9011 9012 struct mlx5_ifc_create_scheduling_element_out_bits { 9013 u8 status[0x8]; 9014 u8 reserved_at_8[0x18]; 9015 9016 u8 syndrome[0x20]; 9017 9018 u8 reserved_at_40[0x40]; 9019 9020 u8 scheduling_element_id[0x20]; 9021 9022 u8 reserved_at_a0[0x160]; 9023 }; 9024 9025 struct mlx5_ifc_create_scheduling_element_in_bits { 9026 u8 opcode[0x10]; 9027 u8 reserved_at_10[0x10]; 9028 9029 u8 reserved_at_20[0x10]; 9030 u8 op_mod[0x10]; 9031 9032 u8 scheduling_hierarchy[0x8]; 9033 u8 reserved_at_48[0x18]; 9034 9035 u8 reserved_at_60[0xa0]; 9036 9037 struct mlx5_ifc_scheduling_context_bits scheduling_context; 9038 9039 u8 reserved_at_300[0x100]; 9040 }; 9041 9042 struct mlx5_ifc_create_rqt_out_bits { 9043 u8 status[0x8]; 9044 u8 reserved_at_8[0x18]; 9045 9046 u8 syndrome[0x20]; 9047 9048 u8 reserved_at_40[0x8]; 9049 u8 rqtn[0x18]; 9050 9051 u8 reserved_at_60[0x20]; 9052 }; 9053 9054 struct mlx5_ifc_create_rqt_in_bits { 9055 u8 opcode[0x10]; 9056 u8 uid[0x10]; 9057 9058 u8 reserved_at_20[0x10]; 9059 u8 op_mod[0x10]; 9060 9061 u8 reserved_at_40[0xc0]; 9062 9063 struct mlx5_ifc_rqtc_bits rqt_context; 9064 }; 9065 9066 struct mlx5_ifc_create_rq_out_bits { 9067 u8 status[0x8]; 9068 u8 reserved_at_8[0x18]; 9069 9070 u8 syndrome[0x20]; 9071 9072 u8 reserved_at_40[0x8]; 9073 u8 rqn[0x18]; 9074 9075 u8 reserved_at_60[0x20]; 9076 }; 9077 9078 struct mlx5_ifc_create_rq_in_bits { 9079 u8 opcode[0x10]; 9080 u8 uid[0x10]; 9081 9082 u8 reserved_at_20[0x10]; 9083 u8 op_mod[0x10]; 9084 9085 u8 reserved_at_40[0xc0]; 9086 9087 struct mlx5_ifc_rqc_bits ctx; 9088 }; 9089 9090 struct mlx5_ifc_create_rmp_out_bits { 9091 u8 status[0x8]; 9092 u8 reserved_at_8[0x18]; 9093 9094 u8 syndrome[0x20]; 9095 9096 u8 reserved_at_40[0x8]; 9097 u8 rmpn[0x18]; 9098 9099 u8 reserved_at_60[0x20]; 9100 }; 9101 9102 struct mlx5_ifc_create_rmp_in_bits { 9103 u8 opcode[0x10]; 9104 u8 uid[0x10]; 9105 9106 u8 reserved_at_20[0x10]; 9107 u8 op_mod[0x10]; 9108 9109 u8 reserved_at_40[0xc0]; 9110 9111 struct mlx5_ifc_rmpc_bits ctx; 9112 }; 9113 9114 struct mlx5_ifc_create_qp_out_bits { 9115 u8 status[0x8]; 9116 u8 reserved_at_8[0x18]; 9117 9118 u8 syndrome[0x20]; 9119 9120 u8 reserved_at_40[0x8]; 9121 u8 qpn[0x18]; 9122 9123 u8 ece[0x20]; 9124 }; 9125 9126 struct mlx5_ifc_create_qp_in_bits { 9127 u8 opcode[0x10]; 9128 u8 uid[0x10]; 9129 9130 u8 reserved_at_20[0x10]; 9131 u8 op_mod[0x10]; 9132 9133 u8 qpc_ext[0x1]; 9134 u8 reserved_at_41[0x7]; 9135 u8 input_qpn[0x18]; 9136 9137 u8 reserved_at_60[0x20]; 9138 u8 opt_param_mask[0x20]; 9139 9140 u8 ece[0x20]; 9141 9142 struct mlx5_ifc_qpc_bits qpc; 9143 9144 u8 wq_umem_offset[0x40]; 9145 9146 u8 wq_umem_id[0x20]; 9147 9148 u8 wq_umem_valid[0x1]; 9149 u8 reserved_at_861[0x1f]; 9150 9151 u8 pas[][0x40]; 9152 }; 9153 9154 struct mlx5_ifc_create_psv_out_bits { 9155 u8 status[0x8]; 9156 u8 reserved_at_8[0x18]; 9157 9158 u8 syndrome[0x20]; 9159 9160 u8 reserved_at_40[0x40]; 9161 9162 u8 reserved_at_80[0x8]; 9163 u8 psv0_index[0x18]; 9164 9165 u8 reserved_at_a0[0x8]; 9166 u8 psv1_index[0x18]; 9167 9168 u8 reserved_at_c0[0x8]; 9169 u8 psv2_index[0x18]; 9170 9171 u8 reserved_at_e0[0x8]; 9172 u8 psv3_index[0x18]; 9173 }; 9174 9175 struct mlx5_ifc_create_psv_in_bits { 9176 u8 opcode[0x10]; 9177 u8 reserved_at_10[0x10]; 9178 9179 u8 reserved_at_20[0x10]; 9180 u8 op_mod[0x10]; 9181 9182 u8 num_psv[0x4]; 9183 u8 reserved_at_44[0x4]; 9184 u8 pd[0x18]; 9185 9186 u8 reserved_at_60[0x20]; 9187 }; 9188 9189 struct mlx5_ifc_create_mkey_out_bits { 9190 u8 status[0x8]; 9191 u8 reserved_at_8[0x18]; 9192 9193 u8 syndrome[0x20]; 9194 9195 u8 reserved_at_40[0x8]; 9196 u8 mkey_index[0x18]; 9197 9198 u8 reserved_at_60[0x20]; 9199 }; 9200 9201 struct mlx5_ifc_create_mkey_in_bits { 9202 u8 opcode[0x10]; 9203 u8 uid[0x10]; 9204 9205 u8 reserved_at_20[0x10]; 9206 u8 op_mod[0x10]; 9207 9208 u8 reserved_at_40[0x20]; 9209 9210 u8 pg_access[0x1]; 9211 u8 mkey_umem_valid[0x1]; 9212 u8 data_direct[0x1]; 9213 u8 reserved_at_63[0x1d]; 9214 9215 struct mlx5_ifc_mkc_bits memory_key_mkey_entry; 9216 9217 u8 reserved_at_280[0x80]; 9218 9219 u8 translations_octword_actual_size[0x20]; 9220 9221 u8 reserved_at_320[0x560]; 9222 9223 u8 klm_pas_mtt[][0x20]; 9224 }; 9225 9226 enum { 9227 MLX5_FLOW_TABLE_TYPE_NIC_RX = 0x0, 9228 MLX5_FLOW_TABLE_TYPE_NIC_TX = 0x1, 9229 MLX5_FLOW_TABLE_TYPE_ESW_EGRESS_ACL = 0x2, 9230 MLX5_FLOW_TABLE_TYPE_ESW_INGRESS_ACL = 0x3, 9231 MLX5_FLOW_TABLE_TYPE_FDB = 0X4, 9232 MLX5_FLOW_TABLE_TYPE_SNIFFER_RX = 0X5, 9233 MLX5_FLOW_TABLE_TYPE_SNIFFER_TX = 0X6, 9234 }; 9235 9236 struct mlx5_ifc_create_flow_table_out_bits { 9237 u8 status[0x8]; 9238 u8 icm_address_63_40[0x18]; 9239 9240 u8 syndrome[0x20]; 9241 9242 u8 icm_address_39_32[0x8]; 9243 u8 table_id[0x18]; 9244 9245 u8 icm_address_31_0[0x20]; 9246 }; 9247 9248 struct mlx5_ifc_create_flow_table_in_bits { 9249 u8 opcode[0x10]; 9250 u8 uid[0x10]; 9251 9252 u8 reserved_at_20[0x10]; 9253 u8 op_mod[0x10]; 9254 9255 u8 other_vport[0x1]; 9256 u8 reserved_at_41[0xf]; 9257 u8 vport_number[0x10]; 9258 9259 u8 reserved_at_60[0x20]; 9260 9261 u8 table_type[0x8]; 9262 u8 reserved_at_88[0x18]; 9263 9264 u8 reserved_at_a0[0x20]; 9265 9266 struct mlx5_ifc_flow_table_context_bits flow_table_context; 9267 }; 9268 9269 struct mlx5_ifc_create_flow_group_out_bits { 9270 u8 status[0x8]; 9271 u8 reserved_at_8[0x18]; 9272 9273 u8 syndrome[0x20]; 9274 9275 u8 reserved_at_40[0x8]; 9276 u8 group_id[0x18]; 9277 9278 u8 reserved_at_60[0x20]; 9279 }; 9280 9281 enum { 9282 MLX5_CREATE_FLOW_GROUP_IN_GROUP_TYPE_TCAM_SUBTABLE = 0x0, 9283 MLX5_CREATE_FLOW_GROUP_IN_GROUP_TYPE_HASH_SPLIT = 0x1, 9284 }; 9285 9286 enum { 9287 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0, 9288 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1, 9289 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2, 9290 MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3, 9291 }; 9292 9293 struct mlx5_ifc_create_flow_group_in_bits { 9294 u8 opcode[0x10]; 9295 u8 reserved_at_10[0x10]; 9296 9297 u8 reserved_at_20[0x10]; 9298 u8 op_mod[0x10]; 9299 9300 u8 other_vport[0x1]; 9301 u8 reserved_at_41[0xf]; 9302 u8 vport_number[0x10]; 9303 9304 u8 reserved_at_60[0x20]; 9305 9306 u8 table_type[0x8]; 9307 u8 reserved_at_88[0x4]; 9308 u8 group_type[0x4]; 9309 u8 reserved_at_90[0x10]; 9310 9311 u8 reserved_at_a0[0x8]; 9312 u8 table_id[0x18]; 9313 9314 u8 source_eswitch_owner_vhca_id_valid[0x1]; 9315 9316 u8 reserved_at_c1[0x1f]; 9317 9318 u8 start_flow_index[0x20]; 9319 9320 u8 reserved_at_100[0x20]; 9321 9322 u8 end_flow_index[0x20]; 9323 9324 u8 reserved_at_140[0x10]; 9325 u8 match_definer_id[0x10]; 9326 9327 u8 reserved_at_160[0x80]; 9328 9329 u8 reserved_at_1e0[0x18]; 9330 u8 match_criteria_enable[0x8]; 9331 9332 struct mlx5_ifc_fte_match_param_bits match_criteria; 9333 9334 u8 reserved_at_1200[0xe00]; 9335 }; 9336 9337 struct mlx5_ifc_create_eq_out_bits { 9338 u8 status[0x8]; 9339 u8 reserved_at_8[0x18]; 9340 9341 u8 syndrome[0x20]; 9342 9343 u8 reserved_at_40[0x18]; 9344 u8 eq_number[0x8]; 9345 9346 u8 reserved_at_60[0x20]; 9347 }; 9348 9349 struct mlx5_ifc_create_eq_in_bits { 9350 u8 opcode[0x10]; 9351 u8 uid[0x10]; 9352 9353 u8 reserved_at_20[0x10]; 9354 u8 op_mod[0x10]; 9355 9356 u8 reserved_at_40[0x40]; 9357 9358 struct mlx5_ifc_eqc_bits eq_context_entry; 9359 9360 u8 reserved_at_280[0x40]; 9361 9362 u8 event_bitmask[4][0x40]; 9363 9364 u8 reserved_at_3c0[0x4c0]; 9365 9366 u8 pas[][0x40]; 9367 }; 9368 9369 struct mlx5_ifc_create_dct_out_bits { 9370 u8 status[0x8]; 9371 u8 reserved_at_8[0x18]; 9372 9373 u8 syndrome[0x20]; 9374 9375 u8 reserved_at_40[0x8]; 9376 u8 dctn[0x18]; 9377 9378 u8 ece[0x20]; 9379 }; 9380 9381 struct mlx5_ifc_create_dct_in_bits { 9382 u8 opcode[0x10]; 9383 u8 uid[0x10]; 9384 9385 u8 reserved_at_20[0x10]; 9386 u8 op_mod[0x10]; 9387 9388 u8 reserved_at_40[0x40]; 9389 9390 struct mlx5_ifc_dctc_bits dct_context_entry; 9391 9392 u8 reserved_at_280[0x180]; 9393 }; 9394 9395 struct mlx5_ifc_create_cq_out_bits { 9396 u8 status[0x8]; 9397 u8 reserved_at_8[0x18]; 9398 9399 u8 syndrome[0x20]; 9400 9401 u8 reserved_at_40[0x8]; 9402 u8 cqn[0x18]; 9403 9404 u8 reserved_at_60[0x20]; 9405 }; 9406 9407 struct mlx5_ifc_create_cq_in_bits { 9408 u8 opcode[0x10]; 9409 u8 uid[0x10]; 9410 9411 u8 reserved_at_20[0x10]; 9412 u8 op_mod[0x10]; 9413 9414 u8 reserved_at_40[0x40]; 9415 9416 struct mlx5_ifc_cqc_bits cq_context; 9417 9418 u8 reserved_at_280[0x60]; 9419 9420 u8 cq_umem_valid[0x1]; 9421 u8 reserved_at_2e1[0x59f]; 9422 9423 u8 pas[][0x40]; 9424 }; 9425 9426 struct mlx5_ifc_config_int_moderation_out_bits { 9427 u8 status[0x8]; 9428 u8 reserved_at_8[0x18]; 9429 9430 u8 syndrome[0x20]; 9431 9432 u8 reserved_at_40[0x4]; 9433 u8 min_delay[0xc]; 9434 u8 int_vector[0x10]; 9435 9436 u8 reserved_at_60[0x20]; 9437 }; 9438 9439 enum { 9440 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0, 9441 MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1, 9442 }; 9443 9444 struct mlx5_ifc_config_int_moderation_in_bits { 9445 u8 opcode[0x10]; 9446 u8 reserved_at_10[0x10]; 9447 9448 u8 reserved_at_20[0x10]; 9449 u8 op_mod[0x10]; 9450 9451 u8 reserved_at_40[0x4]; 9452 u8 min_delay[0xc]; 9453 u8 int_vector[0x10]; 9454 9455 u8 reserved_at_60[0x20]; 9456 }; 9457 9458 struct mlx5_ifc_attach_to_mcg_out_bits { 9459 u8 status[0x8]; 9460 u8 reserved_at_8[0x18]; 9461 9462 u8 syndrome[0x20]; 9463 9464 u8 reserved_at_40[0x40]; 9465 }; 9466 9467 struct mlx5_ifc_attach_to_mcg_in_bits { 9468 u8 opcode[0x10]; 9469 u8 uid[0x10]; 9470 9471 u8 reserved_at_20[0x10]; 9472 u8 op_mod[0x10]; 9473 9474 u8 reserved_at_40[0x8]; 9475 u8 qpn[0x18]; 9476 9477 u8 reserved_at_60[0x20]; 9478 9479 u8 multicast_gid[16][0x8]; 9480 }; 9481 9482 struct mlx5_ifc_arm_xrq_out_bits { 9483 u8 status[0x8]; 9484 u8 reserved_at_8[0x18]; 9485 9486 u8 syndrome[0x20]; 9487 9488 u8 reserved_at_40[0x40]; 9489 }; 9490 9491 struct mlx5_ifc_arm_xrq_in_bits { 9492 u8 opcode[0x10]; 9493 u8 reserved_at_10[0x10]; 9494 9495 u8 reserved_at_20[0x10]; 9496 u8 op_mod[0x10]; 9497 9498 u8 reserved_at_40[0x8]; 9499 u8 xrqn[0x18]; 9500 9501 u8 reserved_at_60[0x10]; 9502 u8 lwm[0x10]; 9503 }; 9504 9505 struct mlx5_ifc_arm_xrc_srq_out_bits { 9506 u8 status[0x8]; 9507 u8 reserved_at_8[0x18]; 9508 9509 u8 syndrome[0x20]; 9510 9511 u8 reserved_at_40[0x40]; 9512 }; 9513 9514 enum { 9515 MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1, 9516 }; 9517 9518 struct mlx5_ifc_arm_xrc_srq_in_bits { 9519 u8 opcode[0x10]; 9520 u8 uid[0x10]; 9521 9522 u8 reserved_at_20[0x10]; 9523 u8 op_mod[0x10]; 9524 9525 u8 reserved_at_40[0x8]; 9526 u8 xrc_srqn[0x18]; 9527 9528 u8 reserved_at_60[0x10]; 9529 u8 lwm[0x10]; 9530 }; 9531 9532 struct mlx5_ifc_arm_rq_out_bits { 9533 u8 status[0x8]; 9534 u8 reserved_at_8[0x18]; 9535 9536 u8 syndrome[0x20]; 9537 9538 u8 reserved_at_40[0x40]; 9539 }; 9540 9541 enum { 9542 MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1, 9543 MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2, 9544 }; 9545 9546 struct mlx5_ifc_arm_rq_in_bits { 9547 u8 opcode[0x10]; 9548 u8 uid[0x10]; 9549 9550 u8 reserved_at_20[0x10]; 9551 u8 op_mod[0x10]; 9552 9553 u8 reserved_at_40[0x8]; 9554 u8 srq_number[0x18]; 9555 9556 u8 reserved_at_60[0x10]; 9557 u8 lwm[0x10]; 9558 }; 9559 9560 struct mlx5_ifc_arm_dct_out_bits { 9561 u8 status[0x8]; 9562 u8 reserved_at_8[0x18]; 9563 9564 u8 syndrome[0x20]; 9565 9566 u8 reserved_at_40[0x40]; 9567 }; 9568 9569 struct mlx5_ifc_arm_dct_in_bits { 9570 u8 opcode[0x10]; 9571 u8 reserved_at_10[0x10]; 9572 9573 u8 reserved_at_20[0x10]; 9574 u8 op_mod[0x10]; 9575 9576 u8 reserved_at_40[0x8]; 9577 u8 dct_number[0x18]; 9578 9579 u8 reserved_at_60[0x20]; 9580 }; 9581 9582 struct mlx5_ifc_alloc_xrcd_out_bits { 9583 u8 status[0x8]; 9584 u8 reserved_at_8[0x18]; 9585 9586 u8 syndrome[0x20]; 9587 9588 u8 reserved_at_40[0x8]; 9589 u8 xrcd[0x18]; 9590 9591 u8 reserved_at_60[0x20]; 9592 }; 9593 9594 struct mlx5_ifc_alloc_xrcd_in_bits { 9595 u8 opcode[0x10]; 9596 u8 uid[0x10]; 9597 9598 u8 reserved_at_20[0x10]; 9599 u8 op_mod[0x10]; 9600 9601 u8 reserved_at_40[0x40]; 9602 }; 9603 9604 struct mlx5_ifc_alloc_uar_out_bits { 9605 u8 status[0x8]; 9606 u8 reserved_at_8[0x18]; 9607 9608 u8 syndrome[0x20]; 9609 9610 u8 reserved_at_40[0x8]; 9611 u8 uar[0x18]; 9612 9613 u8 reserved_at_60[0x20]; 9614 }; 9615 9616 struct mlx5_ifc_alloc_uar_in_bits { 9617 u8 opcode[0x10]; 9618 u8 uid[0x10]; 9619 9620 u8 reserved_at_20[0x10]; 9621 u8 op_mod[0x10]; 9622 9623 u8 reserved_at_40[0x40]; 9624 }; 9625 9626 struct mlx5_ifc_alloc_transport_domain_out_bits { 9627 u8 status[0x8]; 9628 u8 reserved_at_8[0x18]; 9629 9630 u8 syndrome[0x20]; 9631 9632 u8 reserved_at_40[0x8]; 9633 u8 transport_domain[0x18]; 9634 9635 u8 reserved_at_60[0x20]; 9636 }; 9637 9638 struct mlx5_ifc_alloc_transport_domain_in_bits { 9639 u8 opcode[0x10]; 9640 u8 uid[0x10]; 9641 9642 u8 reserved_at_20[0x10]; 9643 u8 op_mod[0x10]; 9644 9645 u8 reserved_at_40[0x40]; 9646 }; 9647 9648 struct mlx5_ifc_alloc_q_counter_out_bits { 9649 u8 status[0x8]; 9650 u8 reserved_at_8[0x18]; 9651 9652 u8 syndrome[0x20]; 9653 9654 u8 reserved_at_40[0x18]; 9655 u8 counter_set_id[0x8]; 9656 9657 u8 reserved_at_60[0x20]; 9658 }; 9659 9660 struct mlx5_ifc_alloc_q_counter_in_bits { 9661 u8 opcode[0x10]; 9662 u8 uid[0x10]; 9663 9664 u8 reserved_at_20[0x10]; 9665 u8 op_mod[0x10]; 9666 9667 u8 reserved_at_40[0x40]; 9668 }; 9669 9670 struct mlx5_ifc_alloc_pd_out_bits { 9671 u8 status[0x8]; 9672 u8 reserved_at_8[0x18]; 9673 9674 u8 syndrome[0x20]; 9675 9676 u8 reserved_at_40[0x8]; 9677 u8 pd[0x18]; 9678 9679 u8 reserved_at_60[0x20]; 9680 }; 9681 9682 struct mlx5_ifc_alloc_pd_in_bits { 9683 u8 opcode[0x10]; 9684 u8 uid[0x10]; 9685 9686 u8 reserved_at_20[0x10]; 9687 u8 op_mod[0x10]; 9688 9689 u8 reserved_at_40[0x40]; 9690 }; 9691 9692 struct mlx5_ifc_alloc_flow_counter_out_bits { 9693 u8 status[0x8]; 9694 u8 reserved_at_8[0x18]; 9695 9696 u8 syndrome[0x20]; 9697 9698 u8 flow_counter_id[0x20]; 9699 9700 u8 reserved_at_60[0x20]; 9701 }; 9702 9703 struct mlx5_ifc_alloc_flow_counter_in_bits { 9704 u8 opcode[0x10]; 9705 u8 reserved_at_10[0x10]; 9706 9707 u8 reserved_at_20[0x10]; 9708 u8 op_mod[0x10]; 9709 9710 u8 reserved_at_40[0x33]; 9711 u8 flow_counter_bulk_log_size[0x5]; 9712 u8 flow_counter_bulk[0x8]; 9713 }; 9714 9715 struct mlx5_ifc_add_vxlan_udp_dport_out_bits { 9716 u8 status[0x8]; 9717 u8 reserved_at_8[0x18]; 9718 9719 u8 syndrome[0x20]; 9720 9721 u8 reserved_at_40[0x40]; 9722 }; 9723 9724 struct mlx5_ifc_add_vxlan_udp_dport_in_bits { 9725 u8 opcode[0x10]; 9726 u8 reserved_at_10[0x10]; 9727 9728 u8 reserved_at_20[0x10]; 9729 u8 op_mod[0x10]; 9730 9731 u8 reserved_at_40[0x20]; 9732 9733 u8 reserved_at_60[0x10]; 9734 u8 vxlan_udp_port[0x10]; 9735 }; 9736 9737 struct mlx5_ifc_set_pp_rate_limit_out_bits { 9738 u8 status[0x8]; 9739 u8 reserved_at_8[0x18]; 9740 9741 u8 syndrome[0x20]; 9742 9743 u8 reserved_at_40[0x40]; 9744 }; 9745 9746 struct mlx5_ifc_set_pp_rate_limit_context_bits { 9747 u8 rate_limit[0x20]; 9748 9749 u8 burst_upper_bound[0x20]; 9750 9751 u8 reserved_at_40[0x10]; 9752 u8 typical_packet_size[0x10]; 9753 9754 u8 reserved_at_60[0x120]; 9755 }; 9756 9757 struct mlx5_ifc_set_pp_rate_limit_in_bits { 9758 u8 opcode[0x10]; 9759 u8 uid[0x10]; 9760 9761 u8 reserved_at_20[0x10]; 9762 u8 op_mod[0x10]; 9763 9764 u8 reserved_at_40[0x10]; 9765 u8 rate_limit_index[0x10]; 9766 9767 u8 reserved_at_60[0x20]; 9768 9769 struct mlx5_ifc_set_pp_rate_limit_context_bits ctx; 9770 }; 9771 9772 struct mlx5_ifc_access_register_out_bits { 9773 u8 status[0x8]; 9774 u8 reserved_at_8[0x18]; 9775 9776 u8 syndrome[0x20]; 9777 9778 u8 reserved_at_40[0x40]; 9779 9780 u8 register_data[][0x20]; 9781 }; 9782 9783 enum { 9784 MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0, 9785 MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1, 9786 }; 9787 9788 struct mlx5_ifc_access_register_in_bits { 9789 u8 opcode[0x10]; 9790 u8 reserved_at_10[0x10]; 9791 9792 u8 reserved_at_20[0x10]; 9793 u8 op_mod[0x10]; 9794 9795 u8 reserved_at_40[0x10]; 9796 u8 register_id[0x10]; 9797 9798 u8 argument[0x20]; 9799 9800 u8 register_data[][0x20]; 9801 }; 9802 9803 struct mlx5_ifc_sltp_reg_bits { 9804 u8 status[0x4]; 9805 u8 version[0x4]; 9806 u8 local_port[0x8]; 9807 u8 pnat[0x2]; 9808 u8 reserved_at_12[0x2]; 9809 u8 lane[0x4]; 9810 u8 reserved_at_18[0x8]; 9811 9812 u8 reserved_at_20[0x20]; 9813 9814 u8 reserved_at_40[0x7]; 9815 u8 polarity[0x1]; 9816 u8 ob_tap0[0x8]; 9817 u8 ob_tap1[0x8]; 9818 u8 ob_tap2[0x8]; 9819 9820 u8 reserved_at_60[0xc]; 9821 u8 ob_preemp_mode[0x4]; 9822 u8 ob_reg[0x8]; 9823 u8 ob_bias[0x8]; 9824 9825 u8 reserved_at_80[0x20]; 9826 }; 9827 9828 struct mlx5_ifc_slrg_reg_bits { 9829 u8 status[0x4]; 9830 u8 version[0x4]; 9831 u8 local_port[0x8]; 9832 u8 pnat[0x2]; 9833 u8 reserved_at_12[0x2]; 9834 u8 lane[0x4]; 9835 u8 reserved_at_18[0x8]; 9836 9837 u8 time_to_link_up[0x10]; 9838 u8 reserved_at_30[0xc]; 9839 u8 grade_lane_speed[0x4]; 9840 9841 u8 grade_version[0x8]; 9842 u8 grade[0x18]; 9843 9844 u8 reserved_at_60[0x4]; 9845 u8 height_grade_type[0x4]; 9846 u8 height_grade[0x18]; 9847 9848 u8 height_dz[0x10]; 9849 u8 height_dv[0x10]; 9850 9851 u8 reserved_at_a0[0x10]; 9852 u8 height_sigma[0x10]; 9853 9854 u8 reserved_at_c0[0x20]; 9855 9856 u8 reserved_at_e0[0x4]; 9857 u8 phase_grade_type[0x4]; 9858 u8 phase_grade[0x18]; 9859 9860 u8 reserved_at_100[0x8]; 9861 u8 phase_eo_pos[0x8]; 9862 u8 reserved_at_110[0x8]; 9863 u8 phase_eo_neg[0x8]; 9864 9865 u8 ffe_set_tested[0x10]; 9866 u8 test_errors_per_lane[0x10]; 9867 }; 9868 9869 struct mlx5_ifc_pvlc_reg_bits { 9870 u8 reserved_at_0[0x8]; 9871 u8 local_port[0x8]; 9872 u8 reserved_at_10[0x10]; 9873 9874 u8 reserved_at_20[0x1c]; 9875 u8 vl_hw_cap[0x4]; 9876 9877 u8 reserved_at_40[0x1c]; 9878 u8 vl_admin[0x4]; 9879 9880 u8 reserved_at_60[0x1c]; 9881 u8 vl_operational[0x4]; 9882 }; 9883 9884 struct mlx5_ifc_pude_reg_bits { 9885 u8 swid[0x8]; 9886 u8 local_port[0x8]; 9887 u8 reserved_at_10[0x4]; 9888 u8 admin_status[0x4]; 9889 u8 reserved_at_18[0x4]; 9890 u8 oper_status[0x4]; 9891 9892 u8 reserved_at_20[0x60]; 9893 }; 9894 9895 struct mlx5_ifc_ptys_reg_bits { 9896 u8 reserved_at_0[0x1]; 9897 u8 an_disable_admin[0x1]; 9898 u8 an_disable_cap[0x1]; 9899 u8 reserved_at_3[0x5]; 9900 u8 local_port[0x8]; 9901 u8 reserved_at_10[0x8]; 9902 u8 plane_ind[0x4]; 9903 u8 reserved_at_1c[0x1]; 9904 u8 proto_mask[0x3]; 9905 9906 u8 an_status[0x4]; 9907 u8 reserved_at_24[0xc]; 9908 u8 data_rate_oper[0x10]; 9909 9910 u8 ext_eth_proto_capability[0x20]; 9911 9912 u8 eth_proto_capability[0x20]; 9913 9914 u8 ib_link_width_capability[0x10]; 9915 u8 ib_proto_capability[0x10]; 9916 9917 u8 ext_eth_proto_admin[0x20]; 9918 9919 u8 eth_proto_admin[0x20]; 9920 9921 u8 ib_link_width_admin[0x10]; 9922 u8 ib_proto_admin[0x10]; 9923 9924 u8 ext_eth_proto_oper[0x20]; 9925 9926 u8 eth_proto_oper[0x20]; 9927 9928 u8 ib_link_width_oper[0x10]; 9929 u8 ib_proto_oper[0x10]; 9930 9931 u8 reserved_at_160[0x1c]; 9932 u8 connector_type[0x4]; 9933 9934 u8 eth_proto_lp_advertise[0x20]; 9935 9936 u8 reserved_at_1a0[0x60]; 9937 }; 9938 9939 struct mlx5_ifc_mlcr_reg_bits { 9940 u8 reserved_at_0[0x8]; 9941 u8 local_port[0x8]; 9942 u8 reserved_at_10[0x20]; 9943 9944 u8 beacon_duration[0x10]; 9945 u8 reserved_at_40[0x10]; 9946 9947 u8 beacon_remain[0x10]; 9948 }; 9949 9950 struct mlx5_ifc_ptas_reg_bits { 9951 u8 reserved_at_0[0x20]; 9952 9953 u8 algorithm_options[0x10]; 9954 u8 reserved_at_30[0x4]; 9955 u8 repetitions_mode[0x4]; 9956 u8 num_of_repetitions[0x8]; 9957 9958 u8 grade_version[0x8]; 9959 u8 height_grade_type[0x4]; 9960 u8 phase_grade_type[0x4]; 9961 u8 height_grade_weight[0x8]; 9962 u8 phase_grade_weight[0x8]; 9963 9964 u8 gisim_measure_bits[0x10]; 9965 u8 adaptive_tap_measure_bits[0x10]; 9966 9967 u8 ber_bath_high_error_threshold[0x10]; 9968 u8 ber_bath_mid_error_threshold[0x10]; 9969 9970 u8 ber_bath_low_error_threshold[0x10]; 9971 u8 one_ratio_high_threshold[0x10]; 9972 9973 u8 one_ratio_high_mid_threshold[0x10]; 9974 u8 one_ratio_low_mid_threshold[0x10]; 9975 9976 u8 one_ratio_low_threshold[0x10]; 9977 u8 ndeo_error_threshold[0x10]; 9978 9979 u8 mixer_offset_step_size[0x10]; 9980 u8 reserved_at_110[0x8]; 9981 u8 mix90_phase_for_voltage_bath[0x8]; 9982 9983 u8 mixer_offset_start[0x10]; 9984 u8 mixer_offset_end[0x10]; 9985 9986 u8 reserved_at_140[0x15]; 9987 u8 ber_test_time[0xb]; 9988 }; 9989 9990 struct mlx5_ifc_pspa_reg_bits { 9991 u8 swid[0x8]; 9992 u8 local_port[0x8]; 9993 u8 sub_port[0x8]; 9994 u8 reserved_at_18[0x8]; 9995 9996 u8 reserved_at_20[0x20]; 9997 }; 9998 9999 struct mlx5_ifc_pqdr_reg_bits { 10000 u8 reserved_at_0[0x8]; 10001 u8 local_port[0x8]; 10002 u8 reserved_at_10[0x5]; 10003 u8 prio[0x3]; 10004 u8 reserved_at_18[0x6]; 10005 u8 mode[0x2]; 10006 10007 u8 reserved_at_20[0x20]; 10008 10009 u8 reserved_at_40[0x10]; 10010 u8 min_threshold[0x10]; 10011 10012 u8 reserved_at_60[0x10]; 10013 u8 max_threshold[0x10]; 10014 10015 u8 reserved_at_80[0x10]; 10016 u8 mark_probability_denominator[0x10]; 10017 10018 u8 reserved_at_a0[0x60]; 10019 }; 10020 10021 struct mlx5_ifc_ppsc_reg_bits { 10022 u8 reserved_at_0[0x8]; 10023 u8 local_port[0x8]; 10024 u8 reserved_at_10[0x10]; 10025 10026 u8 reserved_at_20[0x60]; 10027 10028 u8 reserved_at_80[0x1c]; 10029 u8 wrps_admin[0x4]; 10030 10031 u8 reserved_at_a0[0x1c]; 10032 u8 wrps_status[0x4]; 10033 10034 u8 reserved_at_c0[0x8]; 10035 u8 up_threshold[0x8]; 10036 u8 reserved_at_d0[0x8]; 10037 u8 down_threshold[0x8]; 10038 10039 u8 reserved_at_e0[0x20]; 10040 10041 u8 reserved_at_100[0x1c]; 10042 u8 srps_admin[0x4]; 10043 10044 u8 reserved_at_120[0x1c]; 10045 u8 srps_status[0x4]; 10046 10047 u8 reserved_at_140[0x40]; 10048 }; 10049 10050 struct mlx5_ifc_pplr_reg_bits { 10051 u8 reserved_at_0[0x8]; 10052 u8 local_port[0x8]; 10053 u8 reserved_at_10[0x10]; 10054 10055 u8 reserved_at_20[0x8]; 10056 u8 lb_cap[0x8]; 10057 u8 reserved_at_30[0x8]; 10058 u8 lb_en[0x8]; 10059 }; 10060 10061 struct mlx5_ifc_pplm_reg_bits { 10062 u8 reserved_at_0[0x8]; 10063 u8 local_port[0x8]; 10064 u8 reserved_at_10[0x10]; 10065 10066 u8 reserved_at_20[0x20]; 10067 10068 u8 port_profile_mode[0x8]; 10069 u8 static_port_profile[0x8]; 10070 u8 active_port_profile[0x8]; 10071 u8 reserved_at_58[0x8]; 10072 10073 u8 retransmission_active[0x8]; 10074 u8 fec_mode_active[0x18]; 10075 10076 u8 rs_fec_correction_bypass_cap[0x4]; 10077 u8 reserved_at_84[0x8]; 10078 u8 fec_override_cap_56g[0x4]; 10079 u8 fec_override_cap_100g[0x4]; 10080 u8 fec_override_cap_50g[0x4]; 10081 u8 fec_override_cap_25g[0x4]; 10082 u8 fec_override_cap_10g_40g[0x4]; 10083 10084 u8 rs_fec_correction_bypass_admin[0x4]; 10085 u8 reserved_at_a4[0x8]; 10086 u8 fec_override_admin_56g[0x4]; 10087 u8 fec_override_admin_100g[0x4]; 10088 u8 fec_override_admin_50g[0x4]; 10089 u8 fec_override_admin_25g[0x4]; 10090 u8 fec_override_admin_10g_40g[0x4]; 10091 10092 u8 fec_override_cap_400g_8x[0x10]; 10093 u8 fec_override_cap_200g_4x[0x10]; 10094 10095 u8 fec_override_cap_100g_2x[0x10]; 10096 u8 fec_override_cap_50g_1x[0x10]; 10097 10098 u8 fec_override_admin_400g_8x[0x10]; 10099 u8 fec_override_admin_200g_4x[0x10]; 10100 10101 u8 fec_override_admin_100g_2x[0x10]; 10102 u8 fec_override_admin_50g_1x[0x10]; 10103 10104 u8 fec_override_cap_800g_8x[0x10]; 10105 u8 fec_override_cap_400g_4x[0x10]; 10106 10107 u8 fec_override_cap_200g_2x[0x10]; 10108 u8 fec_override_cap_100g_1x[0x10]; 10109 10110 u8 reserved_at_180[0xa0]; 10111 10112 u8 fec_override_admin_800g_8x[0x10]; 10113 u8 fec_override_admin_400g_4x[0x10]; 10114 10115 u8 fec_override_admin_200g_2x[0x10]; 10116 u8 fec_override_admin_100g_1x[0x10]; 10117 10118 u8 reserved_at_260[0x20]; 10119 }; 10120 10121 struct mlx5_ifc_ppcnt_reg_bits { 10122 u8 swid[0x8]; 10123 u8 local_port[0x8]; 10124 u8 pnat[0x2]; 10125 u8 reserved_at_12[0x8]; 10126 u8 grp[0x6]; 10127 10128 u8 clr[0x1]; 10129 u8 reserved_at_21[0x13]; 10130 u8 plane_ind[0x4]; 10131 u8 reserved_at_38[0x3]; 10132 u8 prio_tc[0x5]; 10133 10134 union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set; 10135 }; 10136 10137 struct mlx5_ifc_mpein_reg_bits { 10138 u8 reserved_at_0[0x2]; 10139 u8 depth[0x6]; 10140 u8 pcie_index[0x8]; 10141 u8 node[0x8]; 10142 u8 reserved_at_18[0x8]; 10143 10144 u8 capability_mask[0x20]; 10145 10146 u8 reserved_at_40[0x8]; 10147 u8 link_width_enabled[0x8]; 10148 u8 link_speed_enabled[0x10]; 10149 10150 u8 lane0_physical_position[0x8]; 10151 u8 link_width_active[0x8]; 10152 u8 link_speed_active[0x10]; 10153 10154 u8 num_of_pfs[0x10]; 10155 u8 num_of_vfs[0x10]; 10156 10157 u8 bdf0[0x10]; 10158 u8 reserved_at_b0[0x10]; 10159 10160 u8 max_read_request_size[0x4]; 10161 u8 max_payload_size[0x4]; 10162 u8 reserved_at_c8[0x5]; 10163 u8 pwr_status[0x3]; 10164 u8 port_type[0x4]; 10165 u8 reserved_at_d4[0xb]; 10166 u8 lane_reversal[0x1]; 10167 10168 u8 reserved_at_e0[0x14]; 10169 u8 pci_power[0xc]; 10170 10171 u8 reserved_at_100[0x20]; 10172 10173 u8 device_status[0x10]; 10174 u8 port_state[0x8]; 10175 u8 reserved_at_138[0x8]; 10176 10177 u8 reserved_at_140[0x10]; 10178 u8 receiver_detect_result[0x10]; 10179 10180 u8 reserved_at_160[0x20]; 10181 }; 10182 10183 struct mlx5_ifc_mpcnt_reg_bits { 10184 u8 reserved_at_0[0x8]; 10185 u8 pcie_index[0x8]; 10186 u8 reserved_at_10[0xa]; 10187 u8 grp[0x6]; 10188 10189 u8 clr[0x1]; 10190 u8 reserved_at_21[0x1f]; 10191 10192 union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set; 10193 }; 10194 10195 struct mlx5_ifc_ppad_reg_bits { 10196 u8 reserved_at_0[0x3]; 10197 u8 single_mac[0x1]; 10198 u8 reserved_at_4[0x4]; 10199 u8 local_port[0x8]; 10200 u8 mac_47_32[0x10]; 10201 10202 u8 mac_31_0[0x20]; 10203 10204 u8 reserved_at_40[0x40]; 10205 }; 10206 10207 struct mlx5_ifc_pmtu_reg_bits { 10208 u8 reserved_at_0[0x8]; 10209 u8 local_port[0x8]; 10210 u8 reserved_at_10[0x10]; 10211 10212 u8 max_mtu[0x10]; 10213 u8 reserved_at_30[0x10]; 10214 10215 u8 admin_mtu[0x10]; 10216 u8 reserved_at_50[0x10]; 10217 10218 u8 oper_mtu[0x10]; 10219 u8 reserved_at_70[0x10]; 10220 }; 10221 10222 struct mlx5_ifc_pmpr_reg_bits { 10223 u8 reserved_at_0[0x8]; 10224 u8 module[0x8]; 10225 u8 reserved_at_10[0x10]; 10226 10227 u8 reserved_at_20[0x18]; 10228 u8 attenuation_5g[0x8]; 10229 10230 u8 reserved_at_40[0x18]; 10231 u8 attenuation_7g[0x8]; 10232 10233 u8 reserved_at_60[0x18]; 10234 u8 attenuation_12g[0x8]; 10235 }; 10236 10237 struct mlx5_ifc_pmpe_reg_bits { 10238 u8 reserved_at_0[0x8]; 10239 u8 module[0x8]; 10240 u8 reserved_at_10[0xc]; 10241 u8 module_status[0x4]; 10242 10243 u8 reserved_at_20[0x60]; 10244 }; 10245 10246 struct mlx5_ifc_pmpc_reg_bits { 10247 u8 module_state_updated[32][0x8]; 10248 }; 10249 10250 struct mlx5_ifc_pmlpn_reg_bits { 10251 u8 reserved_at_0[0x4]; 10252 u8 mlpn_status[0x4]; 10253 u8 local_port[0x8]; 10254 u8 reserved_at_10[0x10]; 10255 10256 u8 e[0x1]; 10257 u8 reserved_at_21[0x1f]; 10258 }; 10259 10260 struct mlx5_ifc_pmlp_reg_bits { 10261 u8 rxtx[0x1]; 10262 u8 reserved_at_1[0x7]; 10263 u8 local_port[0x8]; 10264 u8 reserved_at_10[0x8]; 10265 u8 width[0x8]; 10266 10267 u8 lane0_module_mapping[0x20]; 10268 10269 u8 lane1_module_mapping[0x20]; 10270 10271 u8 lane2_module_mapping[0x20]; 10272 10273 u8 lane3_module_mapping[0x20]; 10274 10275 u8 reserved_at_a0[0x160]; 10276 }; 10277 10278 struct mlx5_ifc_pmaos_reg_bits { 10279 u8 reserved_at_0[0x8]; 10280 u8 module[0x8]; 10281 u8 reserved_at_10[0x4]; 10282 u8 admin_status[0x4]; 10283 u8 reserved_at_18[0x4]; 10284 u8 oper_status[0x4]; 10285 10286 u8 ase[0x1]; 10287 u8 ee[0x1]; 10288 u8 reserved_at_22[0x1c]; 10289 u8 e[0x2]; 10290 10291 u8 reserved_at_40[0x40]; 10292 }; 10293 10294 struct mlx5_ifc_plpc_reg_bits { 10295 u8 reserved_at_0[0x4]; 10296 u8 profile_id[0xc]; 10297 u8 reserved_at_10[0x4]; 10298 u8 proto_mask[0x4]; 10299 u8 reserved_at_18[0x8]; 10300 10301 u8 reserved_at_20[0x10]; 10302 u8 lane_speed[0x10]; 10303 10304 u8 reserved_at_40[0x17]; 10305 u8 lpbf[0x1]; 10306 u8 fec_mode_policy[0x8]; 10307 10308 u8 retransmission_capability[0x8]; 10309 u8 fec_mode_capability[0x18]; 10310 10311 u8 retransmission_support_admin[0x8]; 10312 u8 fec_mode_support_admin[0x18]; 10313 10314 u8 retransmission_request_admin[0x8]; 10315 u8 fec_mode_request_admin[0x18]; 10316 10317 u8 reserved_at_c0[0x80]; 10318 }; 10319 10320 struct mlx5_ifc_plib_reg_bits { 10321 u8 reserved_at_0[0x8]; 10322 u8 local_port[0x8]; 10323 u8 reserved_at_10[0x8]; 10324 u8 ib_port[0x8]; 10325 10326 u8 reserved_at_20[0x60]; 10327 }; 10328 10329 struct mlx5_ifc_plbf_reg_bits { 10330 u8 reserved_at_0[0x8]; 10331 u8 local_port[0x8]; 10332 u8 reserved_at_10[0xd]; 10333 u8 lbf_mode[0x3]; 10334 10335 u8 reserved_at_20[0x20]; 10336 }; 10337 10338 struct mlx5_ifc_pipg_reg_bits { 10339 u8 reserved_at_0[0x8]; 10340 u8 local_port[0x8]; 10341 u8 reserved_at_10[0x10]; 10342 10343 u8 dic[0x1]; 10344 u8 reserved_at_21[0x19]; 10345 u8 ipg[0x4]; 10346 u8 reserved_at_3e[0x2]; 10347 }; 10348 10349 struct mlx5_ifc_pifr_reg_bits { 10350 u8 reserved_at_0[0x8]; 10351 u8 local_port[0x8]; 10352 u8 reserved_at_10[0x10]; 10353 10354 u8 reserved_at_20[0xe0]; 10355 10356 u8 port_filter[8][0x20]; 10357 10358 u8 port_filter_update_en[8][0x20]; 10359 }; 10360 10361 enum { 10362 MLX5_BUF_OWNERSHIP_UNKNOWN = 0x0, 10363 MLX5_BUF_OWNERSHIP_FW_OWNED = 0x1, 10364 MLX5_BUF_OWNERSHIP_SW_OWNED = 0x2, 10365 }; 10366 10367 struct mlx5_ifc_pfcc_reg_bits { 10368 u8 reserved_at_0[0x4]; 10369 u8 buf_ownership[0x2]; 10370 u8 reserved_at_6[0x2]; 10371 u8 local_port[0x8]; 10372 u8 reserved_at_10[0xb]; 10373 u8 ppan_mask_n[0x1]; 10374 u8 minor_stall_mask[0x1]; 10375 u8 critical_stall_mask[0x1]; 10376 u8 reserved_at_1e[0x2]; 10377 10378 u8 ppan[0x4]; 10379 u8 reserved_at_24[0x4]; 10380 u8 prio_mask_tx[0x8]; 10381 u8 reserved_at_30[0x8]; 10382 u8 prio_mask_rx[0x8]; 10383 10384 u8 pptx[0x1]; 10385 u8 aptx[0x1]; 10386 u8 pptx_mask_n[0x1]; 10387 u8 reserved_at_43[0x5]; 10388 u8 pfctx[0x8]; 10389 u8 reserved_at_50[0x10]; 10390 10391 u8 pprx[0x1]; 10392 u8 aprx[0x1]; 10393 u8 pprx_mask_n[0x1]; 10394 u8 reserved_at_63[0x5]; 10395 u8 pfcrx[0x8]; 10396 u8 reserved_at_70[0x10]; 10397 10398 u8 device_stall_minor_watermark[0x10]; 10399 u8 device_stall_critical_watermark[0x10]; 10400 10401 u8 reserved_at_a0[0x60]; 10402 }; 10403 10404 struct mlx5_ifc_pelc_reg_bits { 10405 u8 op[0x4]; 10406 u8 reserved_at_4[0x4]; 10407 u8 local_port[0x8]; 10408 u8 reserved_at_10[0x10]; 10409 10410 u8 op_admin[0x8]; 10411 u8 op_capability[0x8]; 10412 u8 op_request[0x8]; 10413 u8 op_active[0x8]; 10414 10415 u8 admin[0x40]; 10416 10417 u8 capability[0x40]; 10418 10419 u8 request[0x40]; 10420 10421 u8 active[0x40]; 10422 10423 u8 reserved_at_140[0x80]; 10424 }; 10425 10426 struct mlx5_ifc_peir_reg_bits { 10427 u8 reserved_at_0[0x8]; 10428 u8 local_port[0x8]; 10429 u8 reserved_at_10[0x10]; 10430 10431 u8 reserved_at_20[0xc]; 10432 u8 error_count[0x4]; 10433 u8 reserved_at_30[0x10]; 10434 10435 u8 reserved_at_40[0xc]; 10436 u8 lane[0x4]; 10437 u8 reserved_at_50[0x8]; 10438 u8 error_type[0x8]; 10439 }; 10440 10441 struct mlx5_ifc_mpegc_reg_bits { 10442 u8 reserved_at_0[0x30]; 10443 u8 field_select[0x10]; 10444 10445 u8 tx_overflow_sense[0x1]; 10446 u8 mark_cqe[0x1]; 10447 u8 mark_cnp[0x1]; 10448 u8 reserved_at_43[0x1b]; 10449 u8 tx_lossy_overflow_oper[0x2]; 10450 10451 u8 reserved_at_60[0x100]; 10452 }; 10453 10454 struct mlx5_ifc_mpir_reg_bits { 10455 u8 sdm[0x1]; 10456 u8 reserved_at_1[0x1b]; 10457 u8 host_buses[0x4]; 10458 10459 u8 reserved_at_20[0x20]; 10460 10461 u8 local_port[0x8]; 10462 u8 reserved_at_28[0x18]; 10463 10464 u8 reserved_at_60[0x20]; 10465 }; 10466 10467 enum { 10468 MLX5_MTUTC_FREQ_ADJ_UNITS_PPB = 0x0, 10469 MLX5_MTUTC_FREQ_ADJ_UNITS_SCALED_PPM = 0x1, 10470 }; 10471 10472 enum { 10473 MLX5_MTUTC_OPERATION_SET_TIME_IMMEDIATE = 0x1, 10474 MLX5_MTUTC_OPERATION_ADJUST_TIME = 0x2, 10475 MLX5_MTUTC_OPERATION_ADJUST_FREQ_UTC = 0x3, 10476 }; 10477 10478 struct mlx5_ifc_mtutc_reg_bits { 10479 u8 reserved_at_0[0x5]; 10480 u8 freq_adj_units[0x3]; 10481 u8 reserved_at_8[0x3]; 10482 u8 log_max_freq_adjustment[0x5]; 10483 10484 u8 reserved_at_10[0xc]; 10485 u8 operation[0x4]; 10486 10487 u8 freq_adjustment[0x20]; 10488 10489 u8 reserved_at_40[0x40]; 10490 10491 u8 utc_sec[0x20]; 10492 10493 u8 reserved_at_a0[0x2]; 10494 u8 utc_nsec[0x1e]; 10495 10496 u8 time_adjustment[0x20]; 10497 }; 10498 10499 struct mlx5_ifc_pcam_enhanced_features_bits { 10500 u8 reserved_at_0[0x48]; 10501 u8 fec_100G_per_lane_in_pplm[0x1]; 10502 u8 reserved_at_49[0xa]; 10503 u8 buffer_ownership[0x1]; 10504 u8 resereved_at_54[0x14]; 10505 u8 fec_50G_per_lane_in_pplm[0x1]; 10506 u8 reserved_at_69[0x4]; 10507 u8 rx_icrc_encapsulated_counter[0x1]; 10508 u8 reserved_at_6e[0x4]; 10509 u8 ptys_extended_ethernet[0x1]; 10510 u8 reserved_at_73[0x3]; 10511 u8 pfcc_mask[0x1]; 10512 u8 reserved_at_77[0x3]; 10513 u8 per_lane_error_counters[0x1]; 10514 u8 rx_buffer_fullness_counters[0x1]; 10515 u8 ptys_connector_type[0x1]; 10516 u8 reserved_at_7d[0x1]; 10517 u8 ppcnt_discard_group[0x1]; 10518 u8 ppcnt_statistical_group[0x1]; 10519 }; 10520 10521 struct mlx5_ifc_pcam_regs_5000_to_507f_bits { 10522 u8 port_access_reg_cap_mask_127_to_96[0x20]; 10523 u8 port_access_reg_cap_mask_95_to_64[0x20]; 10524 10525 u8 port_access_reg_cap_mask_63_to_36[0x1c]; 10526 u8 pplm[0x1]; 10527 u8 port_access_reg_cap_mask_34_to_32[0x3]; 10528 10529 u8 port_access_reg_cap_mask_31_to_13[0x13]; 10530 u8 pbmc[0x1]; 10531 u8 pptb[0x1]; 10532 u8 port_access_reg_cap_mask_10_to_09[0x2]; 10533 u8 ppcnt[0x1]; 10534 u8 port_access_reg_cap_mask_07_to_00[0x8]; 10535 }; 10536 10537 struct mlx5_ifc_pcam_reg_bits { 10538 u8 reserved_at_0[0x8]; 10539 u8 feature_group[0x8]; 10540 u8 reserved_at_10[0x8]; 10541 u8 access_reg_group[0x8]; 10542 10543 u8 reserved_at_20[0x20]; 10544 10545 union { 10546 struct mlx5_ifc_pcam_regs_5000_to_507f_bits regs_5000_to_507f; 10547 u8 reserved_at_0[0x80]; 10548 } port_access_reg_cap_mask; 10549 10550 u8 reserved_at_c0[0x80]; 10551 10552 union { 10553 struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features; 10554 u8 reserved_at_0[0x80]; 10555 } feature_cap_mask; 10556 10557 u8 reserved_at_1c0[0xc0]; 10558 }; 10559 10560 struct mlx5_ifc_mcam_enhanced_features_bits { 10561 u8 reserved_at_0[0x50]; 10562 u8 mtutc_freq_adj_units[0x1]; 10563 u8 mtutc_time_adjustment_extended_range[0x1]; 10564 u8 reserved_at_52[0xb]; 10565 u8 mcia_32dwords[0x1]; 10566 u8 out_pulse_duration_ns[0x1]; 10567 u8 npps_period[0x1]; 10568 u8 reserved_at_60[0xa]; 10569 u8 reset_state[0x1]; 10570 u8 ptpcyc2realtime_modify[0x1]; 10571 u8 reserved_at_6c[0x2]; 10572 u8 pci_status_and_power[0x1]; 10573 u8 reserved_at_6f[0x5]; 10574 u8 mark_tx_action_cnp[0x1]; 10575 u8 mark_tx_action_cqe[0x1]; 10576 u8 dynamic_tx_overflow[0x1]; 10577 u8 reserved_at_77[0x4]; 10578 u8 pcie_outbound_stalled[0x1]; 10579 u8 tx_overflow_buffer_pkt[0x1]; 10580 u8 mtpps_enh_out_per_adj[0x1]; 10581 u8 mtpps_fs[0x1]; 10582 u8 pcie_performance_group[0x1]; 10583 }; 10584 10585 struct mlx5_ifc_mcam_access_reg_bits { 10586 u8 reserved_at_0[0x1c]; 10587 u8 mcda[0x1]; 10588 u8 mcc[0x1]; 10589 u8 mcqi[0x1]; 10590 u8 mcqs[0x1]; 10591 10592 u8 regs_95_to_90[0x6]; 10593 u8 mpir[0x1]; 10594 u8 regs_88_to_87[0x2]; 10595 u8 mpegc[0x1]; 10596 u8 mtutc[0x1]; 10597 u8 regs_84_to_68[0x11]; 10598 u8 tracer_registers[0x4]; 10599 10600 u8 regs_63_to_46[0x12]; 10601 u8 mrtc[0x1]; 10602 u8 regs_44_to_41[0x4]; 10603 u8 mfrl[0x1]; 10604 u8 regs_39_to_32[0x8]; 10605 10606 u8 regs_31_to_11[0x15]; 10607 u8 mtmp[0x1]; 10608 u8 regs_9_to_0[0xa]; 10609 }; 10610 10611 struct mlx5_ifc_mcam_access_reg_bits1 { 10612 u8 regs_127_to_96[0x20]; 10613 10614 u8 regs_95_to_64[0x20]; 10615 10616 u8 regs_63_to_32[0x20]; 10617 10618 u8 regs_31_to_0[0x20]; 10619 }; 10620 10621 struct mlx5_ifc_mcam_access_reg_bits2 { 10622 u8 regs_127_to_99[0x1d]; 10623 u8 mirc[0x1]; 10624 u8 regs_97_to_96[0x2]; 10625 10626 u8 regs_95_to_87[0x09]; 10627 u8 synce_registers[0x2]; 10628 u8 regs_84_to_64[0x15]; 10629 10630 u8 regs_63_to_32[0x20]; 10631 10632 u8 regs_31_to_0[0x20]; 10633 }; 10634 10635 struct mlx5_ifc_mcam_access_reg_bits3 { 10636 u8 regs_127_to_96[0x20]; 10637 10638 u8 regs_95_to_64[0x20]; 10639 10640 u8 regs_63_to_32[0x20]; 10641 10642 u8 regs_31_to_2[0x1e]; 10643 u8 mtctr[0x1]; 10644 u8 mtptm[0x1]; 10645 }; 10646 10647 struct mlx5_ifc_mcam_reg_bits { 10648 u8 reserved_at_0[0x8]; 10649 u8 feature_group[0x8]; 10650 u8 reserved_at_10[0x8]; 10651 u8 access_reg_group[0x8]; 10652 10653 u8 reserved_at_20[0x20]; 10654 10655 union { 10656 struct mlx5_ifc_mcam_access_reg_bits access_regs; 10657 struct mlx5_ifc_mcam_access_reg_bits1 access_regs1; 10658 struct mlx5_ifc_mcam_access_reg_bits2 access_regs2; 10659 struct mlx5_ifc_mcam_access_reg_bits3 access_regs3; 10660 u8 reserved_at_0[0x80]; 10661 } mng_access_reg_cap_mask; 10662 10663 u8 reserved_at_c0[0x80]; 10664 10665 union { 10666 struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features; 10667 u8 reserved_at_0[0x80]; 10668 } mng_feature_cap_mask; 10669 10670 u8 reserved_at_1c0[0x80]; 10671 }; 10672 10673 struct mlx5_ifc_qcam_access_reg_cap_mask { 10674 u8 qcam_access_reg_cap_mask_127_to_20[0x6C]; 10675 u8 qpdpm[0x1]; 10676 u8 qcam_access_reg_cap_mask_18_to_4[0x0F]; 10677 u8 qdpm[0x1]; 10678 u8 qpts[0x1]; 10679 u8 qcap[0x1]; 10680 u8 qcam_access_reg_cap_mask_0[0x1]; 10681 }; 10682 10683 struct mlx5_ifc_qcam_qos_feature_cap_mask { 10684 u8 qcam_qos_feature_cap_mask_127_to_1[0x7F]; 10685 u8 qpts_trust_both[0x1]; 10686 }; 10687 10688 struct mlx5_ifc_qcam_reg_bits { 10689 u8 reserved_at_0[0x8]; 10690 u8 feature_group[0x8]; 10691 u8 reserved_at_10[0x8]; 10692 u8 access_reg_group[0x8]; 10693 u8 reserved_at_20[0x20]; 10694 10695 union { 10696 struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap; 10697 u8 reserved_at_0[0x80]; 10698 } qos_access_reg_cap_mask; 10699 10700 u8 reserved_at_c0[0x80]; 10701 10702 union { 10703 struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap; 10704 u8 reserved_at_0[0x80]; 10705 } qos_feature_cap_mask; 10706 10707 u8 reserved_at_1c0[0x80]; 10708 }; 10709 10710 struct mlx5_ifc_core_dump_reg_bits { 10711 u8 reserved_at_0[0x18]; 10712 u8 core_dump_type[0x8]; 10713 10714 u8 reserved_at_20[0x30]; 10715 u8 vhca_id[0x10]; 10716 10717 u8 reserved_at_60[0x8]; 10718 u8 qpn[0x18]; 10719 u8 reserved_at_80[0x180]; 10720 }; 10721 10722 struct mlx5_ifc_pcap_reg_bits { 10723 u8 reserved_at_0[0x8]; 10724 u8 local_port[0x8]; 10725 u8 reserved_at_10[0x10]; 10726 10727 u8 port_capability_mask[4][0x20]; 10728 }; 10729 10730 struct mlx5_ifc_paos_reg_bits { 10731 u8 swid[0x8]; 10732 u8 local_port[0x8]; 10733 u8 reserved_at_10[0x4]; 10734 u8 admin_status[0x4]; 10735 u8 reserved_at_18[0x4]; 10736 u8 oper_status[0x4]; 10737 10738 u8 ase[0x1]; 10739 u8 ee[0x1]; 10740 u8 reserved_at_22[0x1c]; 10741 u8 e[0x2]; 10742 10743 u8 reserved_at_40[0x40]; 10744 }; 10745 10746 struct mlx5_ifc_pamp_reg_bits { 10747 u8 reserved_at_0[0x8]; 10748 u8 opamp_group[0x8]; 10749 u8 reserved_at_10[0xc]; 10750 u8 opamp_group_type[0x4]; 10751 10752 u8 start_index[0x10]; 10753 u8 reserved_at_30[0x4]; 10754 u8 num_of_indices[0xc]; 10755 10756 u8 index_data[18][0x10]; 10757 }; 10758 10759 struct mlx5_ifc_pcmr_reg_bits { 10760 u8 reserved_at_0[0x8]; 10761 u8 local_port[0x8]; 10762 u8 reserved_at_10[0x10]; 10763 10764 u8 entropy_force_cap[0x1]; 10765 u8 entropy_calc_cap[0x1]; 10766 u8 entropy_gre_calc_cap[0x1]; 10767 u8 reserved_at_23[0xf]; 10768 u8 rx_ts_over_crc_cap[0x1]; 10769 u8 reserved_at_33[0xb]; 10770 u8 fcs_cap[0x1]; 10771 u8 reserved_at_3f[0x1]; 10772 10773 u8 entropy_force[0x1]; 10774 u8 entropy_calc[0x1]; 10775 u8 entropy_gre_calc[0x1]; 10776 u8 reserved_at_43[0xf]; 10777 u8 rx_ts_over_crc[0x1]; 10778 u8 reserved_at_53[0xb]; 10779 u8 fcs_chk[0x1]; 10780 u8 reserved_at_5f[0x1]; 10781 }; 10782 10783 struct mlx5_ifc_lane_2_module_mapping_bits { 10784 u8 reserved_at_0[0x4]; 10785 u8 rx_lane[0x4]; 10786 u8 reserved_at_8[0x4]; 10787 u8 tx_lane[0x4]; 10788 u8 reserved_at_10[0x8]; 10789 u8 module[0x8]; 10790 }; 10791 10792 struct mlx5_ifc_bufferx_reg_bits { 10793 u8 reserved_at_0[0x6]; 10794 u8 lossy[0x1]; 10795 u8 epsb[0x1]; 10796 u8 reserved_at_8[0x8]; 10797 u8 size[0x10]; 10798 10799 u8 xoff_threshold[0x10]; 10800 u8 xon_threshold[0x10]; 10801 }; 10802 10803 struct mlx5_ifc_set_node_in_bits { 10804 u8 node_description[64][0x8]; 10805 }; 10806 10807 struct mlx5_ifc_register_power_settings_bits { 10808 u8 reserved_at_0[0x18]; 10809 u8 power_settings_level[0x8]; 10810 10811 u8 reserved_at_20[0x60]; 10812 }; 10813 10814 struct mlx5_ifc_register_host_endianness_bits { 10815 u8 he[0x1]; 10816 u8 reserved_at_1[0x1f]; 10817 10818 u8 reserved_at_20[0x60]; 10819 }; 10820 10821 struct mlx5_ifc_umr_pointer_desc_argument_bits { 10822 u8 reserved_at_0[0x20]; 10823 10824 u8 mkey[0x20]; 10825 10826 u8 addressh_63_32[0x20]; 10827 10828 u8 addressl_31_0[0x20]; 10829 }; 10830 10831 struct mlx5_ifc_ud_adrs_vector_bits { 10832 u8 dc_key[0x40]; 10833 10834 u8 ext[0x1]; 10835 u8 reserved_at_41[0x7]; 10836 u8 destination_qp_dct[0x18]; 10837 10838 u8 static_rate[0x4]; 10839 u8 sl_eth_prio[0x4]; 10840 u8 fl[0x1]; 10841 u8 mlid[0x7]; 10842 u8 rlid_udp_sport[0x10]; 10843 10844 u8 reserved_at_80[0x20]; 10845 10846 u8 rmac_47_16[0x20]; 10847 10848 u8 rmac_15_0[0x10]; 10849 u8 tclass[0x8]; 10850 u8 hop_limit[0x8]; 10851 10852 u8 reserved_at_e0[0x1]; 10853 u8 grh[0x1]; 10854 u8 reserved_at_e2[0x2]; 10855 u8 src_addr_index[0x8]; 10856 u8 flow_label[0x14]; 10857 10858 u8 rgid_rip[16][0x8]; 10859 }; 10860 10861 struct mlx5_ifc_pages_req_event_bits { 10862 u8 reserved_at_0[0x10]; 10863 u8 function_id[0x10]; 10864 10865 u8 num_pages[0x20]; 10866 10867 u8 reserved_at_40[0xa0]; 10868 }; 10869 10870 struct mlx5_ifc_eqe_bits { 10871 u8 reserved_at_0[0x8]; 10872 u8 event_type[0x8]; 10873 u8 reserved_at_10[0x8]; 10874 u8 event_sub_type[0x8]; 10875 10876 u8 reserved_at_20[0xe0]; 10877 10878 union mlx5_ifc_event_auto_bits event_data; 10879 10880 u8 reserved_at_1e0[0x10]; 10881 u8 signature[0x8]; 10882 u8 reserved_at_1f8[0x7]; 10883 u8 owner[0x1]; 10884 }; 10885 10886 enum { 10887 MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7, 10888 }; 10889 10890 struct mlx5_ifc_cmd_queue_entry_bits { 10891 u8 type[0x8]; 10892 u8 reserved_at_8[0x18]; 10893 10894 u8 input_length[0x20]; 10895 10896 u8 input_mailbox_pointer_63_32[0x20]; 10897 10898 u8 input_mailbox_pointer_31_9[0x17]; 10899 u8 reserved_at_77[0x9]; 10900 10901 u8 command_input_inline_data[16][0x8]; 10902 10903 u8 command_output_inline_data[16][0x8]; 10904 10905 u8 output_mailbox_pointer_63_32[0x20]; 10906 10907 u8 output_mailbox_pointer_31_9[0x17]; 10908 u8 reserved_at_1b7[0x9]; 10909 10910 u8 output_length[0x20]; 10911 10912 u8 token[0x8]; 10913 u8 signature[0x8]; 10914 u8 reserved_at_1f0[0x8]; 10915 u8 status[0x7]; 10916 u8 ownership[0x1]; 10917 }; 10918 10919 struct mlx5_ifc_cmd_out_bits { 10920 u8 status[0x8]; 10921 u8 reserved_at_8[0x18]; 10922 10923 u8 syndrome[0x20]; 10924 10925 u8 command_output[0x20]; 10926 }; 10927 10928 struct mlx5_ifc_cmd_in_bits { 10929 u8 opcode[0x10]; 10930 u8 reserved_at_10[0x10]; 10931 10932 u8 reserved_at_20[0x10]; 10933 u8 op_mod[0x10]; 10934 10935 u8 command[][0x20]; 10936 }; 10937 10938 struct mlx5_ifc_cmd_if_box_bits { 10939 u8 mailbox_data[512][0x8]; 10940 10941 u8 reserved_at_1000[0x180]; 10942 10943 u8 next_pointer_63_32[0x20]; 10944 10945 u8 next_pointer_31_10[0x16]; 10946 u8 reserved_at_11b6[0xa]; 10947 10948 u8 block_number[0x20]; 10949 10950 u8 reserved_at_11e0[0x8]; 10951 u8 token[0x8]; 10952 u8 ctrl_signature[0x8]; 10953 u8 signature[0x8]; 10954 }; 10955 10956 struct mlx5_ifc_mtt_bits { 10957 u8 ptag_63_32[0x20]; 10958 10959 u8 ptag_31_8[0x18]; 10960 u8 reserved_at_38[0x6]; 10961 u8 wr_en[0x1]; 10962 u8 rd_en[0x1]; 10963 }; 10964 10965 struct mlx5_ifc_query_wol_rol_out_bits { 10966 u8 status[0x8]; 10967 u8 reserved_at_8[0x18]; 10968 10969 u8 syndrome[0x20]; 10970 10971 u8 reserved_at_40[0x10]; 10972 u8 rol_mode[0x8]; 10973 u8 wol_mode[0x8]; 10974 10975 u8 reserved_at_60[0x20]; 10976 }; 10977 10978 struct mlx5_ifc_query_wol_rol_in_bits { 10979 u8 opcode[0x10]; 10980 u8 reserved_at_10[0x10]; 10981 10982 u8 reserved_at_20[0x10]; 10983 u8 op_mod[0x10]; 10984 10985 u8 reserved_at_40[0x40]; 10986 }; 10987 10988 struct mlx5_ifc_set_wol_rol_out_bits { 10989 u8 status[0x8]; 10990 u8 reserved_at_8[0x18]; 10991 10992 u8 syndrome[0x20]; 10993 10994 u8 reserved_at_40[0x40]; 10995 }; 10996 10997 struct mlx5_ifc_set_wol_rol_in_bits { 10998 u8 opcode[0x10]; 10999 u8 reserved_at_10[0x10]; 11000 11001 u8 reserved_at_20[0x10]; 11002 u8 op_mod[0x10]; 11003 11004 u8 rol_mode_valid[0x1]; 11005 u8 wol_mode_valid[0x1]; 11006 u8 reserved_at_42[0xe]; 11007 u8 rol_mode[0x8]; 11008 u8 wol_mode[0x8]; 11009 11010 u8 reserved_at_60[0x20]; 11011 }; 11012 11013 enum { 11014 MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0, 11015 MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1, 11016 MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2, 11017 MLX5_INITIAL_SEG_NIC_INTERFACE_SW_RESET = 0x7, 11018 }; 11019 11020 enum { 11021 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0, 11022 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1, 11023 MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2, 11024 }; 11025 11026 enum { 11027 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR = 0x1, 11028 MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC = 0x7, 11029 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR = 0x8, 11030 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR = 0x9, 11031 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR = 0xa, 11032 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR = 0xb, 11033 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN = 0xc, 11034 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR = 0xd, 11035 MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV = 0xe, 11036 MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR = 0xf, 11037 MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR = 0x10, 11038 MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PCI_POISONED_ERR = 0x12, 11039 }; 11040 11041 struct mlx5_ifc_initial_seg_bits { 11042 u8 fw_rev_minor[0x10]; 11043 u8 fw_rev_major[0x10]; 11044 11045 u8 cmd_interface_rev[0x10]; 11046 u8 fw_rev_subminor[0x10]; 11047 11048 u8 reserved_at_40[0x40]; 11049 11050 u8 cmdq_phy_addr_63_32[0x20]; 11051 11052 u8 cmdq_phy_addr_31_12[0x14]; 11053 u8 reserved_at_b4[0x2]; 11054 u8 nic_interface[0x2]; 11055 u8 log_cmdq_size[0x4]; 11056 u8 log_cmdq_stride[0x4]; 11057 11058 u8 command_doorbell_vector[0x20]; 11059 11060 u8 reserved_at_e0[0xf00]; 11061 11062 u8 initializing[0x1]; 11063 u8 reserved_at_fe1[0x4]; 11064 u8 nic_interface_supported[0x3]; 11065 u8 embedded_cpu[0x1]; 11066 u8 reserved_at_fe9[0x17]; 11067 11068 struct mlx5_ifc_health_buffer_bits health_buffer; 11069 11070 u8 no_dram_nic_offset[0x20]; 11071 11072 u8 reserved_at_1220[0x6e40]; 11073 11074 u8 reserved_at_8060[0x1f]; 11075 u8 clear_int[0x1]; 11076 11077 u8 health_syndrome[0x8]; 11078 u8 health_counter[0x18]; 11079 11080 u8 reserved_at_80a0[0x17fc0]; 11081 }; 11082 11083 struct mlx5_ifc_mtpps_reg_bits { 11084 u8 reserved_at_0[0xc]; 11085 u8 cap_number_of_pps_pins[0x4]; 11086 u8 reserved_at_10[0x4]; 11087 u8 cap_max_num_of_pps_in_pins[0x4]; 11088 u8 reserved_at_18[0x4]; 11089 u8 cap_max_num_of_pps_out_pins[0x4]; 11090 11091 u8 reserved_at_20[0x13]; 11092 u8 cap_log_min_npps_period[0x5]; 11093 u8 reserved_at_38[0x3]; 11094 u8 cap_log_min_out_pulse_duration_ns[0x5]; 11095 11096 u8 reserved_at_40[0x4]; 11097 u8 cap_pin_3_mode[0x4]; 11098 u8 reserved_at_48[0x4]; 11099 u8 cap_pin_2_mode[0x4]; 11100 u8 reserved_at_50[0x4]; 11101 u8 cap_pin_1_mode[0x4]; 11102 u8 reserved_at_58[0x4]; 11103 u8 cap_pin_0_mode[0x4]; 11104 11105 u8 reserved_at_60[0x4]; 11106 u8 cap_pin_7_mode[0x4]; 11107 u8 reserved_at_68[0x4]; 11108 u8 cap_pin_6_mode[0x4]; 11109 u8 reserved_at_70[0x4]; 11110 u8 cap_pin_5_mode[0x4]; 11111 u8 reserved_at_78[0x4]; 11112 u8 cap_pin_4_mode[0x4]; 11113 11114 u8 field_select[0x20]; 11115 u8 reserved_at_a0[0x20]; 11116 11117 u8 npps_period[0x40]; 11118 11119 u8 enable[0x1]; 11120 u8 reserved_at_101[0xb]; 11121 u8 pattern[0x4]; 11122 u8 reserved_at_110[0x4]; 11123 u8 pin_mode[0x4]; 11124 u8 pin[0x8]; 11125 11126 u8 reserved_at_120[0x2]; 11127 u8 out_pulse_duration_ns[0x1e]; 11128 11129 u8 time_stamp[0x40]; 11130 11131 u8 out_pulse_duration[0x10]; 11132 u8 out_periodic_adjustment[0x10]; 11133 u8 enhanced_out_periodic_adjustment[0x20]; 11134 11135 u8 reserved_at_1c0[0x20]; 11136 }; 11137 11138 struct mlx5_ifc_mtppse_reg_bits { 11139 u8 reserved_at_0[0x18]; 11140 u8 pin[0x8]; 11141 u8 event_arm[0x1]; 11142 u8 reserved_at_21[0x1b]; 11143 u8 event_generation_mode[0x4]; 11144 u8 reserved_at_40[0x40]; 11145 }; 11146 11147 struct mlx5_ifc_mcqs_reg_bits { 11148 u8 last_index_flag[0x1]; 11149 u8 reserved_at_1[0x7]; 11150 u8 fw_device[0x8]; 11151 u8 component_index[0x10]; 11152 11153 u8 reserved_at_20[0x10]; 11154 u8 identifier[0x10]; 11155 11156 u8 reserved_at_40[0x17]; 11157 u8 component_status[0x5]; 11158 u8 component_update_state[0x4]; 11159 11160 u8 last_update_state_changer_type[0x4]; 11161 u8 last_update_state_changer_host_id[0x4]; 11162 u8 reserved_at_68[0x18]; 11163 }; 11164 11165 struct mlx5_ifc_mcqi_cap_bits { 11166 u8 supported_info_bitmask[0x20]; 11167 11168 u8 component_size[0x20]; 11169 11170 u8 max_component_size[0x20]; 11171 11172 u8 log_mcda_word_size[0x4]; 11173 u8 reserved_at_64[0xc]; 11174 u8 mcda_max_write_size[0x10]; 11175 11176 u8 rd_en[0x1]; 11177 u8 reserved_at_81[0x1]; 11178 u8 match_chip_id[0x1]; 11179 u8 match_psid[0x1]; 11180 u8 check_user_timestamp[0x1]; 11181 u8 match_base_guid_mac[0x1]; 11182 u8 reserved_at_86[0x1a]; 11183 }; 11184 11185 struct mlx5_ifc_mcqi_version_bits { 11186 u8 reserved_at_0[0x2]; 11187 u8 build_time_valid[0x1]; 11188 u8 user_defined_time_valid[0x1]; 11189 u8 reserved_at_4[0x14]; 11190 u8 version_string_length[0x8]; 11191 11192 u8 version[0x20]; 11193 11194 u8 build_time[0x40]; 11195 11196 u8 user_defined_time[0x40]; 11197 11198 u8 build_tool_version[0x20]; 11199 11200 u8 reserved_at_e0[0x20]; 11201 11202 u8 version_string[92][0x8]; 11203 }; 11204 11205 struct mlx5_ifc_mcqi_activation_method_bits { 11206 u8 pending_server_ac_power_cycle[0x1]; 11207 u8 pending_server_dc_power_cycle[0x1]; 11208 u8 pending_server_reboot[0x1]; 11209 u8 pending_fw_reset[0x1]; 11210 u8 auto_activate[0x1]; 11211 u8 all_hosts_sync[0x1]; 11212 u8 device_hw_reset[0x1]; 11213 u8 reserved_at_7[0x19]; 11214 }; 11215 11216 union mlx5_ifc_mcqi_reg_data_bits { 11217 struct mlx5_ifc_mcqi_cap_bits mcqi_caps; 11218 struct mlx5_ifc_mcqi_version_bits mcqi_version; 11219 struct mlx5_ifc_mcqi_activation_method_bits mcqi_activation_mathod; 11220 }; 11221 11222 struct mlx5_ifc_mcqi_reg_bits { 11223 u8 read_pending_component[0x1]; 11224 u8 reserved_at_1[0xf]; 11225 u8 component_index[0x10]; 11226 11227 u8 reserved_at_20[0x20]; 11228 11229 u8 reserved_at_40[0x1b]; 11230 u8 info_type[0x5]; 11231 11232 u8 info_size[0x20]; 11233 11234 u8 offset[0x20]; 11235 11236 u8 reserved_at_a0[0x10]; 11237 u8 data_size[0x10]; 11238 11239 union mlx5_ifc_mcqi_reg_data_bits data[]; 11240 }; 11241 11242 struct mlx5_ifc_mcc_reg_bits { 11243 u8 reserved_at_0[0x4]; 11244 u8 time_elapsed_since_last_cmd[0xc]; 11245 u8 reserved_at_10[0x8]; 11246 u8 instruction[0x8]; 11247 11248 u8 reserved_at_20[0x10]; 11249 u8 component_index[0x10]; 11250 11251 u8 reserved_at_40[0x8]; 11252 u8 update_handle[0x18]; 11253 11254 u8 handle_owner_type[0x4]; 11255 u8 handle_owner_host_id[0x4]; 11256 u8 reserved_at_68[0x1]; 11257 u8 control_progress[0x7]; 11258 u8 error_code[0x8]; 11259 u8 reserved_at_78[0x4]; 11260 u8 control_state[0x4]; 11261 11262 u8 component_size[0x20]; 11263 11264 u8 reserved_at_a0[0x60]; 11265 }; 11266 11267 struct mlx5_ifc_mcda_reg_bits { 11268 u8 reserved_at_0[0x8]; 11269 u8 update_handle[0x18]; 11270 11271 u8 offset[0x20]; 11272 11273 u8 reserved_at_40[0x10]; 11274 u8 size[0x10]; 11275 11276 u8 reserved_at_60[0x20]; 11277 11278 u8 data[][0x20]; 11279 }; 11280 11281 enum { 11282 MLX5_MFRL_REG_PCI_RESET_METHOD_LINK_TOGGLE = 0, 11283 MLX5_MFRL_REG_PCI_RESET_METHOD_HOT_RESET = 1, 11284 }; 11285 11286 enum { 11287 MLX5_MFRL_REG_RESET_STATE_IDLE = 0, 11288 MLX5_MFRL_REG_RESET_STATE_IN_NEGOTIATION = 1, 11289 MLX5_MFRL_REG_RESET_STATE_RESET_IN_PROGRESS = 2, 11290 MLX5_MFRL_REG_RESET_STATE_NEG_TIMEOUT = 3, 11291 MLX5_MFRL_REG_RESET_STATE_NACK = 4, 11292 MLX5_MFRL_REG_RESET_STATE_UNLOAD_TIMEOUT = 5, 11293 }; 11294 11295 enum { 11296 MLX5_MFRL_REG_RESET_TYPE_FULL_CHIP = BIT(0), 11297 MLX5_MFRL_REG_RESET_TYPE_NET_PORT_ALIVE = BIT(1), 11298 }; 11299 11300 enum { 11301 MLX5_MFRL_REG_RESET_LEVEL0 = BIT(0), 11302 MLX5_MFRL_REG_RESET_LEVEL3 = BIT(3), 11303 MLX5_MFRL_REG_RESET_LEVEL6 = BIT(6), 11304 }; 11305 11306 struct mlx5_ifc_mfrl_reg_bits { 11307 u8 reserved_at_0[0x20]; 11308 11309 u8 reserved_at_20[0x2]; 11310 u8 pci_sync_for_fw_update_start[0x1]; 11311 u8 pci_sync_for_fw_update_resp[0x2]; 11312 u8 rst_type_sel[0x3]; 11313 u8 pci_reset_req_method[0x3]; 11314 u8 reserved_at_2b[0x1]; 11315 u8 reset_state[0x4]; 11316 u8 reset_type[0x8]; 11317 u8 reset_level[0x8]; 11318 }; 11319 11320 struct mlx5_ifc_mirc_reg_bits { 11321 u8 reserved_at_0[0x18]; 11322 u8 status_code[0x8]; 11323 11324 u8 reserved_at_20[0x20]; 11325 }; 11326 11327 struct mlx5_ifc_pddr_monitor_opcode_bits { 11328 u8 reserved_at_0[0x10]; 11329 u8 monitor_opcode[0x10]; 11330 }; 11331 11332 union mlx5_ifc_pddr_troubleshooting_page_status_opcode_auto_bits { 11333 struct mlx5_ifc_pddr_monitor_opcode_bits pddr_monitor_opcode; 11334 u8 reserved_at_0[0x20]; 11335 }; 11336 11337 enum { 11338 /* Monitor opcodes */ 11339 MLX5_PDDR_REG_TRBLSH_GROUP_OPCODE_MONITOR = 0x0, 11340 }; 11341 11342 struct mlx5_ifc_pddr_troubleshooting_page_bits { 11343 u8 reserved_at_0[0x10]; 11344 u8 group_opcode[0x10]; 11345 11346 union mlx5_ifc_pddr_troubleshooting_page_status_opcode_auto_bits status_opcode; 11347 11348 u8 reserved_at_40[0x20]; 11349 11350 u8 status_message[59][0x20]; 11351 }; 11352 11353 union mlx5_ifc_pddr_reg_page_data_auto_bits { 11354 struct mlx5_ifc_pddr_troubleshooting_page_bits pddr_troubleshooting_page; 11355 u8 reserved_at_0[0x7c0]; 11356 }; 11357 11358 enum { 11359 MLX5_PDDR_REG_PAGE_SELECT_TROUBLESHOOTING_INFO_PAGE = 0x1, 11360 }; 11361 11362 struct mlx5_ifc_pddr_reg_bits { 11363 u8 reserved_at_0[0x8]; 11364 u8 local_port[0x8]; 11365 u8 pnat[0x2]; 11366 u8 reserved_at_12[0xe]; 11367 11368 u8 reserved_at_20[0x18]; 11369 u8 page_select[0x8]; 11370 11371 union mlx5_ifc_pddr_reg_page_data_auto_bits page_data; 11372 }; 11373 11374 struct mlx5_ifc_mrtc_reg_bits { 11375 u8 time_synced[0x1]; 11376 u8 reserved_at_1[0x1f]; 11377 11378 u8 reserved_at_20[0x20]; 11379 11380 u8 time_h[0x20]; 11381 11382 u8 time_l[0x20]; 11383 }; 11384 11385 struct mlx5_ifc_mtcap_reg_bits { 11386 u8 reserved_at_0[0x19]; 11387 u8 sensor_count[0x7]; 11388 11389 u8 reserved_at_20[0x20]; 11390 11391 u8 sensor_map[0x40]; 11392 }; 11393 11394 struct mlx5_ifc_mtmp_reg_bits { 11395 u8 reserved_at_0[0x14]; 11396 u8 sensor_index[0xc]; 11397 11398 u8 reserved_at_20[0x10]; 11399 u8 temperature[0x10]; 11400 11401 u8 mte[0x1]; 11402 u8 mtr[0x1]; 11403 u8 reserved_at_42[0xe]; 11404 u8 max_temperature[0x10]; 11405 11406 u8 tee[0x2]; 11407 u8 reserved_at_62[0xe]; 11408 u8 temp_threshold_hi[0x10]; 11409 11410 u8 reserved_at_80[0x10]; 11411 u8 temp_threshold_lo[0x10]; 11412 11413 u8 reserved_at_a0[0x20]; 11414 11415 u8 sensor_name_hi[0x20]; 11416 u8 sensor_name_lo[0x20]; 11417 }; 11418 11419 struct mlx5_ifc_mtptm_reg_bits { 11420 u8 reserved_at_0[0x10]; 11421 u8 psta[0x1]; 11422 u8 reserved_at_11[0xf]; 11423 11424 u8 reserved_at_20[0x60]; 11425 }; 11426 11427 enum { 11428 MLX5_MTCTR_REQUEST_NOP = 0x0, 11429 MLX5_MTCTR_REQUEST_PTM_ROOT_CLOCK = 0x1, 11430 MLX5_MTCTR_REQUEST_FREE_RUNNING_COUNTER = 0x2, 11431 MLX5_MTCTR_REQUEST_REAL_TIME_CLOCK = 0x3, 11432 }; 11433 11434 struct mlx5_ifc_mtctr_reg_bits { 11435 u8 first_clock_timestamp_request[0x8]; 11436 u8 second_clock_timestamp_request[0x8]; 11437 u8 reserved_at_10[0x10]; 11438 11439 u8 first_clock_valid[0x1]; 11440 u8 second_clock_valid[0x1]; 11441 u8 reserved_at_22[0x1e]; 11442 11443 u8 first_clock_timestamp[0x40]; 11444 u8 second_clock_timestamp[0x40]; 11445 }; 11446 11447 union mlx5_ifc_ports_control_registers_document_bits { 11448 struct mlx5_ifc_bufferx_reg_bits bufferx_reg; 11449 struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout; 11450 struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout; 11451 struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout; 11452 struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout; 11453 struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout; 11454 struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout; 11455 struct mlx5_ifc_eth_per_tc_prio_grp_data_layout_bits eth_per_tc_prio_grp_data_layout; 11456 struct mlx5_ifc_eth_per_tc_congest_prio_grp_data_layout_bits eth_per_tc_congest_prio_grp_data_layout; 11457 struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping; 11458 struct mlx5_ifc_pamp_reg_bits pamp_reg; 11459 struct mlx5_ifc_paos_reg_bits paos_reg; 11460 struct mlx5_ifc_pcap_reg_bits pcap_reg; 11461 struct mlx5_ifc_pddr_monitor_opcode_bits pddr_monitor_opcode; 11462 struct mlx5_ifc_pddr_reg_bits pddr_reg; 11463 struct mlx5_ifc_pddr_troubleshooting_page_bits pddr_troubleshooting_page; 11464 struct mlx5_ifc_peir_reg_bits peir_reg; 11465 struct mlx5_ifc_pelc_reg_bits pelc_reg; 11466 struct mlx5_ifc_pfcc_reg_bits pfcc_reg; 11467 struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout; 11468 struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs; 11469 struct mlx5_ifc_pifr_reg_bits pifr_reg; 11470 struct mlx5_ifc_pipg_reg_bits pipg_reg; 11471 struct mlx5_ifc_plbf_reg_bits plbf_reg; 11472 struct mlx5_ifc_plib_reg_bits plib_reg; 11473 struct mlx5_ifc_plpc_reg_bits plpc_reg; 11474 struct mlx5_ifc_pmaos_reg_bits pmaos_reg; 11475 struct mlx5_ifc_pmlp_reg_bits pmlp_reg; 11476 struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg; 11477 struct mlx5_ifc_pmpc_reg_bits pmpc_reg; 11478 struct mlx5_ifc_pmpe_reg_bits pmpe_reg; 11479 struct mlx5_ifc_pmpr_reg_bits pmpr_reg; 11480 struct mlx5_ifc_pmtu_reg_bits pmtu_reg; 11481 struct mlx5_ifc_ppad_reg_bits ppad_reg; 11482 struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg; 11483 struct mlx5_ifc_mpein_reg_bits mpein_reg; 11484 struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg; 11485 struct mlx5_ifc_pplm_reg_bits pplm_reg; 11486 struct mlx5_ifc_pplr_reg_bits pplr_reg; 11487 struct mlx5_ifc_ppsc_reg_bits ppsc_reg; 11488 struct mlx5_ifc_pqdr_reg_bits pqdr_reg; 11489 struct mlx5_ifc_pspa_reg_bits pspa_reg; 11490 struct mlx5_ifc_ptas_reg_bits ptas_reg; 11491 struct mlx5_ifc_ptys_reg_bits ptys_reg; 11492 struct mlx5_ifc_mlcr_reg_bits mlcr_reg; 11493 struct mlx5_ifc_pude_reg_bits pude_reg; 11494 struct mlx5_ifc_pvlc_reg_bits pvlc_reg; 11495 struct mlx5_ifc_slrg_reg_bits slrg_reg; 11496 struct mlx5_ifc_sltp_reg_bits sltp_reg; 11497 struct mlx5_ifc_mtpps_reg_bits mtpps_reg; 11498 struct mlx5_ifc_mtppse_reg_bits mtppse_reg; 11499 struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg; 11500 struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits; 11501 struct mlx5_ifc_fpga_cap_bits fpga_cap_bits; 11502 struct mlx5_ifc_mcqi_reg_bits mcqi_reg; 11503 struct mlx5_ifc_mcc_reg_bits mcc_reg; 11504 struct mlx5_ifc_mcda_reg_bits mcda_reg; 11505 struct mlx5_ifc_mirc_reg_bits mirc_reg; 11506 struct mlx5_ifc_mfrl_reg_bits mfrl_reg; 11507 struct mlx5_ifc_mtutc_reg_bits mtutc_reg; 11508 struct mlx5_ifc_mrtc_reg_bits mrtc_reg; 11509 struct mlx5_ifc_mtcap_reg_bits mtcap_reg; 11510 struct mlx5_ifc_mtmp_reg_bits mtmp_reg; 11511 struct mlx5_ifc_mtptm_reg_bits mtptm_reg; 11512 struct mlx5_ifc_mtctr_reg_bits mtctr_reg; 11513 u8 reserved_at_0[0x60e0]; 11514 }; 11515 11516 union mlx5_ifc_debug_enhancements_document_bits { 11517 struct mlx5_ifc_health_buffer_bits health_buffer; 11518 u8 reserved_at_0[0x200]; 11519 }; 11520 11521 union mlx5_ifc_uplink_pci_interface_document_bits { 11522 struct mlx5_ifc_initial_seg_bits initial_seg; 11523 u8 reserved_at_0[0x20060]; 11524 }; 11525 11526 struct mlx5_ifc_set_flow_table_root_out_bits { 11527 u8 status[0x8]; 11528 u8 reserved_at_8[0x18]; 11529 11530 u8 syndrome[0x20]; 11531 11532 u8 reserved_at_40[0x40]; 11533 }; 11534 11535 struct mlx5_ifc_set_flow_table_root_in_bits { 11536 u8 opcode[0x10]; 11537 u8 reserved_at_10[0x10]; 11538 11539 u8 reserved_at_20[0x10]; 11540 u8 op_mod[0x10]; 11541 11542 u8 other_vport[0x1]; 11543 u8 reserved_at_41[0xf]; 11544 u8 vport_number[0x10]; 11545 11546 u8 reserved_at_60[0x20]; 11547 11548 u8 table_type[0x8]; 11549 u8 reserved_at_88[0x7]; 11550 u8 table_of_other_vport[0x1]; 11551 u8 table_vport_number[0x10]; 11552 11553 u8 reserved_at_a0[0x8]; 11554 u8 table_id[0x18]; 11555 11556 u8 reserved_at_c0[0x8]; 11557 u8 underlay_qpn[0x18]; 11558 u8 table_eswitch_owner_vhca_id_valid[0x1]; 11559 u8 reserved_at_e1[0xf]; 11560 u8 table_eswitch_owner_vhca_id[0x10]; 11561 u8 reserved_at_100[0x100]; 11562 }; 11563 11564 enum { 11565 MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = (1UL << 0), 11566 MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15), 11567 }; 11568 11569 struct mlx5_ifc_modify_flow_table_out_bits { 11570 u8 status[0x8]; 11571 u8 reserved_at_8[0x18]; 11572 11573 u8 syndrome[0x20]; 11574 11575 u8 reserved_at_40[0x40]; 11576 }; 11577 11578 struct mlx5_ifc_modify_flow_table_in_bits { 11579 u8 opcode[0x10]; 11580 u8 reserved_at_10[0x10]; 11581 11582 u8 reserved_at_20[0x10]; 11583 u8 op_mod[0x10]; 11584 11585 u8 other_vport[0x1]; 11586 u8 reserved_at_41[0xf]; 11587 u8 vport_number[0x10]; 11588 11589 u8 reserved_at_60[0x10]; 11590 u8 modify_field_select[0x10]; 11591 11592 u8 table_type[0x8]; 11593 u8 reserved_at_88[0x18]; 11594 11595 u8 reserved_at_a0[0x8]; 11596 u8 table_id[0x18]; 11597 11598 struct mlx5_ifc_flow_table_context_bits flow_table_context; 11599 }; 11600 11601 struct mlx5_ifc_ets_tcn_config_reg_bits { 11602 u8 g[0x1]; 11603 u8 b[0x1]; 11604 u8 r[0x1]; 11605 u8 reserved_at_3[0x9]; 11606 u8 group[0x4]; 11607 u8 reserved_at_10[0x9]; 11608 u8 bw_allocation[0x7]; 11609 11610 u8 reserved_at_20[0xc]; 11611 u8 max_bw_units[0x4]; 11612 u8 reserved_at_30[0x8]; 11613 u8 max_bw_value[0x8]; 11614 }; 11615 11616 struct mlx5_ifc_ets_global_config_reg_bits { 11617 u8 reserved_at_0[0x2]; 11618 u8 r[0x1]; 11619 u8 reserved_at_3[0x1d]; 11620 11621 u8 reserved_at_20[0xc]; 11622 u8 max_bw_units[0x4]; 11623 u8 reserved_at_30[0x8]; 11624 u8 max_bw_value[0x8]; 11625 }; 11626 11627 struct mlx5_ifc_qetc_reg_bits { 11628 u8 reserved_at_0[0x8]; 11629 u8 port_number[0x8]; 11630 u8 reserved_at_10[0x30]; 11631 11632 struct mlx5_ifc_ets_tcn_config_reg_bits tc_configuration[0x8]; 11633 struct mlx5_ifc_ets_global_config_reg_bits global_configuration; 11634 }; 11635 11636 struct mlx5_ifc_qpdpm_dscp_reg_bits { 11637 u8 e[0x1]; 11638 u8 reserved_at_01[0x0b]; 11639 u8 prio[0x04]; 11640 }; 11641 11642 struct mlx5_ifc_qpdpm_reg_bits { 11643 u8 reserved_at_0[0x8]; 11644 u8 local_port[0x8]; 11645 u8 reserved_at_10[0x10]; 11646 struct mlx5_ifc_qpdpm_dscp_reg_bits dscp[64]; 11647 }; 11648 11649 struct mlx5_ifc_qpts_reg_bits { 11650 u8 reserved_at_0[0x8]; 11651 u8 local_port[0x8]; 11652 u8 reserved_at_10[0x2d]; 11653 u8 trust_state[0x3]; 11654 }; 11655 11656 struct mlx5_ifc_pptb_reg_bits { 11657 u8 reserved_at_0[0x2]; 11658 u8 mm[0x2]; 11659 u8 reserved_at_4[0x4]; 11660 u8 local_port[0x8]; 11661 u8 reserved_at_10[0x6]; 11662 u8 cm[0x1]; 11663 u8 um[0x1]; 11664 u8 pm[0x8]; 11665 11666 u8 prio_x_buff[0x20]; 11667 11668 u8 pm_msb[0x8]; 11669 u8 reserved_at_48[0x10]; 11670 u8 ctrl_buff[0x4]; 11671 u8 untagged_buff[0x4]; 11672 }; 11673 11674 struct mlx5_ifc_sbcam_reg_bits { 11675 u8 reserved_at_0[0x8]; 11676 u8 feature_group[0x8]; 11677 u8 reserved_at_10[0x8]; 11678 u8 access_reg_group[0x8]; 11679 11680 u8 reserved_at_20[0x20]; 11681 11682 u8 sb_access_reg_cap_mask[4][0x20]; 11683 11684 u8 reserved_at_c0[0x80]; 11685 11686 u8 sb_feature_cap_mask[4][0x20]; 11687 11688 u8 reserved_at_1c0[0x40]; 11689 11690 u8 cap_total_buffer_size[0x20]; 11691 11692 u8 cap_cell_size[0x10]; 11693 u8 cap_max_pg_buffers[0x8]; 11694 u8 cap_num_pool_supported[0x8]; 11695 11696 u8 reserved_at_240[0x8]; 11697 u8 cap_sbsr_stat_size[0x8]; 11698 u8 cap_max_tclass_data[0x8]; 11699 u8 cap_max_cpu_ingress_tclass_sb[0x8]; 11700 }; 11701 11702 struct mlx5_ifc_pbmc_reg_bits { 11703 u8 reserved_at_0[0x8]; 11704 u8 local_port[0x8]; 11705 u8 reserved_at_10[0x10]; 11706 11707 u8 xoff_timer_value[0x10]; 11708 u8 xoff_refresh[0x10]; 11709 11710 u8 reserved_at_40[0x9]; 11711 u8 fullness_threshold[0x7]; 11712 u8 port_buffer_size[0x10]; 11713 11714 struct mlx5_ifc_bufferx_reg_bits buffer[10]; 11715 11716 u8 reserved_at_2e0[0x80]; 11717 }; 11718 11719 struct mlx5_ifc_sbpr_reg_bits { 11720 u8 desc[0x1]; 11721 u8 snap[0x1]; 11722 u8 reserved_at_2[0x4]; 11723 u8 dir[0x2]; 11724 u8 reserved_at_8[0x14]; 11725 u8 pool[0x4]; 11726 11727 u8 infi_size[0x1]; 11728 u8 reserved_at_21[0x7]; 11729 u8 size[0x18]; 11730 11731 u8 reserved_at_40[0x1c]; 11732 u8 mode[0x4]; 11733 11734 u8 reserved_at_60[0x8]; 11735 u8 buff_occupancy[0x18]; 11736 11737 u8 clr[0x1]; 11738 u8 reserved_at_81[0x7]; 11739 u8 max_buff_occupancy[0x18]; 11740 11741 u8 reserved_at_a0[0x8]; 11742 u8 ext_buff_occupancy[0x18]; 11743 }; 11744 11745 struct mlx5_ifc_sbcm_reg_bits { 11746 u8 desc[0x1]; 11747 u8 snap[0x1]; 11748 u8 reserved_at_2[0x6]; 11749 u8 local_port[0x8]; 11750 u8 pnat[0x2]; 11751 u8 pg_buff[0x6]; 11752 u8 reserved_at_18[0x6]; 11753 u8 dir[0x2]; 11754 11755 u8 reserved_at_20[0x1f]; 11756 u8 exc[0x1]; 11757 11758 u8 reserved_at_40[0x40]; 11759 11760 u8 reserved_at_80[0x8]; 11761 u8 buff_occupancy[0x18]; 11762 11763 u8 clr[0x1]; 11764 u8 reserved_at_a1[0x7]; 11765 u8 max_buff_occupancy[0x18]; 11766 11767 u8 reserved_at_c0[0x8]; 11768 u8 min_buff[0x18]; 11769 11770 u8 infi_max[0x1]; 11771 u8 reserved_at_e1[0x7]; 11772 u8 max_buff[0x18]; 11773 11774 u8 reserved_at_100[0x20]; 11775 11776 u8 reserved_at_120[0x1c]; 11777 u8 pool[0x4]; 11778 }; 11779 11780 struct mlx5_ifc_qtct_reg_bits { 11781 u8 reserved_at_0[0x8]; 11782 u8 port_number[0x8]; 11783 u8 reserved_at_10[0xd]; 11784 u8 prio[0x3]; 11785 11786 u8 reserved_at_20[0x1d]; 11787 u8 tclass[0x3]; 11788 }; 11789 11790 struct mlx5_ifc_mcia_reg_bits { 11791 u8 l[0x1]; 11792 u8 reserved_at_1[0x7]; 11793 u8 module[0x8]; 11794 u8 reserved_at_10[0x8]; 11795 u8 status[0x8]; 11796 11797 u8 i2c_device_address[0x8]; 11798 u8 page_number[0x8]; 11799 u8 device_address[0x10]; 11800 11801 u8 reserved_at_40[0x10]; 11802 u8 size[0x10]; 11803 11804 u8 reserved_at_60[0x20]; 11805 11806 u8 dword_0[0x20]; 11807 u8 dword_1[0x20]; 11808 u8 dword_2[0x20]; 11809 u8 dword_3[0x20]; 11810 u8 dword_4[0x20]; 11811 u8 dword_5[0x20]; 11812 u8 dword_6[0x20]; 11813 u8 dword_7[0x20]; 11814 u8 dword_8[0x20]; 11815 u8 dword_9[0x20]; 11816 u8 dword_10[0x20]; 11817 u8 dword_11[0x20]; 11818 }; 11819 11820 struct mlx5_ifc_dcbx_param_bits { 11821 u8 dcbx_cee_cap[0x1]; 11822 u8 dcbx_ieee_cap[0x1]; 11823 u8 dcbx_standby_cap[0x1]; 11824 u8 reserved_at_3[0x5]; 11825 u8 port_number[0x8]; 11826 u8 reserved_at_10[0xa]; 11827 u8 max_application_table_size[6]; 11828 u8 reserved_at_20[0x15]; 11829 u8 version_oper[0x3]; 11830 u8 reserved_at_38[5]; 11831 u8 version_admin[0x3]; 11832 u8 willing_admin[0x1]; 11833 u8 reserved_at_41[0x3]; 11834 u8 pfc_cap_oper[0x4]; 11835 u8 reserved_at_48[0x4]; 11836 u8 pfc_cap_admin[0x4]; 11837 u8 reserved_at_50[0x4]; 11838 u8 num_of_tc_oper[0x4]; 11839 u8 reserved_at_58[0x4]; 11840 u8 num_of_tc_admin[0x4]; 11841 u8 remote_willing[0x1]; 11842 u8 reserved_at_61[3]; 11843 u8 remote_pfc_cap[4]; 11844 u8 reserved_at_68[0x14]; 11845 u8 remote_num_of_tc[0x4]; 11846 u8 reserved_at_80[0x18]; 11847 u8 error[0x8]; 11848 u8 reserved_at_a0[0x160]; 11849 }; 11850 11851 enum { 11852 MLX5_LAG_PORT_SELECT_MODE_QUEUE_AFFINITY = 0, 11853 MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_FT = 1, 11854 MLX5_LAG_PORT_SELECT_MODE_PORT_SELECT_MPESW = 2, 11855 }; 11856 11857 struct mlx5_ifc_lagc_bits { 11858 u8 fdb_selection_mode[0x1]; 11859 u8 reserved_at_1[0x14]; 11860 u8 port_select_mode[0x3]; 11861 u8 reserved_at_18[0x5]; 11862 u8 lag_state[0x3]; 11863 11864 u8 reserved_at_20[0xc]; 11865 u8 active_port[0x4]; 11866 u8 reserved_at_30[0x4]; 11867 u8 tx_remap_affinity_2[0x4]; 11868 u8 reserved_at_38[0x4]; 11869 u8 tx_remap_affinity_1[0x4]; 11870 }; 11871 11872 struct mlx5_ifc_create_lag_out_bits { 11873 u8 status[0x8]; 11874 u8 reserved_at_8[0x18]; 11875 11876 u8 syndrome[0x20]; 11877 11878 u8 reserved_at_40[0x40]; 11879 }; 11880 11881 struct mlx5_ifc_create_lag_in_bits { 11882 u8 opcode[0x10]; 11883 u8 reserved_at_10[0x10]; 11884 11885 u8 reserved_at_20[0x10]; 11886 u8 op_mod[0x10]; 11887 11888 struct mlx5_ifc_lagc_bits ctx; 11889 }; 11890 11891 struct mlx5_ifc_modify_lag_out_bits { 11892 u8 status[0x8]; 11893 u8 reserved_at_8[0x18]; 11894 11895 u8 syndrome[0x20]; 11896 11897 u8 reserved_at_40[0x40]; 11898 }; 11899 11900 struct mlx5_ifc_modify_lag_in_bits { 11901 u8 opcode[0x10]; 11902 u8 reserved_at_10[0x10]; 11903 11904 u8 reserved_at_20[0x10]; 11905 u8 op_mod[0x10]; 11906 11907 u8 reserved_at_40[0x20]; 11908 u8 field_select[0x20]; 11909 11910 struct mlx5_ifc_lagc_bits ctx; 11911 }; 11912 11913 struct mlx5_ifc_query_lag_out_bits { 11914 u8 status[0x8]; 11915 u8 reserved_at_8[0x18]; 11916 11917 u8 syndrome[0x20]; 11918 11919 struct mlx5_ifc_lagc_bits ctx; 11920 }; 11921 11922 struct mlx5_ifc_query_lag_in_bits { 11923 u8 opcode[0x10]; 11924 u8 reserved_at_10[0x10]; 11925 11926 u8 reserved_at_20[0x10]; 11927 u8 op_mod[0x10]; 11928 11929 u8 reserved_at_40[0x40]; 11930 }; 11931 11932 struct mlx5_ifc_destroy_lag_out_bits { 11933 u8 status[0x8]; 11934 u8 reserved_at_8[0x18]; 11935 11936 u8 syndrome[0x20]; 11937 11938 u8 reserved_at_40[0x40]; 11939 }; 11940 11941 struct mlx5_ifc_destroy_lag_in_bits { 11942 u8 opcode[0x10]; 11943 u8 reserved_at_10[0x10]; 11944 11945 u8 reserved_at_20[0x10]; 11946 u8 op_mod[0x10]; 11947 11948 u8 reserved_at_40[0x40]; 11949 }; 11950 11951 struct mlx5_ifc_create_vport_lag_out_bits { 11952 u8 status[0x8]; 11953 u8 reserved_at_8[0x18]; 11954 11955 u8 syndrome[0x20]; 11956 11957 u8 reserved_at_40[0x40]; 11958 }; 11959 11960 struct mlx5_ifc_create_vport_lag_in_bits { 11961 u8 opcode[0x10]; 11962 u8 reserved_at_10[0x10]; 11963 11964 u8 reserved_at_20[0x10]; 11965 u8 op_mod[0x10]; 11966 11967 u8 reserved_at_40[0x40]; 11968 }; 11969 11970 struct mlx5_ifc_destroy_vport_lag_out_bits { 11971 u8 status[0x8]; 11972 u8 reserved_at_8[0x18]; 11973 11974 u8 syndrome[0x20]; 11975 11976 u8 reserved_at_40[0x40]; 11977 }; 11978 11979 struct mlx5_ifc_destroy_vport_lag_in_bits { 11980 u8 opcode[0x10]; 11981 u8 reserved_at_10[0x10]; 11982 11983 u8 reserved_at_20[0x10]; 11984 u8 op_mod[0x10]; 11985 11986 u8 reserved_at_40[0x40]; 11987 }; 11988 11989 enum { 11990 MLX5_MODIFY_MEMIC_OP_MOD_ALLOC, 11991 MLX5_MODIFY_MEMIC_OP_MOD_DEALLOC, 11992 }; 11993 11994 struct mlx5_ifc_modify_memic_in_bits { 11995 u8 opcode[0x10]; 11996 u8 uid[0x10]; 11997 11998 u8 reserved_at_20[0x10]; 11999 u8 op_mod[0x10]; 12000 12001 u8 reserved_at_40[0x20]; 12002 12003 u8 reserved_at_60[0x18]; 12004 u8 memic_operation_type[0x8]; 12005 12006 u8 memic_start_addr[0x40]; 12007 12008 u8 reserved_at_c0[0x140]; 12009 }; 12010 12011 struct mlx5_ifc_modify_memic_out_bits { 12012 u8 status[0x8]; 12013 u8 reserved_at_8[0x18]; 12014 12015 u8 syndrome[0x20]; 12016 12017 u8 reserved_at_40[0x40]; 12018 12019 u8 memic_operation_addr[0x40]; 12020 12021 u8 reserved_at_c0[0x140]; 12022 }; 12023 12024 struct mlx5_ifc_alloc_memic_in_bits { 12025 u8 opcode[0x10]; 12026 u8 reserved_at_10[0x10]; 12027 12028 u8 reserved_at_20[0x10]; 12029 u8 op_mod[0x10]; 12030 12031 u8 reserved_at_30[0x20]; 12032 12033 u8 reserved_at_40[0x18]; 12034 u8 log_memic_addr_alignment[0x8]; 12035 12036 u8 range_start_addr[0x40]; 12037 12038 u8 range_size[0x20]; 12039 12040 u8 memic_size[0x20]; 12041 }; 12042 12043 struct mlx5_ifc_alloc_memic_out_bits { 12044 u8 status[0x8]; 12045 u8 reserved_at_8[0x18]; 12046 12047 u8 syndrome[0x20]; 12048 12049 u8 memic_start_addr[0x40]; 12050 }; 12051 12052 struct mlx5_ifc_dealloc_memic_in_bits { 12053 u8 opcode[0x10]; 12054 u8 reserved_at_10[0x10]; 12055 12056 u8 reserved_at_20[0x10]; 12057 u8 op_mod[0x10]; 12058 12059 u8 reserved_at_40[0x40]; 12060 12061 u8 memic_start_addr[0x40]; 12062 12063 u8 memic_size[0x20]; 12064 12065 u8 reserved_at_e0[0x20]; 12066 }; 12067 12068 struct mlx5_ifc_dealloc_memic_out_bits { 12069 u8 status[0x8]; 12070 u8 reserved_at_8[0x18]; 12071 12072 u8 syndrome[0x20]; 12073 12074 u8 reserved_at_40[0x40]; 12075 }; 12076 12077 struct mlx5_ifc_umem_bits { 12078 u8 reserved_at_0[0x80]; 12079 12080 u8 ats[0x1]; 12081 u8 reserved_at_81[0x1a]; 12082 u8 log_page_size[0x5]; 12083 12084 u8 page_offset[0x20]; 12085 12086 u8 num_of_mtt[0x40]; 12087 12088 struct mlx5_ifc_mtt_bits mtt[]; 12089 }; 12090 12091 struct mlx5_ifc_uctx_bits { 12092 u8 cap[0x20]; 12093 12094 u8 reserved_at_20[0x160]; 12095 }; 12096 12097 struct mlx5_ifc_sw_icm_bits { 12098 u8 modify_field_select[0x40]; 12099 12100 u8 reserved_at_40[0x18]; 12101 u8 log_sw_icm_size[0x8]; 12102 12103 u8 reserved_at_60[0x20]; 12104 12105 u8 sw_icm_start_addr[0x40]; 12106 12107 u8 reserved_at_c0[0x140]; 12108 }; 12109 12110 struct mlx5_ifc_geneve_tlv_option_bits { 12111 u8 modify_field_select[0x40]; 12112 12113 u8 reserved_at_40[0x18]; 12114 u8 geneve_option_fte_index[0x8]; 12115 12116 u8 option_class[0x10]; 12117 u8 option_type[0x8]; 12118 u8 reserved_at_78[0x3]; 12119 u8 option_data_length[0x5]; 12120 12121 u8 reserved_at_80[0x180]; 12122 }; 12123 12124 struct mlx5_ifc_create_umem_in_bits { 12125 u8 opcode[0x10]; 12126 u8 uid[0x10]; 12127 12128 u8 reserved_at_20[0x10]; 12129 u8 op_mod[0x10]; 12130 12131 u8 reserved_at_40[0x40]; 12132 12133 struct mlx5_ifc_umem_bits umem; 12134 }; 12135 12136 struct mlx5_ifc_create_umem_out_bits { 12137 u8 status[0x8]; 12138 u8 reserved_at_8[0x18]; 12139 12140 u8 syndrome[0x20]; 12141 12142 u8 reserved_at_40[0x8]; 12143 u8 umem_id[0x18]; 12144 12145 u8 reserved_at_60[0x20]; 12146 }; 12147 12148 struct mlx5_ifc_destroy_umem_in_bits { 12149 u8 opcode[0x10]; 12150 u8 uid[0x10]; 12151 12152 u8 reserved_at_20[0x10]; 12153 u8 op_mod[0x10]; 12154 12155 u8 reserved_at_40[0x8]; 12156 u8 umem_id[0x18]; 12157 12158 u8 reserved_at_60[0x20]; 12159 }; 12160 12161 struct mlx5_ifc_destroy_umem_out_bits { 12162 u8 status[0x8]; 12163 u8 reserved_at_8[0x18]; 12164 12165 u8 syndrome[0x20]; 12166 12167 u8 reserved_at_40[0x40]; 12168 }; 12169 12170 struct mlx5_ifc_create_uctx_in_bits { 12171 u8 opcode[0x10]; 12172 u8 reserved_at_10[0x10]; 12173 12174 u8 reserved_at_20[0x10]; 12175 u8 op_mod[0x10]; 12176 12177 u8 reserved_at_40[0x40]; 12178 12179 struct mlx5_ifc_uctx_bits uctx; 12180 }; 12181 12182 struct mlx5_ifc_create_uctx_out_bits { 12183 u8 status[0x8]; 12184 u8 reserved_at_8[0x18]; 12185 12186 u8 syndrome[0x20]; 12187 12188 u8 reserved_at_40[0x10]; 12189 u8 uid[0x10]; 12190 12191 u8 reserved_at_60[0x20]; 12192 }; 12193 12194 struct mlx5_ifc_destroy_uctx_in_bits { 12195 u8 opcode[0x10]; 12196 u8 reserved_at_10[0x10]; 12197 12198 u8 reserved_at_20[0x10]; 12199 u8 op_mod[0x10]; 12200 12201 u8 reserved_at_40[0x10]; 12202 u8 uid[0x10]; 12203 12204 u8 reserved_at_60[0x20]; 12205 }; 12206 12207 struct mlx5_ifc_destroy_uctx_out_bits { 12208 u8 status[0x8]; 12209 u8 reserved_at_8[0x18]; 12210 12211 u8 syndrome[0x20]; 12212 12213 u8 reserved_at_40[0x40]; 12214 }; 12215 12216 struct mlx5_ifc_create_sw_icm_in_bits { 12217 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 12218 struct mlx5_ifc_sw_icm_bits sw_icm; 12219 }; 12220 12221 struct mlx5_ifc_create_geneve_tlv_option_in_bits { 12222 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 12223 struct mlx5_ifc_geneve_tlv_option_bits geneve_tlv_opt; 12224 }; 12225 12226 struct mlx5_ifc_mtrc_string_db_param_bits { 12227 u8 string_db_base_address[0x20]; 12228 12229 u8 reserved_at_20[0x8]; 12230 u8 string_db_size[0x18]; 12231 }; 12232 12233 struct mlx5_ifc_mtrc_cap_bits { 12234 u8 trace_owner[0x1]; 12235 u8 trace_to_memory[0x1]; 12236 u8 reserved_at_2[0x4]; 12237 u8 trc_ver[0x2]; 12238 u8 reserved_at_8[0x14]; 12239 u8 num_string_db[0x4]; 12240 12241 u8 first_string_trace[0x8]; 12242 u8 num_string_trace[0x8]; 12243 u8 reserved_at_30[0x28]; 12244 12245 u8 log_max_trace_buffer_size[0x8]; 12246 12247 u8 reserved_at_60[0x20]; 12248 12249 struct mlx5_ifc_mtrc_string_db_param_bits string_db_param[8]; 12250 12251 u8 reserved_at_280[0x180]; 12252 }; 12253 12254 struct mlx5_ifc_mtrc_conf_bits { 12255 u8 reserved_at_0[0x1c]; 12256 u8 trace_mode[0x4]; 12257 u8 reserved_at_20[0x18]; 12258 u8 log_trace_buffer_size[0x8]; 12259 u8 trace_mkey[0x20]; 12260 u8 reserved_at_60[0x3a0]; 12261 }; 12262 12263 struct mlx5_ifc_mtrc_stdb_bits { 12264 u8 string_db_index[0x4]; 12265 u8 reserved_at_4[0x4]; 12266 u8 read_size[0x18]; 12267 u8 start_offset[0x20]; 12268 u8 string_db_data[]; 12269 }; 12270 12271 struct mlx5_ifc_mtrc_ctrl_bits { 12272 u8 trace_status[0x2]; 12273 u8 reserved_at_2[0x2]; 12274 u8 arm_event[0x1]; 12275 u8 reserved_at_5[0xb]; 12276 u8 modify_field_select[0x10]; 12277 u8 reserved_at_20[0x2b]; 12278 u8 current_timestamp52_32[0x15]; 12279 u8 current_timestamp31_0[0x20]; 12280 u8 reserved_at_80[0x180]; 12281 }; 12282 12283 struct mlx5_ifc_host_params_context_bits { 12284 u8 host_number[0x8]; 12285 u8 reserved_at_8[0x7]; 12286 u8 host_pf_disabled[0x1]; 12287 u8 host_num_of_vfs[0x10]; 12288 12289 u8 host_total_vfs[0x10]; 12290 u8 host_pci_bus[0x10]; 12291 12292 u8 reserved_at_40[0x10]; 12293 u8 host_pci_device[0x10]; 12294 12295 u8 reserved_at_60[0x10]; 12296 u8 host_pci_function[0x10]; 12297 12298 u8 reserved_at_80[0x180]; 12299 }; 12300 12301 struct mlx5_ifc_query_esw_functions_in_bits { 12302 u8 opcode[0x10]; 12303 u8 reserved_at_10[0x10]; 12304 12305 u8 reserved_at_20[0x10]; 12306 u8 op_mod[0x10]; 12307 12308 u8 reserved_at_40[0x40]; 12309 }; 12310 12311 struct mlx5_ifc_query_esw_functions_out_bits { 12312 u8 status[0x8]; 12313 u8 reserved_at_8[0x18]; 12314 12315 u8 syndrome[0x20]; 12316 12317 u8 reserved_at_40[0x40]; 12318 12319 struct mlx5_ifc_host_params_context_bits host_params_context; 12320 12321 u8 reserved_at_280[0x180]; 12322 u8 host_sf_enable[][0x40]; 12323 }; 12324 12325 struct mlx5_ifc_sf_partition_bits { 12326 u8 reserved_at_0[0x10]; 12327 u8 log_num_sf[0x8]; 12328 u8 log_sf_bar_size[0x8]; 12329 }; 12330 12331 struct mlx5_ifc_query_sf_partitions_out_bits { 12332 u8 status[0x8]; 12333 u8 reserved_at_8[0x18]; 12334 12335 u8 syndrome[0x20]; 12336 12337 u8 reserved_at_40[0x18]; 12338 u8 num_sf_partitions[0x8]; 12339 12340 u8 reserved_at_60[0x20]; 12341 12342 struct mlx5_ifc_sf_partition_bits sf_partition[]; 12343 }; 12344 12345 struct mlx5_ifc_query_sf_partitions_in_bits { 12346 u8 opcode[0x10]; 12347 u8 reserved_at_10[0x10]; 12348 12349 u8 reserved_at_20[0x10]; 12350 u8 op_mod[0x10]; 12351 12352 u8 reserved_at_40[0x40]; 12353 }; 12354 12355 struct mlx5_ifc_dealloc_sf_out_bits { 12356 u8 status[0x8]; 12357 u8 reserved_at_8[0x18]; 12358 12359 u8 syndrome[0x20]; 12360 12361 u8 reserved_at_40[0x40]; 12362 }; 12363 12364 struct mlx5_ifc_dealloc_sf_in_bits { 12365 u8 opcode[0x10]; 12366 u8 reserved_at_10[0x10]; 12367 12368 u8 reserved_at_20[0x10]; 12369 u8 op_mod[0x10]; 12370 12371 u8 reserved_at_40[0x10]; 12372 u8 function_id[0x10]; 12373 12374 u8 reserved_at_60[0x20]; 12375 }; 12376 12377 struct mlx5_ifc_alloc_sf_out_bits { 12378 u8 status[0x8]; 12379 u8 reserved_at_8[0x18]; 12380 12381 u8 syndrome[0x20]; 12382 12383 u8 reserved_at_40[0x40]; 12384 }; 12385 12386 struct mlx5_ifc_alloc_sf_in_bits { 12387 u8 opcode[0x10]; 12388 u8 reserved_at_10[0x10]; 12389 12390 u8 reserved_at_20[0x10]; 12391 u8 op_mod[0x10]; 12392 12393 u8 reserved_at_40[0x10]; 12394 u8 function_id[0x10]; 12395 12396 u8 reserved_at_60[0x20]; 12397 }; 12398 12399 struct mlx5_ifc_affiliated_event_header_bits { 12400 u8 reserved_at_0[0x10]; 12401 u8 obj_type[0x10]; 12402 12403 u8 obj_id[0x20]; 12404 }; 12405 12406 enum { 12407 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = BIT_ULL(0xc), 12408 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_IPSEC = BIT_ULL(0x13), 12409 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_SAMPLER = BIT_ULL(0x20), 12410 MLX5_HCA_CAP_GENERAL_OBJECT_TYPES_FLOW_METER_ASO = BIT_ULL(0x24), 12411 }; 12412 12413 enum { 12414 MLX5_GENERAL_OBJECT_TYPES_ENCRYPTION_KEY = 0xc, 12415 MLX5_GENERAL_OBJECT_TYPES_IPSEC = 0x13, 12416 MLX5_GENERAL_OBJECT_TYPES_SAMPLER = 0x20, 12417 MLX5_GENERAL_OBJECT_TYPES_FLOW_METER_ASO = 0x24, 12418 MLX5_GENERAL_OBJECT_TYPES_MACSEC = 0x27, 12419 MLX5_GENERAL_OBJECT_TYPES_INT_KEK = 0x47, 12420 MLX5_GENERAL_OBJECT_TYPES_FLOW_TABLE_ALIAS = 0xff15, 12421 }; 12422 12423 enum { 12424 MLX5_IPSEC_OBJECT_ICV_LEN_16B, 12425 }; 12426 12427 enum { 12428 MLX5_IPSEC_ASO_REG_C_0_1 = 0x0, 12429 MLX5_IPSEC_ASO_REG_C_2_3 = 0x1, 12430 MLX5_IPSEC_ASO_REG_C_4_5 = 0x2, 12431 MLX5_IPSEC_ASO_REG_C_6_7 = 0x3, 12432 }; 12433 12434 enum { 12435 MLX5_IPSEC_ASO_MODE = 0x0, 12436 MLX5_IPSEC_ASO_REPLAY_PROTECTION = 0x1, 12437 MLX5_IPSEC_ASO_INC_SN = 0x2, 12438 }; 12439 12440 enum { 12441 MLX5_IPSEC_ASO_REPLAY_WIN_32BIT = 0x0, 12442 MLX5_IPSEC_ASO_REPLAY_WIN_64BIT = 0x1, 12443 MLX5_IPSEC_ASO_REPLAY_WIN_128BIT = 0x2, 12444 MLX5_IPSEC_ASO_REPLAY_WIN_256BIT = 0x3, 12445 }; 12446 12447 struct mlx5_ifc_ipsec_aso_bits { 12448 u8 valid[0x1]; 12449 u8 reserved_at_201[0x1]; 12450 u8 mode[0x2]; 12451 u8 window_sz[0x2]; 12452 u8 soft_lft_arm[0x1]; 12453 u8 hard_lft_arm[0x1]; 12454 u8 remove_flow_enable[0x1]; 12455 u8 esn_event_arm[0x1]; 12456 u8 reserved_at_20a[0x16]; 12457 12458 u8 remove_flow_pkt_cnt[0x20]; 12459 12460 u8 remove_flow_soft_lft[0x20]; 12461 12462 u8 reserved_at_260[0x80]; 12463 12464 u8 mode_parameter[0x20]; 12465 12466 u8 replay_protection_window[0x100]; 12467 }; 12468 12469 struct mlx5_ifc_ipsec_obj_bits { 12470 u8 modify_field_select[0x40]; 12471 u8 full_offload[0x1]; 12472 u8 reserved_at_41[0x1]; 12473 u8 esn_en[0x1]; 12474 u8 esn_overlap[0x1]; 12475 u8 reserved_at_44[0x2]; 12476 u8 icv_length[0x2]; 12477 u8 reserved_at_48[0x4]; 12478 u8 aso_return_reg[0x4]; 12479 u8 reserved_at_50[0x10]; 12480 12481 u8 esn_msb[0x20]; 12482 12483 u8 reserved_at_80[0x8]; 12484 u8 dekn[0x18]; 12485 12486 u8 salt[0x20]; 12487 12488 u8 implicit_iv[0x40]; 12489 12490 u8 reserved_at_100[0x8]; 12491 u8 ipsec_aso_access_pd[0x18]; 12492 u8 reserved_at_120[0xe0]; 12493 12494 struct mlx5_ifc_ipsec_aso_bits ipsec_aso; 12495 }; 12496 12497 struct mlx5_ifc_create_ipsec_obj_in_bits { 12498 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12499 struct mlx5_ifc_ipsec_obj_bits ipsec_object; 12500 }; 12501 12502 enum { 12503 MLX5_MODIFY_IPSEC_BITMASK_ESN_OVERLAP = BIT(0), 12504 MLX5_MODIFY_IPSEC_BITMASK_ESN_MSB = BIT(1), 12505 }; 12506 12507 struct mlx5_ifc_query_ipsec_obj_out_bits { 12508 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 12509 struct mlx5_ifc_ipsec_obj_bits ipsec_object; 12510 }; 12511 12512 struct mlx5_ifc_modify_ipsec_obj_in_bits { 12513 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12514 struct mlx5_ifc_ipsec_obj_bits ipsec_object; 12515 }; 12516 12517 enum { 12518 MLX5_MACSEC_ASO_REPLAY_PROTECTION = 0x1, 12519 }; 12520 12521 enum { 12522 MLX5_MACSEC_ASO_REPLAY_WIN_32BIT = 0x0, 12523 MLX5_MACSEC_ASO_REPLAY_WIN_64BIT = 0x1, 12524 MLX5_MACSEC_ASO_REPLAY_WIN_128BIT = 0x2, 12525 MLX5_MACSEC_ASO_REPLAY_WIN_256BIT = 0x3, 12526 }; 12527 12528 #define MLX5_MACSEC_ASO_INC_SN 0x2 12529 #define MLX5_MACSEC_ASO_REG_C_4_5 0x2 12530 12531 struct mlx5_ifc_macsec_aso_bits { 12532 u8 valid[0x1]; 12533 u8 reserved_at_1[0x1]; 12534 u8 mode[0x2]; 12535 u8 window_size[0x2]; 12536 u8 soft_lifetime_arm[0x1]; 12537 u8 hard_lifetime_arm[0x1]; 12538 u8 remove_flow_enable[0x1]; 12539 u8 epn_event_arm[0x1]; 12540 u8 reserved_at_a[0x16]; 12541 12542 u8 remove_flow_packet_count[0x20]; 12543 12544 u8 remove_flow_soft_lifetime[0x20]; 12545 12546 u8 reserved_at_60[0x80]; 12547 12548 u8 mode_parameter[0x20]; 12549 12550 u8 replay_protection_window[8][0x20]; 12551 }; 12552 12553 struct mlx5_ifc_macsec_offload_obj_bits { 12554 u8 modify_field_select[0x40]; 12555 12556 u8 confidentiality_en[0x1]; 12557 u8 reserved_at_41[0x1]; 12558 u8 epn_en[0x1]; 12559 u8 epn_overlap[0x1]; 12560 u8 reserved_at_44[0x2]; 12561 u8 confidentiality_offset[0x2]; 12562 u8 reserved_at_48[0x4]; 12563 u8 aso_return_reg[0x4]; 12564 u8 reserved_at_50[0x10]; 12565 12566 u8 epn_msb[0x20]; 12567 12568 u8 reserved_at_80[0x8]; 12569 u8 dekn[0x18]; 12570 12571 u8 reserved_at_a0[0x20]; 12572 12573 u8 sci[0x40]; 12574 12575 u8 reserved_at_100[0x8]; 12576 u8 macsec_aso_access_pd[0x18]; 12577 12578 u8 reserved_at_120[0x60]; 12579 12580 u8 salt[3][0x20]; 12581 12582 u8 reserved_at_1e0[0x20]; 12583 12584 struct mlx5_ifc_macsec_aso_bits macsec_aso; 12585 }; 12586 12587 struct mlx5_ifc_create_macsec_obj_in_bits { 12588 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12589 struct mlx5_ifc_macsec_offload_obj_bits macsec_object; 12590 }; 12591 12592 struct mlx5_ifc_modify_macsec_obj_in_bits { 12593 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12594 struct mlx5_ifc_macsec_offload_obj_bits macsec_object; 12595 }; 12596 12597 enum { 12598 MLX5_MODIFY_MACSEC_BITMASK_EPN_OVERLAP = BIT(0), 12599 MLX5_MODIFY_MACSEC_BITMASK_EPN_MSB = BIT(1), 12600 }; 12601 12602 struct mlx5_ifc_query_macsec_obj_out_bits { 12603 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 12604 struct mlx5_ifc_macsec_offload_obj_bits macsec_object; 12605 }; 12606 12607 struct mlx5_ifc_wrapped_dek_bits { 12608 u8 gcm_iv[0x60]; 12609 12610 u8 reserved_at_60[0x20]; 12611 12612 u8 const0[0x1]; 12613 u8 key_size[0x1]; 12614 u8 reserved_at_82[0x2]; 12615 u8 key2_invalid[0x1]; 12616 u8 reserved_at_85[0x3]; 12617 u8 pd[0x18]; 12618 12619 u8 key_purpose[0x5]; 12620 u8 reserved_at_a5[0x13]; 12621 u8 kek_id[0x8]; 12622 12623 u8 reserved_at_c0[0x40]; 12624 12625 u8 key1[0x8][0x20]; 12626 12627 u8 key2[0x8][0x20]; 12628 12629 u8 reserved_at_300[0x40]; 12630 12631 u8 const1[0x1]; 12632 u8 reserved_at_341[0x1f]; 12633 12634 u8 reserved_at_360[0x20]; 12635 12636 u8 auth_tag[0x80]; 12637 }; 12638 12639 struct mlx5_ifc_encryption_key_obj_bits { 12640 u8 modify_field_select[0x40]; 12641 12642 u8 state[0x8]; 12643 u8 sw_wrapped[0x1]; 12644 u8 reserved_at_49[0xb]; 12645 u8 key_size[0x4]; 12646 u8 reserved_at_58[0x4]; 12647 u8 key_purpose[0x4]; 12648 12649 u8 reserved_at_60[0x8]; 12650 u8 pd[0x18]; 12651 12652 u8 reserved_at_80[0x100]; 12653 12654 u8 opaque[0x40]; 12655 12656 u8 reserved_at_1c0[0x40]; 12657 12658 u8 key[8][0x80]; 12659 12660 u8 sw_wrapped_dek[8][0x80]; 12661 12662 u8 reserved_at_a00[0x600]; 12663 }; 12664 12665 struct mlx5_ifc_create_encryption_key_in_bits { 12666 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12667 struct mlx5_ifc_encryption_key_obj_bits encryption_key_object; 12668 }; 12669 12670 struct mlx5_ifc_modify_encryption_key_in_bits { 12671 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12672 struct mlx5_ifc_encryption_key_obj_bits encryption_key_object; 12673 }; 12674 12675 enum { 12676 MLX5_FLOW_METER_MODE_BYTES_IP_LENGTH = 0x0, 12677 MLX5_FLOW_METER_MODE_BYTES_CALC_WITH_L2 = 0x1, 12678 MLX5_FLOW_METER_MODE_BYTES_CALC_WITH_L2_IPG = 0x2, 12679 MLX5_FLOW_METER_MODE_NUM_PACKETS = 0x3, 12680 }; 12681 12682 struct mlx5_ifc_flow_meter_parameters_bits { 12683 u8 valid[0x1]; 12684 u8 bucket_overflow[0x1]; 12685 u8 start_color[0x2]; 12686 u8 both_buckets_on_green[0x1]; 12687 u8 reserved_at_5[0x1]; 12688 u8 meter_mode[0x2]; 12689 u8 reserved_at_8[0x18]; 12690 12691 u8 reserved_at_20[0x20]; 12692 12693 u8 reserved_at_40[0x3]; 12694 u8 cbs_exponent[0x5]; 12695 u8 cbs_mantissa[0x8]; 12696 u8 reserved_at_50[0x3]; 12697 u8 cir_exponent[0x5]; 12698 u8 cir_mantissa[0x8]; 12699 12700 u8 reserved_at_60[0x20]; 12701 12702 u8 reserved_at_80[0x3]; 12703 u8 ebs_exponent[0x5]; 12704 u8 ebs_mantissa[0x8]; 12705 u8 reserved_at_90[0x3]; 12706 u8 eir_exponent[0x5]; 12707 u8 eir_mantissa[0x8]; 12708 12709 u8 reserved_at_a0[0x60]; 12710 }; 12711 12712 struct mlx5_ifc_flow_meter_aso_obj_bits { 12713 u8 modify_field_select[0x40]; 12714 12715 u8 reserved_at_40[0x40]; 12716 12717 u8 reserved_at_80[0x8]; 12718 u8 meter_aso_access_pd[0x18]; 12719 12720 u8 reserved_at_a0[0x160]; 12721 12722 struct mlx5_ifc_flow_meter_parameters_bits flow_meter_parameters[2]; 12723 }; 12724 12725 struct mlx5_ifc_create_flow_meter_aso_obj_in_bits { 12726 struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr; 12727 struct mlx5_ifc_flow_meter_aso_obj_bits flow_meter_aso_obj; 12728 }; 12729 12730 struct mlx5_ifc_int_kek_obj_bits { 12731 u8 modify_field_select[0x40]; 12732 12733 u8 state[0x8]; 12734 u8 auto_gen[0x1]; 12735 u8 reserved_at_49[0xb]; 12736 u8 key_size[0x4]; 12737 u8 reserved_at_58[0x8]; 12738 12739 u8 reserved_at_60[0x8]; 12740 u8 pd[0x18]; 12741 12742 u8 reserved_at_80[0x180]; 12743 u8 key[8][0x80]; 12744 12745 u8 reserved_at_600[0x200]; 12746 }; 12747 12748 struct mlx5_ifc_create_int_kek_obj_in_bits { 12749 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12750 struct mlx5_ifc_int_kek_obj_bits int_kek_object; 12751 }; 12752 12753 struct mlx5_ifc_create_int_kek_obj_out_bits { 12754 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 12755 struct mlx5_ifc_int_kek_obj_bits int_kek_object; 12756 }; 12757 12758 struct mlx5_ifc_sampler_obj_bits { 12759 u8 modify_field_select[0x40]; 12760 12761 u8 table_type[0x8]; 12762 u8 level[0x8]; 12763 u8 reserved_at_50[0xf]; 12764 u8 ignore_flow_level[0x1]; 12765 12766 u8 sample_ratio[0x20]; 12767 12768 u8 reserved_at_80[0x8]; 12769 u8 sample_table_id[0x18]; 12770 12771 u8 reserved_at_a0[0x8]; 12772 u8 default_table_id[0x18]; 12773 12774 u8 sw_steering_icm_address_rx[0x40]; 12775 u8 sw_steering_icm_address_tx[0x40]; 12776 12777 u8 reserved_at_140[0xa0]; 12778 }; 12779 12780 struct mlx5_ifc_create_sampler_obj_in_bits { 12781 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 12782 struct mlx5_ifc_sampler_obj_bits sampler_object; 12783 }; 12784 12785 struct mlx5_ifc_query_sampler_obj_out_bits { 12786 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 12787 struct mlx5_ifc_sampler_obj_bits sampler_object; 12788 }; 12789 12790 enum { 12791 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_128 = 0x0, 12792 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_KEY_SIZE_256 = 0x1, 12793 }; 12794 12795 enum { 12796 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_TLS = 0x1, 12797 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_IPSEC = 0x2, 12798 MLX5_GENERAL_OBJECT_TYPE_ENCRYPTION_KEY_PURPOSE_MACSEC = 0x4, 12799 }; 12800 12801 struct mlx5_ifc_tls_static_params_bits { 12802 u8 const_2[0x2]; 12803 u8 tls_version[0x4]; 12804 u8 const_1[0x2]; 12805 u8 reserved_at_8[0x14]; 12806 u8 encryption_standard[0x4]; 12807 12808 u8 reserved_at_20[0x20]; 12809 12810 u8 initial_record_number[0x40]; 12811 12812 u8 resync_tcp_sn[0x20]; 12813 12814 u8 gcm_iv[0x20]; 12815 12816 u8 implicit_iv[0x40]; 12817 12818 u8 reserved_at_100[0x8]; 12819 u8 dek_index[0x18]; 12820 12821 u8 reserved_at_120[0xe0]; 12822 }; 12823 12824 struct mlx5_ifc_tls_progress_params_bits { 12825 u8 next_record_tcp_sn[0x20]; 12826 12827 u8 hw_resync_tcp_sn[0x20]; 12828 12829 u8 record_tracker_state[0x2]; 12830 u8 auth_state[0x2]; 12831 u8 reserved_at_44[0x4]; 12832 u8 hw_offset_record_number[0x18]; 12833 }; 12834 12835 enum { 12836 MLX5_MTT_PERM_READ = 1 << 0, 12837 MLX5_MTT_PERM_WRITE = 1 << 1, 12838 MLX5_MTT_PERM_RW = MLX5_MTT_PERM_READ | MLX5_MTT_PERM_WRITE, 12839 }; 12840 12841 enum { 12842 MLX5_SUSPEND_VHCA_IN_OP_MOD_SUSPEND_INITIATOR = 0x0, 12843 MLX5_SUSPEND_VHCA_IN_OP_MOD_SUSPEND_RESPONDER = 0x1, 12844 }; 12845 12846 struct mlx5_ifc_suspend_vhca_in_bits { 12847 u8 opcode[0x10]; 12848 u8 uid[0x10]; 12849 12850 u8 reserved_at_20[0x10]; 12851 u8 op_mod[0x10]; 12852 12853 u8 reserved_at_40[0x10]; 12854 u8 vhca_id[0x10]; 12855 12856 u8 reserved_at_60[0x20]; 12857 }; 12858 12859 struct mlx5_ifc_suspend_vhca_out_bits { 12860 u8 status[0x8]; 12861 u8 reserved_at_8[0x18]; 12862 12863 u8 syndrome[0x20]; 12864 12865 u8 reserved_at_40[0x40]; 12866 }; 12867 12868 enum { 12869 MLX5_RESUME_VHCA_IN_OP_MOD_RESUME_RESPONDER = 0x0, 12870 MLX5_RESUME_VHCA_IN_OP_MOD_RESUME_INITIATOR = 0x1, 12871 }; 12872 12873 struct mlx5_ifc_resume_vhca_in_bits { 12874 u8 opcode[0x10]; 12875 u8 uid[0x10]; 12876 12877 u8 reserved_at_20[0x10]; 12878 u8 op_mod[0x10]; 12879 12880 u8 reserved_at_40[0x10]; 12881 u8 vhca_id[0x10]; 12882 12883 u8 reserved_at_60[0x20]; 12884 }; 12885 12886 struct mlx5_ifc_resume_vhca_out_bits { 12887 u8 status[0x8]; 12888 u8 reserved_at_8[0x18]; 12889 12890 u8 syndrome[0x20]; 12891 12892 u8 reserved_at_40[0x40]; 12893 }; 12894 12895 struct mlx5_ifc_query_vhca_migration_state_in_bits { 12896 u8 opcode[0x10]; 12897 u8 uid[0x10]; 12898 12899 u8 reserved_at_20[0x10]; 12900 u8 op_mod[0x10]; 12901 12902 u8 incremental[0x1]; 12903 u8 chunk[0x1]; 12904 u8 reserved_at_42[0xe]; 12905 u8 vhca_id[0x10]; 12906 12907 u8 reserved_at_60[0x20]; 12908 }; 12909 12910 struct mlx5_ifc_query_vhca_migration_state_out_bits { 12911 u8 status[0x8]; 12912 u8 reserved_at_8[0x18]; 12913 12914 u8 syndrome[0x20]; 12915 12916 u8 reserved_at_40[0x40]; 12917 12918 u8 required_umem_size[0x20]; 12919 12920 u8 reserved_at_a0[0x20]; 12921 12922 u8 remaining_total_size[0x40]; 12923 12924 u8 reserved_at_100[0x100]; 12925 }; 12926 12927 struct mlx5_ifc_save_vhca_state_in_bits { 12928 u8 opcode[0x10]; 12929 u8 uid[0x10]; 12930 12931 u8 reserved_at_20[0x10]; 12932 u8 op_mod[0x10]; 12933 12934 u8 incremental[0x1]; 12935 u8 set_track[0x1]; 12936 u8 reserved_at_42[0xe]; 12937 u8 vhca_id[0x10]; 12938 12939 u8 reserved_at_60[0x20]; 12940 12941 u8 va[0x40]; 12942 12943 u8 mkey[0x20]; 12944 12945 u8 size[0x20]; 12946 }; 12947 12948 struct mlx5_ifc_save_vhca_state_out_bits { 12949 u8 status[0x8]; 12950 u8 reserved_at_8[0x18]; 12951 12952 u8 syndrome[0x20]; 12953 12954 u8 actual_image_size[0x20]; 12955 12956 u8 next_required_umem_size[0x20]; 12957 }; 12958 12959 struct mlx5_ifc_load_vhca_state_in_bits { 12960 u8 opcode[0x10]; 12961 u8 uid[0x10]; 12962 12963 u8 reserved_at_20[0x10]; 12964 u8 op_mod[0x10]; 12965 12966 u8 reserved_at_40[0x10]; 12967 u8 vhca_id[0x10]; 12968 12969 u8 reserved_at_60[0x20]; 12970 12971 u8 va[0x40]; 12972 12973 u8 mkey[0x20]; 12974 12975 u8 size[0x20]; 12976 }; 12977 12978 struct mlx5_ifc_load_vhca_state_out_bits { 12979 u8 status[0x8]; 12980 u8 reserved_at_8[0x18]; 12981 12982 u8 syndrome[0x20]; 12983 12984 u8 reserved_at_40[0x40]; 12985 }; 12986 12987 struct mlx5_ifc_adv_virtualization_cap_bits { 12988 u8 reserved_at_0[0x3]; 12989 u8 pg_track_log_max_num[0x5]; 12990 u8 pg_track_max_num_range[0x8]; 12991 u8 pg_track_log_min_addr_space[0x8]; 12992 u8 pg_track_log_max_addr_space[0x8]; 12993 12994 u8 reserved_at_20[0x3]; 12995 u8 pg_track_log_min_msg_size[0x5]; 12996 u8 reserved_at_28[0x3]; 12997 u8 pg_track_log_max_msg_size[0x5]; 12998 u8 reserved_at_30[0x3]; 12999 u8 pg_track_log_min_page_size[0x5]; 13000 u8 reserved_at_38[0x3]; 13001 u8 pg_track_log_max_page_size[0x5]; 13002 13003 u8 reserved_at_40[0x7c0]; 13004 }; 13005 13006 struct mlx5_ifc_page_track_report_entry_bits { 13007 u8 dirty_address_high[0x20]; 13008 13009 u8 dirty_address_low[0x20]; 13010 }; 13011 13012 enum { 13013 MLX5_PAGE_TRACK_STATE_TRACKING, 13014 MLX5_PAGE_TRACK_STATE_REPORTING, 13015 MLX5_PAGE_TRACK_STATE_ERROR, 13016 }; 13017 13018 struct mlx5_ifc_page_track_range_bits { 13019 u8 start_address[0x40]; 13020 13021 u8 length[0x40]; 13022 }; 13023 13024 struct mlx5_ifc_page_track_bits { 13025 u8 modify_field_select[0x40]; 13026 13027 u8 reserved_at_40[0x10]; 13028 u8 vhca_id[0x10]; 13029 13030 u8 reserved_at_60[0x20]; 13031 13032 u8 state[0x4]; 13033 u8 track_type[0x4]; 13034 u8 log_addr_space_size[0x8]; 13035 u8 reserved_at_90[0x3]; 13036 u8 log_page_size[0x5]; 13037 u8 reserved_at_98[0x3]; 13038 u8 log_msg_size[0x5]; 13039 13040 u8 reserved_at_a0[0x8]; 13041 u8 reporting_qpn[0x18]; 13042 13043 u8 reserved_at_c0[0x18]; 13044 u8 num_ranges[0x8]; 13045 13046 u8 reserved_at_e0[0x20]; 13047 13048 u8 range_start_address[0x40]; 13049 13050 u8 length[0x40]; 13051 13052 struct mlx5_ifc_page_track_range_bits track_range[0]; 13053 }; 13054 13055 struct mlx5_ifc_create_page_track_obj_in_bits { 13056 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 13057 struct mlx5_ifc_page_track_bits obj_context; 13058 }; 13059 13060 struct mlx5_ifc_modify_page_track_obj_in_bits { 13061 struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr; 13062 struct mlx5_ifc_page_track_bits obj_context; 13063 }; 13064 13065 struct mlx5_ifc_query_page_track_obj_out_bits { 13066 struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr; 13067 struct mlx5_ifc_page_track_bits obj_context; 13068 }; 13069 13070 struct mlx5_ifc_msecq_reg_bits { 13071 u8 reserved_at_0[0x20]; 13072 13073 u8 reserved_at_20[0x12]; 13074 u8 network_option[0x2]; 13075 u8 local_ssm_code[0x4]; 13076 u8 local_enhanced_ssm_code[0x8]; 13077 13078 u8 local_clock_identity[0x40]; 13079 13080 u8 reserved_at_80[0x180]; 13081 }; 13082 13083 enum { 13084 MLX5_MSEES_FIELD_SELECT_ENABLE = BIT(0), 13085 MLX5_MSEES_FIELD_SELECT_ADMIN_STATUS = BIT(1), 13086 MLX5_MSEES_FIELD_SELECT_ADMIN_FREQ_MEASURE = BIT(2), 13087 }; 13088 13089 enum mlx5_msees_admin_status { 13090 MLX5_MSEES_ADMIN_STATUS_FREE_RUNNING = 0x0, 13091 MLX5_MSEES_ADMIN_STATUS_TRACK = 0x1, 13092 }; 13093 13094 enum mlx5_msees_oper_status { 13095 MLX5_MSEES_OPER_STATUS_FREE_RUNNING = 0x0, 13096 MLX5_MSEES_OPER_STATUS_SELF_TRACK = 0x1, 13097 MLX5_MSEES_OPER_STATUS_OTHER_TRACK = 0x2, 13098 MLX5_MSEES_OPER_STATUS_HOLDOVER = 0x3, 13099 MLX5_MSEES_OPER_STATUS_FAIL_HOLDOVER = 0x4, 13100 MLX5_MSEES_OPER_STATUS_FAIL_FREE_RUNNING = 0x5, 13101 }; 13102 13103 enum mlx5_msees_failure_reason { 13104 MLX5_MSEES_FAILURE_REASON_UNDEFINED_ERROR = 0x0, 13105 MLX5_MSEES_FAILURE_REASON_PORT_DOWN = 0x1, 13106 MLX5_MSEES_FAILURE_REASON_TOO_HIGH_FREQUENCY_DIFF = 0x2, 13107 MLX5_MSEES_FAILURE_REASON_NET_SYNCHRONIZER_DEVICE_ERROR = 0x3, 13108 MLX5_MSEES_FAILURE_REASON_LACK_OF_RESOURCES = 0x4, 13109 }; 13110 13111 struct mlx5_ifc_msees_reg_bits { 13112 u8 reserved_at_0[0x8]; 13113 u8 local_port[0x8]; 13114 u8 pnat[0x2]; 13115 u8 lp_msb[0x2]; 13116 u8 reserved_at_14[0xc]; 13117 13118 u8 field_select[0x20]; 13119 13120 u8 admin_status[0x4]; 13121 u8 oper_status[0x4]; 13122 u8 ho_acq[0x1]; 13123 u8 reserved_at_49[0xc]; 13124 u8 admin_freq_measure[0x1]; 13125 u8 oper_freq_measure[0x1]; 13126 u8 failure_reason[0x9]; 13127 13128 u8 frequency_diff[0x20]; 13129 13130 u8 reserved_at_80[0x180]; 13131 }; 13132 13133 #endif /* MLX5_IFC_H */ 13134