Searched +full:0 +full:x43f00000 (Results 1 – 18 of 18) sorted by relevance
| /kernel/linux/linux-5.10/arch/arm/mach-imx/ |
| D | hardware.h | 21 (addr) - (module ## _BASE_ADDR) + (module ## _BASE_ADDR_VIRT) : 0) 35 * whole address space to [0xf4000000, 0xf5ffffff]. So [0xf6000000,0xfeffffff] 41 * IO 0x00200000+0x100000 -> 0xf4000000+0x100000 43 * AIPI 0x10000000+0x100000 -> 0xf4400000+0x100000 44 * SAHB1 0x80000000+0x100000 -> 0xf5000000+0x100000 45 * X_MEMC 0xdf000000+0x004000 -> 0xf5f00000+0x004000 47 * AIPS1 0x43f00000+0x100000 -> 0xf5300000+0x100000 48 * AIPS2 0x53f00000+0x100000 -> 0xf5700000+0x100000 49 * AVIC 0x68000000+0x100000 -> 0xf5800000+0x100000 51 * AIPI 0x10000000+0x100000 -> 0xf4400000+0x100000 [all …]
|
| D | mx35.h | 5 #define MX35_AIPS1_BASE_ADDR 0x43f00000 7 #define MX35_SPBA0_BASE_ADDR 0x50000000 9 #define MX35_AIPS2_BASE_ADDR 0x53f00000 11 #define MX35_AVIC_BASE_ADDR 0x68000000 13 #define MX35_X_MEMC_BASE_ADDR 0xb8000000
|
| D | mx31.h | 5 #define MX31_AIPS1_BASE_ADDR 0x43f00000 7 #define MX31_SPBA0_BASE_ADDR 0x50000000 9 #define MX31_AIPS2_BASE_ADDR 0x53f00000 11 #define MX31_AVIC_BASE_ADDR 0x68000000 13 #define MX31_X_MEMC_BASE_ADDR 0xb8000000
|
| D | mx3x.h | 36 #define MX3x_L2CC_BASE_ADDR 0x30000000 42 #define MX3x_AIPS1_BASE_ADDR 0x43f00000 44 #define MX3x_MAX_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x04000) 45 #define MX3x_EVTMON_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x08000) 46 #define MX3x_CLKCTL_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x0c000) 47 #define MX3x_ETB_SLOT4_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x10000) 48 #define MX3x_ETB_SLOT5_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x14000) 49 #define MX3x_ECT_CTIO_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x18000) 50 #define MX3x_I2C_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x80000) 51 #define MX3x_I2C3_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x84000) [all …]
|
| /kernel/linux/linux-4.19/arch/arm/mach-imx/ |
| D | hardware.h | 34 (addr) - (module ## _BASE_ADDR) + (module ## _BASE_ADDR_VIRT) : 0) 48 * whole address space to [0xf4000000, 0xf5ffffff]. So [0xf6000000,0xfeffffff] 54 * IO 0x00200000+0x100000 -> 0xf4000000+0x100000 56 * AIPI 0x10000000+0x100000 -> 0xf4400000+0x100000 57 * SAHB1 0x80000000+0x100000 -> 0xf5000000+0x100000 58 * X_MEMC 0xdf000000+0x004000 -> 0xf5f00000+0x004000 60 * AIPS1 0x43f00000+0x100000 -> 0xf5300000+0x100000 61 * AIPS2 0x53f00000+0x100000 -> 0xf5700000+0x100000 62 * AVIC 0x68000000+0x100000 -> 0xf5800000+0x100000 64 * AIPI 0x10000000+0x100000 -> 0xf4400000+0x100000 [all …]
|
| D | mx35.h | 8 #define MX35_IRAM_BASE_ADDR 0x10000000 /* internal ram */ 11 #define MX35_L2CC_BASE_ADDR 0x30000000 14 #define MX35_AIPS1_BASE_ADDR 0x43f00000 16 #define MX35_MAX_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x04000) 17 #define MX35_EVTMON_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x08000) 18 #define MX35_CLKCTL_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x0c000) 19 #define MX35_ETB_SLOT4_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x10000) 20 #define MX35_ETB_SLOT5_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x14000) 21 #define MX35_ECT_CTIO_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x18000) 22 #define MX35_I2C1_BASE_ADDR (MX35_AIPS1_BASE_ADDR + 0x80000) [all …]
|
| D | mx3x.h | 40 #define MX3x_L2CC_BASE_ADDR 0x30000000 46 #define MX3x_AIPS1_BASE_ADDR 0x43f00000 48 #define MX3x_MAX_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x04000) 49 #define MX3x_EVTMON_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x08000) 50 #define MX3x_CLKCTL_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x0c000) 51 #define MX3x_ETB_SLOT4_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x10000) 52 #define MX3x_ETB_SLOT5_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x14000) 53 #define MX3x_ECT_CTIO_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x18000) 54 #define MX3x_I2C_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x80000) 55 #define MX3x_I2C3_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x84000) [all …]
|
| D | mx31.h | 8 #define MX31_IRAM_BASE_ADDR 0x1ffc0000 /* internal ram */ 11 #define MX31_L2CC_BASE_ADDR 0x30000000 14 #define MX31_AIPS1_BASE_ADDR 0x43f00000 16 #define MX31_MAX_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x04000) 17 #define MX31_EVTMON_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x08000) 18 #define MX31_CLKCTL_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x0c000) 19 #define MX31_ETB_SLOT4_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x10000) 20 #define MX31_ETB_SLOT5_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x14000) 21 #define MX31_ECT_CTIO_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x18000) 22 #define MX31_I2C1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x80000) [all …]
|
| /kernel/linux/linux-4.19/Documentation/devicetree/bindings/bus/ |
| D | uniphier-system-bus.txt | 24 defined. Some SoCs can use 0x00000000-0x0fffffff and 0x40000000-0x4fffffff, 25 while other SoCs can only use 0x40000000-0x4fffffff. There might be additional 30 bank 0 to 0x42000000-0x43ffffff, bank 5 to 0x46000000-0x46ffffff 32 bank 0 to 0x48000000-0x49ffffff, bank 5 to 0x44000000-0x44ffffff 41 reg = <0x58c00000 0x400>; 44 ranges = <1 0x00000000 0x42000000 0x02000000 45 5 0x00000000 0x46000000 0x01000000>; 49 reg = <1 0x01f00000 0x1000>; 50 interrupts = <0 48 4> 56 reg = <5 0x00200000 0x20>; [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/bus/ |
| D | socionext,uniphier-system-bus.yaml | 45 implementation defined. Some SoCs can use 0x00000000-0x0fffffff and 46 0x40000000-0x4fffffff, while other SoCs only 0x40000000-0x4fffffff. 53 bank 0 to 0x42000000-0x43ffffff, bank 5 to 0x46000000-0x46ffffff 55 bank 0 to 0x48000000-0x49ffffff, bank 5 to 0x44000000-0x44ffffff 61 "^.*@[1-5],[1-9a-f][0-9a-f]+$": 77 // - the Ethernet device is connected at the offset 0x01f00000 of CS1 and 78 // mapped to 0x43f00000 of the parent bus. 79 // - the UART device is connected at the offset 0x00200000 of CS5 and 80 // mapped to 0x46200000 of the parent bus. 84 reg = <0x58c00000 0x400>; [all …]
|
| /kernel/linux/linux-4.19/arch/arm/boot/dts/ |
| D | imx25.dtsi | 47 #size-cells = <0>; 49 cpu@0 { 52 reg = <0>; 60 reg = <0x68000000 0x8000000>; 66 #clock-cells = <0>; 82 reg = <0x43f00000 0x100000>; 87 reg = <0x43f00000 0x4000>; 92 #size-cells = <0>; 94 reg = <0x43f80000 0x4000>; 103 #size-cells = <0>; [all …]
|
| D | imx31.dtsi | 35 #size-cells = <0>; 37 cpu@0 { 40 reg = <0>; 48 reg = <0x68000000 0x100000>; 60 reg = <0x1fffc000 0x4000>; 63 ranges = <0 0x1fffc000 0x4000>; 70 reg = <0x43f00000 0x100000>; 75 reg = <0x43f80000 0x4000>; 79 #size-cells = <0>; 85 reg = <0x43f84000 0x4000>; [all …]
|
| D | imx35.dtsi | 33 #size-cells = <0>; 35 cpu@0 { 38 reg = <0>; 46 reg = <0x68000000 0x10000000>; 58 reg = <0x30000000 0x1000>; 67 reg = <0x43f00000 0x100000>; 72 #size-cells = <0>; 74 reg = <0x43f80000 0x4000>; 83 #size-cells = <0>; 85 reg = <0x43f84000 0x4000>; [all …]
|
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | imx25.dtsi | 47 #size-cells = <0>; 49 cpu@0 { 52 reg = <0>; 60 reg = <0x68000000 0x8000000>; 66 #clock-cells = <0>; 82 reg = <0x43f00000 0x100000>; 87 reg = <0x43f00000 0x4000>; 92 #size-cells = <0>; 94 reg = <0x43f80000 0x4000>; 103 #size-cells = <0>; [all …]
|
| D | imx31.dtsi | 35 #size-cells = <0>; 37 cpu@0 { 40 reg = <0>; 48 reg = <0x68000000 0x100000>; 60 reg = <0x1fffc000 0x4000>; 63 ranges = <0 0x1fffc000 0x4000>; 70 reg = <0x43f00000 0x100000>; 75 reg = <0x43f80000 0x4000>; 79 #size-cells = <0>; 85 reg = <0x43f84000 0x4000>; [all …]
|
| D | imx35.dtsi | 39 #size-cells = <0>; 41 cpu@0 { 44 reg = <0>; 52 reg = <0x68000000 0x10000000>; 64 reg = <0x30000000 0x1000>; 73 reg = <0x43f00000 0x100000>; 78 #size-cells = <0>; 80 reg = <0x43f80000 0x4000>; 89 #size-cells = <0>; 91 reg = <0x43f84000 0x4000>; [all …]
|
| /kernel/linux/linux-4.19/sound/pci/hda/ |
| D | patch_ca0132.c | 50 #define FLOAT_ZERO 0x00000000 51 #define FLOAT_ONE 0x3f800000 52 #define FLOAT_TWO 0x40000000 53 #define FLOAT_THREE 0x40400000 54 #define FLOAT_EIGHT 0x41000000 55 #define FLOAT_MINUS_5 0xc0a00000 57 #define UNSOL_TAG_DSP 0x16 66 #define MASTERCONTROL 0x80 70 #define WIDGET_CHIP_CTRL 0x15 71 #define WIDGET_DSP_CTRL 0x16 [all …]
|
| /kernel/linux/linux-5.10/sound/pci/hda/ |
| D | patch_ca0132.c | 37 #define FLOAT_ZERO 0x00000000 38 #define FLOAT_ONE 0x3f800000 39 #define FLOAT_TWO 0x40000000 40 #define FLOAT_THREE 0x40400000 41 #define FLOAT_FIVE 0x40a00000 42 #define FLOAT_SIX 0x40c00000 43 #define FLOAT_EIGHT 0x41000000 44 #define FLOAT_MINUS_5 0xc0a00000 46 #define UNSOL_TAG_DSP 0x16 55 #define MASTERCONTROL 0x80 [all …]
|