Searched +full:clock +full:- +full:output +full:- +full:names (Results 1 – 25 of 1037) sorted by relevance
12345678910>>...42
| /kernel/linux/linux-5.10/arch/arm/boot/dts/ |
| D | keystone-clocks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 * Device Tree Source for Keystone 2 clock tree 5 * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/ 9 #address-cells = <1>; 10 #size-cells = <1>; 14 #clock-cells = <0>; 15 compatible = "ti,keystone,pll-mux-clock"; 18 bit-shift = <23>; 19 bit-mask = <1>; 20 clock-output-names = "mainmuxclk"; [all …]
|
| D | keystone-k2hk-clocks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 * Keystone 2 Kepler/Hawking SoC clock nodes 5 * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/ 10 #clock-cells = <0>; 11 compatible = "ti,keystone,pll-clock"; 13 clock-output-names = "arm-pll-clk"; 15 reg-names = "control"; 19 #clock-cells = <0>; 20 compatible = "ti,keystone,main-pll-clock"; 23 reg-names = "control", "multiplier", "post-divider"; [all …]
|
| D | keystone-k2l-clocks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 * Keystone 2 lamarr SoC clock nodes 5 * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/ 10 #clock-cells = <0>; 11 compatible = "ti,keystone,pll-clock"; 13 clock-output-names = "arm-pll-clk"; 15 reg-names = "control"; 19 #clock-cells = <0>; 20 compatible = "ti,keystone,main-pll-clock"; 23 reg-names = "control", "multiplier", "post-divider"; [all …]
|
| D | keystone-k2e-clocks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 5 * Copyright (C) 2014-2017 Texas Instruments Incorporated - http://www.ti.com/ 10 #clock-cells = <0>; 11 compatible = "ti,keystone,main-pll-clock"; 14 reg-names = "control", "multiplier", "post-divider"; 18 #clock-cells = <0>; 19 compatible = "ti,keystone,pll-clock"; 21 clock-output-names = "papllclk"; 23 reg-names = "control"; 27 #clock-cells = <0>; [all …]
|
| D | dm814x-clocks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0-only 10 #clock-cells = <1>; 11 compatible = "ti,dm814-adpll-s-clock"; 14 clock-names = "clkinp", "clkinpulow", "clkinphif"; 15 clock-output-names = "481c5040.adpll.dcoclkldo", 22 #clock-cells = <1>; 23 compatible = "ti,dm814-adpll-lj-clock"; 26 clock-names = "clkinp", "clkinpulow"; 27 clock-output-names = "481c5080.adpll.dcoclkldo", 33 #clock-cells = <1>; [all …]
|
| D | stih418-clock.dtsi | 1 // SPDX-License-Identifier: GPL-2.0-only 5 #include <dt-bindings/clock/stih418-clks.h> 10 clk_sysin: clk-sysin { 11 #clock-cells = <0>; 12 compatible = "fixed-clock"; 13 clock-frequency = <30000000>; 14 clock-output-names = "CLK_SYSIN"; 17 clk_tmdsout_hdmi: clk-tmdsout-hdmi { 18 #clock-cells = <0>; 19 compatible = "fixed-clock"; [all …]
|
| D | stih410-clock.dtsi | 1 // SPDX-License-Identifier: GPL-2.0-only 5 #include <dt-bindings/clock/stih410-clks.h> 10 clk_sysin: clk-sysin { 11 #clock-cells = <0>; 12 compatible = "fixed-clock"; 13 clock-frequency = <30000000>; 14 clock-output-names = "CLK_SYSIN"; 17 clk_tmdsout_hdmi: clk-tmdsout-hdmi { 18 #clock-cells = <0>; 19 compatible = "fixed-clock"; [all …]
|
| D | stih407-clock.dtsi | 1 // SPDX-License-Identifier: GPL-2.0-only 5 #include <dt-bindings/clock/stih407-clks.h> 10 clk_sysin: clk-sysin { 11 #clock-cells = <0>; 12 compatible = "fixed-clock"; 13 clock-frequency = <30000000>; 16 clk_tmdsout_hdmi: clk-tmdsout-hdmi { 17 #clock-cells = <0>; 18 compatible = "fixed-clock"; 19 clock-frequency = <0>; [all …]
|
| /kernel/linux/linux-4.19/arch/arm/boot/dts/ |
| D | keystone-clocks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 * Device Tree Source for Keystone 2 clock tree 5 * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/ 9 #address-cells = <1>; 10 #size-cells = <1>; 14 #clock-cells = <0>; 15 compatible = "ti,keystone,pll-mux-clock"; 18 bit-shift = <23>; 19 bit-mask = <1>; 20 clock-output-names = "mainmuxclk"; [all …]
|
| D | keystone-k2hk-clocks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 * Keystone 2 Kepler/Hawking SoC clock nodes 5 * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/ 10 #clock-cells = <0>; 11 compatible = "ti,keystone,pll-clock"; 13 clock-output-names = "arm-pll-clk"; 15 reg-names = "control"; 19 #clock-cells = <0>; 20 compatible = "ti,keystone,main-pll-clock"; 23 reg-names = "control", "multiplier", "post-divider"; [all …]
|
| D | keystone-k2l-clocks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3 * Keystone 2 lamarr SoC clock nodes 5 * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/ 10 #clock-cells = <0>; 11 compatible = "ti,keystone,pll-clock"; 13 clock-output-names = "arm-pll-clk"; 15 reg-names = "control"; 19 #clock-cells = <0>; 20 compatible = "ti,keystone,main-pll-clock"; 23 reg-names = "control", "multiplier", "post-divider"; [all …]
|
| D | dm814x-clocks.dtsi | 14 #clock-cells = <1>; 15 compatible = "ti,dm814-adpll-s-clock"; 18 clock-names = "clkinp", "clkinpulow", "clkinphif"; 19 clock-output-names = "481c5040.adpll.dcoclkldo", 26 #clock-cells = <1>; 27 compatible = "ti,dm814-adpll-lj-clock"; 30 clock-names = "clkinp", "clkinpulow"; 31 clock-output-names = "481c5080.adpll.dcoclkldo", 37 #clock-cells = <1>; 38 compatible = "ti,dm814-adpll-lj-clock"; [all …]
|
| D | keystone-k2e-clocks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 5 * Copyright (C) 2014-2017 Texas Instruments Incorporated - http://www.ti.com/ 10 #clock-cells = <0>; 11 compatible = "ti,keystone,main-pll-clock"; 14 reg-names = "control", "multiplier", "post-divider"; 18 #clock-cells = <0>; 19 compatible = "ti,keystone,pll-clock"; 21 clock-output-names = "papllclk"; 23 reg-names = "control"; 27 #clock-cells = <0>; [all …]
|
| D | stih410-clock.dtsi | 8 #include <dt-bindings/clock/stih410-clks.h> 13 clk_sysin: clk-sysin { 14 #clock-cells = <0>; 15 compatible = "fixed-clock"; 16 clock-frequency = <30000000>; 17 clock-output-names = "CLK_SYSIN"; 20 clk_tmdsout_hdmi: clk-tmdsout-hdmi { 21 #clock-cells = <0>; 22 compatible = "fixed-clock"; 23 clock-frequency = <0>; [all …]
|
| D | stih418-clock.dtsi | 8 #include <dt-bindings/clock/stih418-clks.h> 13 clk_sysin: clk-sysin { 14 #clock-cells = <0>; 15 compatible = "fixed-clock"; 16 clock-frequency = <30000000>; 17 clock-output-names = "CLK_SYSIN"; 20 clk_tmdsout_hdmi: clk-tmdsout-hdmi { 21 #clock-cells = <0>; 22 compatible = "fixed-clock"; 23 clock-frequency = <0>; [all …]
|
| D | stih407-clock.dtsi | 8 #include <dt-bindings/clock/stih407-clks.h> 13 clk_sysin: clk-sysin { 14 #clock-cells = <0>; 15 compatible = "fixed-clock"; 16 clock-frequency = <30000000>; 19 clk_tmdsout_hdmi: clk-tmdsout-hdmi { 20 #clock-cells = <0>; 21 compatible = "fixed-clock"; 22 clock-frequency = <0>; 26 #address-cells = <1>; [all …]
|
| /kernel/linux/linux-4.19/Documentation/devicetree/bindings/clock/ |
| D | clock-bindings.txt | 1 This binding is a work-in-progress, and are based on some experimental 4 Sources of clock signal can be represented by any node in the device 5 tree. Those nodes are designated as clock providers. Clock consumer 6 nodes use a phandle and clock specifier pair to connect clock provider 7 outputs to clock inputs. Similar to the gpio specifiers, a clock 8 specifier is an array of zero, one or more cells identifying the clock 9 output on a device. The length of a clock specifier is defined by the 10 value of a #clock-cells property in the clock provider node. 14 ==Clock providers== 17 #clock-cells: Number of cells in a clock specifier; Typically 0 for nodes [all …]
|
| D | xgene.txt | 1 Device Tree Clock bindings for APM X-Gene 3 This binding uses the common clock binding[1]. 5 [1] Documentation/devicetree/bindings/clock/clock-bindings.txt 8 - compatible : shall be one of the following: 9 "apm,xgene-socpll-clock" - for a X-Gene SoC PLL clock 10 "apm,xgene-pcppll-clock" - for a X-Gene PCP PLL clock 11 "apm,xgene-pmd-clock" - for a X-Gene PMD clock 12 "apm,xgene-device-clock" - for a X-Gene device clock 13 "apm,xgene-socpll-v2-clock" - for a X-Gene SoC PLL v2 clock 14 "apm,xgene-pcppll-v2-clock" - for a X-Gene PCP PLL v2 clock [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/clock/ |
| D | clock-bindings.txt | 1 This binding is a work-in-progress, and are based on some experimental 4 Sources of clock signal can be represented by any node in the device 5 tree. Those nodes are designated as clock providers. Clock consumer 6 nodes use a phandle and clock specifier pair to connect clock provider 7 outputs to clock inputs. Similar to the gpio specifiers, a clock 8 specifier is an array of zero, one or more cells identifying the clock 9 output on a device. The length of a clock specifier is defined by the 10 value of a #clock-cells property in the clock provider node. 14 ==Clock providers== 17 #clock-cells: Number of cells in a clock specifier; Typically 0 for nodes [all …]
|
| D | allwinner,sun4i-a10-usb-clk.yaml | 1 # SPDX-License-Identifier: GPL-2.0 3 --- 4 $id: http://devicetree.org/schemas/clock/allwinner,sun4i-a10-usb-clk.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Allwinner A10 USB Clock Device Tree Bindings 10 - Chen-Yu Tsai <wens@csie.org> 11 - Maxime Ripard <mripard@kernel.org> 16 "#clock-cells": 19 The additional ID argument passed to the clock shall refer to 20 the index of the output. [all …]
|
| D | xgene.txt | 1 Device Tree Clock bindings for APM X-Gene 3 This binding uses the common clock binding[1]. 5 [1] Documentation/devicetree/bindings/clock/clock-bindings.txt 8 - compatible : shall be one of the following: 9 "apm,xgene-socpll-clock" - for a X-Gene SoC PLL clock 10 "apm,xgene-pcppll-clock" - for a X-Gene PCP PLL clock 11 "apm,xgene-pmd-clock" - for a X-Gene PMD clock 12 "apm,xgene-device-clock" - for a X-Gene device clock 13 "apm,xgene-socpll-v2-clock" - for a X-Gene SoC PLL v2 clock 14 "apm,xgene-pcppll-v2-clock" - for a X-Gene PCP PLL v2 clock [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/mfd/ |
| D | allwinner,sun6i-a31-prcm.yaml | 1 # SPDX-License-Identifier: GPL-2.0 3 --- 4 $id: http://devicetree.org/schemas/mfd/allwinner,sun6i-a31-prcm.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10 - Chen-Yu Tsai <wens@csie.org> 11 - Maxime Ripard <mripard@kernel.org> 17 const: allwinner,sun6i-a31-prcm 29 - allwinner,sun4i-a10-mod0-clk 30 - allwinner,sun6i-a31-apb0-clk 31 - allwinner,sun6i-a31-apb0-gates-clk [all …]
|
| /kernel/linux/linux-5.10/arch/arm64/boot/dts/amd/ |
| D | amd-seattle-clks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 9 compatible = "fixed-clock"; 10 #clock-cells = <0>; 11 clock-frequency = <100000000>; 12 clock-output-names = "adl3clk_100mhz"; 16 compatible = "fixed-clock"; 17 #clock-cells = <0>; 18 clock-frequency = <375000000>; 19 clock-output-names = "ccpclk_375mhz"; 23 compatible = "fixed-clock"; [all …]
|
| /kernel/linux/linux-4.19/arch/arm64/boot/dts/amd/ |
| D | amd-seattle-clks.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 9 compatible = "fixed-clock"; 10 #clock-cells = <0>; 11 clock-frequency = <100000000>; 12 clock-output-names = "adl3clk_100mhz"; 16 compatible = "fixed-clock"; 17 #clock-cells = <0>; 18 clock-frequency = <375000000>; 19 clock-output-names = "ccpclk_375mhz"; 23 compatible = "fixed-clock"; [all …]
|
| /kernel/linux/linux-5.10/Documentation/devicetree/bindings/mmc/ |
| D | arasan,sdhci.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 5 $schema: "http://devicetree.org/meta-schemas/core.yaml#" 10 - Adrian Hunter <adrian.hunter@intel.com> 13 - $ref: "mmc-controller.yaml#" 14 - if: 18 const: arasan,sdhci-5.1 21 - phys 22 - phy-names 23 - if: [all …]
|
12345678910>>...42