| /kernel/linux/linux-4.19/drivers/net/ethernet/mscc/ |
| D | ocelot_regs.c | 1 // SPDX-License-Identifier: (GPL-2.0 OR MIT) 10 REG(ANA_ADVLEARN, 0x009000), 11 REG(ANA_VLANMASK, 0x009004), 12 REG(ANA_PORT_B_DOMAIN, 0x009008), 13 REG(ANA_ANAGEFIL, 0x00900c), 14 REG(ANA_ANEVENTS, 0x009010), 15 REG(ANA_STORMLIMIT_BURST, 0x009014), 16 REG(ANA_STORMLIMIT_CFG, 0x009018), 17 REG(ANA_ISOLATED_PORTS, 0x009028), 18 REG(ANA_COMMUNITY_PORTS, 0x00902c), [all …]
|
| /kernel/linux/linux-5.10/drivers/net/ethernet/intel/e1000/ |
| D | e1000_osdep.h | 1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* Copyright(c) 1999 - 2006 Intel Corporation. */ 22 #define GBE_CONFIG_FLASH_WRITE(base, offset, count, data) \ argument 23 (iowrite16_rep(base + offset, data, count)) 25 #define GBE_CONFIG_FLASH_READ(base, offset, count, data) \ argument 26 (ioread16_rep(base + (offset << 1), data, count)) 28 #define er32(reg) \ argument 29 (readl(hw->hw_addr + ((hw->mac_type >= e1000_82543) \ 30 ? E1000_##reg : E1000_82542_##reg))) 32 #define ew32(reg, value) \ argument [all …]
|
| /kernel/linux/linux-4.19/drivers/net/ethernet/intel/e1000/ |
| D | e1000_osdep.h | 1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* Copyright(c) 1999 - 2006 Intel Corporation. */ 22 #define GBE_CONFIG_FLASH_WRITE(base, offset, count, data) \ argument 23 (iowrite16_rep(base + offset, data, count)) 25 #define GBE_CONFIG_FLASH_READ(base, offset, count, data) \ argument 26 (ioread16_rep(base + (offset << 1), data, count)) 28 #define er32(reg) \ argument 29 (readl(hw->hw_addr + ((hw->mac_type >= e1000_82543) \ 30 ? E1000_##reg : E1000_82542_##reg))) 32 #define ew32(reg, value) \ argument [all …]
|
| /kernel/linux/linux-5.10/drivers/net/ethernet/mscc/ |
| D | ocelot_vsc7514.c | 1 // SPDX-License-Identifier: (GPL-2.0 OR MIT) 21 #define IFH_EXTRACT_BITFIELD64(x, o, w) (((x) >> (o)) & GENMASK_ULL((w) - 1, 0)) 24 REG(ANA_ADVLEARN, 0x009000), 25 REG(ANA_VLANMASK, 0x009004), 26 REG(ANA_PORT_B_DOMAIN, 0x009008), 27 REG(ANA_ANAGEFIL, 0x00900c), 28 REG(ANA_ANEVENTS, 0x009010), 29 REG(ANA_STORMLIMIT_BURST, 0x009014), 30 REG(ANA_STORMLIMIT_CFG, 0x009018), 31 REG(ANA_ISOLATED_PORTS, 0x009028), [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dce120/ |
| D | hw_translate_dce120.c | 2 * Copyright 2013-15 Advanced Micro Devices, Inc. 27 * Pre-requisites: headers required by header of this unit 51 #define REG(reg_name)\ macro 62 uint32_t offset, in offset_to_id() argument 67 switch (offset) { in offset_to_id() 69 case REG(DC_GPIO_GENERIC_A): in offset_to_id() 99 case REG(DC_GPIO_HPD_A): in offset_to_id() 126 case REG(DC_GPIO_SYNCA_A): in offset_to_id() 140 /* REG(DC_GPIO_GENLK_MASK */ in offset_to_id() 141 case REG(DC_GPIO_GENLK_A): in offset_to_id() [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dcn10/ |
| D | hw_translate_dcn10.c | 2 * Copyright 2013-15 Advanced Micro Devices, Inc. 27 * Pre-requisites: headers required by header of this unit 51 #define REG(reg_name)\ macro 62 uint32_t offset, in offset_to_id() argument 67 switch (offset) { in offset_to_id() 69 case REG(DC_GPIO_GENERIC_A): in offset_to_id() 99 case REG(DC_GPIO_HPD_A): in offset_to_id() 126 case REG(DC_GPIO_SYNCA_A): in offset_to_id() 140 /* REG(DC_GPIO_GENLK_MASK */ in offset_to_id() 141 case REG(DC_GPIO_GENLK_A): in offset_to_id() [all …]
|
| /kernel/linux/linux-4.19/drivers/gpu/drm/amd/display/dc/gpio/dce120/ |
| D | hw_translate_dce120.c | 2 * Copyright 2013-15 Advanced Micro Devices, Inc. 27 * Pre-requisites: headers required by header of this unit 51 #define REG(reg_name)\ macro 62 uint32_t offset, in offset_to_id() argument 67 switch (offset) { in offset_to_id() 69 case REG(DC_GPIO_GENERIC_A): in offset_to_id() 99 case REG(DC_GPIO_HPD_A): in offset_to_id() 126 case REG(DC_GPIO_SYNCA_A): in offset_to_id() 140 /* REG(DC_GPIO_GENLK_MASK */ in offset_to_id() 141 case REG(DC_GPIO_GENLK_A): in offset_to_id() [all …]
|
| /kernel/linux/linux-4.19/drivers/gpu/drm/amd/display/dc/gpio/dcn10/ |
| D | hw_translate_dcn10.c | 2 * Copyright 2013-15 Advanced Micro Devices, Inc. 27 * Pre-requisites: headers required by header of this unit 51 #define REG(reg_name)\ macro 62 uint32_t offset, in offset_to_id() argument 67 switch (offset) { in offset_to_id() 69 case REG(DC_GPIO_GENERIC_A): in offset_to_id() 99 case REG(DC_GPIO_HPD_A): in offset_to_id() 126 case REG(DC_GPIO_SYNCA_A): in offset_to_id() 140 /* REG(DC_GPIO_GENLK_MASK */ in offset_to_id() 141 case REG(DC_GPIO_GENLK_A): in offset_to_id() [all …]
|
| /kernel/linux/linux-5.10/drivers/net/dsa/ocelot/ |
| D | seville_vsc9953.c | 1 // SPDX-License-Identifier: (GPL-2.0 OR MIT) 10 #include <linux/pcs-lynx.h> 23 REG(ANA_ADVLEARN, 0x00b500), 24 REG(ANA_VLANMASK, 0x00b504), 26 REG(ANA_ANAGEFIL, 0x00b50c), 27 REG(ANA_ANEVENTS, 0x00b510), 28 REG(ANA_STORMLIMIT_BURST, 0x00b514), 29 REG(ANA_STORMLIMIT_CFG, 0x00b518), 30 REG(ANA_ISOLATED_PORTS, 0x00b528), 31 REG(ANA_COMMUNITY_PORTS, 0x00b52c), [all …]
|
| D | felix_vsc9959.c | 1 // SPDX-License-Identifier: (GPL-2.0 OR MIT) 3 * Copyright 2018-2019 NXP Semiconductors 12 #include <linux/pcs-lynx.h> 22 REG(ANA_ADVLEARN, 0x0089a0), 23 REG(ANA_VLANMASK, 0x0089a4), 25 REG(ANA_ANAGEFIL, 0x0089ac), 26 REG(ANA_ANEVENTS, 0x0089b0), 27 REG(ANA_STORMLIMIT_BURST, 0x0089b4), 28 REG(ANA_STORMLIMIT_CFG, 0x0089b8), 29 REG(ANA_ISOLATED_PORTS, 0x0089c8), [all …]
|
| /kernel/linux/linux-5.10/drivers/gpio/ |
| D | gpio-palmas.c | 1 // SPDX-License-Identifier: GPL-2.0-only 27 static int palmas_gpio_get(struct gpio_chip *gc, unsigned offset) in palmas_gpio_get() argument 30 struct palmas *palmas = pg->palmas; in palmas_gpio_get() 33 unsigned int reg; in palmas_gpio_get() local 34 int gpio16 = (offset/8); in palmas_gpio_get() 36 offset %= 8; in palmas_gpio_get() 37 reg = (gpio16) ? PALMAS_GPIO_DATA_DIR2 : PALMAS_GPIO_DATA_DIR; in palmas_gpio_get() 39 ret = palmas_read(palmas, PALMAS_GPIO_BASE, reg, &val); in palmas_gpio_get() 41 dev_err(gc->parent, "Reg 0x%02x read failed, %d\n", reg, ret); in palmas_gpio_get() 45 if (val & BIT(offset)) in palmas_gpio_get() [all …]
|
| D | gpio-msic.c | 1 // SPDX-License-Identifier: GPL-2.0 18 /* the offset for the mapping of global gpio pin to irq */ 52 * MSIC has 24 gpios, 16 low voltage (1.2-1.8v) and 8 high voltage (3v). 61 static int msic_gpio_to_ireg(unsigned offset) in msic_gpio_to_ireg() argument 63 if (offset >= MSIC_NUM_GPIO) in msic_gpio_to_ireg() 64 return -EINVAL; in msic_gpio_to_ireg() 66 if (offset < 8) in msic_gpio_to_ireg() 67 return INTEL_MSIC_GPIO0LV0CTLI - offset; in msic_gpio_to_ireg() 68 if (offset < 16) in msic_gpio_to_ireg() 69 return INTEL_MSIC_GPIO1LV0CTLI - offset + 8; in msic_gpio_to_ireg() [all …]
|
| D | gpio-pmic-eic-sprd.c | 1 // SPDX-License-Identifier: GPL-2.0 33 #define SPRD_PMIC_EIC_BIT(x) ((x) & (SPRD_PMIC_EIC_PER_BANK_NR - 1)) 48 * struct sprd_pmic_eic - PMIC EIC controller 52 * @offset: the EIC controller's offset address of the PMIC. 53 * @reg: the array to cache the EIC registers. 61 u32 offset; member 62 u8 reg[CACHE_NR_REGS]; member 67 static void sprd_pmic_eic_update(struct gpio_chip *chip, unsigned int offset, in sprd_pmic_eic_update() argument 68 u16 reg, unsigned int val) in sprd_pmic_eic_update() argument 71 u32 shift = SPRD_PMIC_EIC_BIT(offset); in sprd_pmic_eic_update() [all …]
|
| D | gpio-aspeed.c | 1 // SPDX-License-Identifier: GPL-2.0-or-later 43 * @offset_timer: Maps an offset to an @timer_users index, or zero if disabled 210 const enum aspeed_gpio_reg reg) in bank_reg() argument 212 switch (reg) { in bank_reg() 214 return gpio->base + bank->val_regs + GPIO_VAL_VALUE; in bank_reg() 216 return gpio->base + bank->rdata_reg; in bank_reg() 218 return gpio->base + bank->val_regs + GPIO_VAL_DIR; in bank_reg() 220 return gpio->base + bank->irq_regs + GPIO_IRQ_ENABLE; in bank_reg() 222 return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE0; in bank_reg() 224 return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE1; in bank_reg() [all …]
|
| D | gpio-cs5535.c | 1 // SPDX-License-Identifier: GPL-2.0-only 5 * Copyright (C) 2007-2009 Andres Salomon <dilinger@collabora.co.uk> 17 #define DRV_NAME "cs5535-gpio" 21 * 31-29,23 : reserved (always mask out) 24 * 22-16 : LPC 44 * design pattern, see Documentation/driver-api/driver-model/design-patterns.rst 61 unsigned int reg) in errata_outl() argument 63 unsigned long addr = chip->base + 0x80 + reg; in errata_outl() 68 * non-selected bits; the recommended workaround is a in errata_outl() 69 * read-modify-write operation. in errata_outl() [all …]
|
| /kernel/linux/linux-4.19/drivers/net/dsa/ |
| D | bcm_sf2_cfp.c | 40 /* End of L2, byte offset 12, src IP[0:15] */ 42 /* End of L2, byte offset 14, src IP[16:31] */ 44 /* End of L2, byte offset 16, dst IP[0:15] */ 46 /* End of L2, byte offset 18, dst IP[16:31] */ 48 /* End of L3, byte offset 0, src port */ 50 /* End of L3, byte offset 2, dst port */ 65 /* End of L2, byte offset 8, src IP[0:15] */ 67 /* End of L2, byte offset 10, src IP[16:31] */ 69 /* End of L2, byte offset 12, src IP[32:47] */ 71 /* End of L2, byte offset 14, src IP[48:63] */ [all …]
|
| /kernel/linux/linux-4.19/drivers/gpio/ |
| D | gpio-palmas.c | 38 static int palmas_gpio_get(struct gpio_chip *gc, unsigned offset) in palmas_gpio_get() argument 41 struct palmas *palmas = pg->palmas; in palmas_gpio_get() 44 unsigned int reg; in palmas_gpio_get() local 45 int gpio16 = (offset/8); in palmas_gpio_get() 47 offset %= 8; in palmas_gpio_get() 48 reg = (gpio16) ? PALMAS_GPIO_DATA_DIR2 : PALMAS_GPIO_DATA_DIR; in palmas_gpio_get() 50 ret = palmas_read(palmas, PALMAS_GPIO_BASE, reg, &val); in palmas_gpio_get() 52 dev_err(gc->parent, "Reg 0x%02x read failed, %d\n", reg, ret); in palmas_gpio_get() 56 if (val & BIT(offset)) in palmas_gpio_get() 57 reg = (gpio16) ? PALMAS_GPIO_DATA_OUT2 : PALMAS_GPIO_DATA_OUT; in palmas_gpio_get() [all …]
|
| D | gpio-msic.c | 19 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 31 /* the offset for the mapping of global gpio pin to irq */ 65 * MSIC has 24 gpios, 16 low voltage (1.2-1.8v) and 8 high voltage (3v). 74 static int msic_gpio_to_ireg(unsigned offset) in msic_gpio_to_ireg() argument 76 if (offset >= MSIC_NUM_GPIO) in msic_gpio_to_ireg() 77 return -EINVAL; in msic_gpio_to_ireg() 79 if (offset < 8) in msic_gpio_to_ireg() 80 return INTEL_MSIC_GPIO0LV0CTLI - offset; in msic_gpio_to_ireg() 81 if (offset < 16) in msic_gpio_to_ireg() 82 return INTEL_MSIC_GPIO1LV0CTLI - offset + 8; in msic_gpio_to_ireg() [all …]
|
| D | gpio-pmic-eic-sprd.c | 1 // SPDX-License-Identifier: GPL-2.0 33 #define SPRD_PMIC_EIC_BIT(x) ((x) & (SPRD_PMIC_EIC_PER_BANK_NR - 1)) 48 * struct sprd_pmic_eic - PMIC EIC controller 52 * @offset: the EIC controller's offset address of the PMIC. 53 * @reg: the array to cache the EIC registers. 61 u32 offset; member 62 u8 reg[CACHE_NR_REGS]; member 67 static void sprd_pmic_eic_update(struct gpio_chip *chip, unsigned int offset, in sprd_pmic_eic_update() argument 68 u16 reg, unsigned int val) in sprd_pmic_eic_update() argument 71 u32 shift = SPRD_PMIC_EIC_BIT(offset); in sprd_pmic_eic_update() [all …]
|
| D | gpio-aspeed.c | 47 * @offset_timer: Maps an offset to an @timer_users index, or zero if disabled 213 const enum aspeed_gpio_reg reg) in bank_reg() argument 215 switch (reg) { in bank_reg() 217 return gpio->base + bank->val_regs + GPIO_VAL_VALUE; in bank_reg() 219 return gpio->base + bank->rdata_reg; in bank_reg() 221 return gpio->base + bank->val_regs + GPIO_VAL_DIR; in bank_reg() 223 return gpio->base + bank->irq_regs + GPIO_IRQ_ENABLE; in bank_reg() 225 return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE0; in bank_reg() 227 return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE1; in bank_reg() 229 return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE2; in bank_reg() [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dcn30/ |
| D | hw_translate_dcn30.c | 27 * Pre-requisites: headers required by header of this unit 60 #undef REG 61 #define REG(reg_name)\ macro 72 uint32_t offset, in offset_to_id() argument 77 switch (offset) { in offset_to_id() 79 case REG(DC_GPIO_GENERIC_A): in offset_to_id() 109 case REG(DC_GPIO_HPD_A): in offset_to_id() 135 /* REG(DC_GPIO_GENLK_MASK */ in offset_to_id() 136 case REG(DC_GPIO_GENLK_A): in offset_to_id() 160 case REG(DC_GPIO_DDC1_A): in offset_to_id() [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dcn20/ |
| D | hw_translate_dcn20.c | 27 * Pre-requisites: headers required by header of this unit 54 #undef REG 55 #define REG(reg_name)\ macro 66 uint32_t offset, in offset_to_id() argument 71 switch (offset) { in offset_to_id() 73 case REG(DC_GPIO_GENERIC_A): in offset_to_id() 103 case REG(DC_GPIO_HPD_A): in offset_to_id() 129 /* REG(DC_GPIO_GENLK_MASK */ in offset_to_id() 130 case REG(DC_GPIO_GENLK_A): in offset_to_id() 154 case REG(DC_GPIO_DDC1_A): in offset_to_id() [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/gpio/dcn21/ |
| D | hw_translate_dcn21.c | 27 * Pre-requisites: headers required by header of this unit 54 #undef REG 55 #define REG(reg_name)\ macro 65 uint32_t offset, in offset_to_id() argument 70 switch (offset) { in offset_to_id() 72 case REG(DC_GPIO_GENERIC_A): in offset_to_id() 106 case REG(DC_GPIO_HPD_A): in offset_to_id() 132 /* REG(DC_GPIO_GENLK_MASK */ in offset_to_id() 133 case REG(DC_GPIO_GENLK_A): in offset_to_id() 157 case REG(DC_GPIO_DDC1_A): in offset_to_id() [all …]
|
| /kernel/linux/linux-5.10/drivers/gpu/drm/amd/display/dc/dcn20/ |
| D | dcn20_dpp_cm.c | 36 #define REG(reg)\ macro 37 dpp->tf_regs->reg 43 dpp->base.ctx 47 dpp->tf_shift->field_name, dpp->tf_mask->field_name 57 if (dpp_base->ctx->dc->debug.cm_in_bypass) in dpp2_enable_cm_block() 130 dpp2_program_degamma_lut(dpp_base, params->rgb_resulted, params->hw_points_num, !is_ram_a); in dpp2_set_degamma_pwl() 183 /* value stored in dbg reg will be 1 greater than mode we want */ in program_gamut_remap() 189 gam_regs.shifts.csc_c11 = dpp->tf_shift->CM_GAMUT_REMAP_C11; in program_gamut_remap() 190 gam_regs.masks.csc_c11 = dpp->tf_mask->CM_GAMUT_REMAP_C11; in program_gamut_remap() 191 gam_regs.shifts.csc_c12 = dpp->tf_shift->CM_GAMUT_REMAP_C12; in program_gamut_remap() [all …]
|
| /kernel/linux/linux-5.10/net/netfilter/ |
| D | nft_payload.c | 1 // SPDX-License-Identifier: GPL-2.0-only 3 * Copyright (c) 2008-2009 Patrick McHardy <kaber@trash.net> 19 /* For layer 4 checksum field offset. */ 33 veth->h_vlan_proto = skb->vlan_proto; in nft_payload_rebuild_vlan_hdr() 34 veth->h_vlan_TCI = htons(skb_vlan_tag_get(skb)); in nft_payload_rebuild_vlan_hdr() 35 veth->h_vlan_encapsulated_proto = skb->protocol; in nft_payload_rebuild_vlan_hdr() 42 nft_payload_copy_vlan(u32 *d, const struct sk_buff *skb, u8 offset, u8 len) in nft_payload_copy_vlan() argument 44 int mac_off = skb_mac_header(skb) - skb->data; in nft_payload_copy_vlan() 49 if ((skb->protocol == htons(ETH_P_8021AD) || in nft_payload_copy_vlan() 50 skb->protocol == htons(ETH_P_8021Q)) && in nft_payload_copy_vlan() [all …]
|