• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1#
2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3#
4# This program is free software; you can redistribute it and/or modify
5# it under the terms of the GNU General Public License version 2 as
6# published by the Free Software Foundation.
7#
8
9config ARC
10	def_bool y
11	select ARC_TIMERS
12	select ARCH_HAS_PTE_SPECIAL
13	select ARCH_HAS_SYNC_DMA_FOR_CPU
14	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
15	select ARCH_HAS_SG_CHAIN
16	select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
17	select BUILDTIME_EXTABLE_SORT
18	select CLONE_BACKWARDS
19	select COMMON_CLK
20	select DMA_NONCOHERENT_OPS
21	select DMA_NONCOHERENT_MMAP
22	select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
23	select GENERIC_CLOCKEVENTS
24	select GENERIC_FIND_FIRST_BIT
25	# for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
26	select GENERIC_IRQ_SHOW
27	select GENERIC_PCI_IOMAP
28	select GENERIC_PENDING_IRQ if SMP
29	select GENERIC_SCHED_CLOCK
30	select GENERIC_SMP_IDLE_THREAD
31	select HAVE_ARCH_KGDB
32	select HAVE_ARCH_TRACEHOOK
33	select HAVE_DEBUG_STACKOVERFLOW
34	select HAVE_FUTEX_CMPXCHG if FUTEX
35	select HAVE_GENERIC_DMA_COHERENT
36	select HAVE_IOREMAP_PROT
37	select HAVE_KERNEL_GZIP
38	select HAVE_KERNEL_LZMA
39	select HAVE_KPROBES
40	select HAVE_KRETPROBES
41	select HAVE_MEMBLOCK
42	select HAVE_MOD_ARCH_SPECIFIC
43	select HAVE_OPROFILE
44	select HAVE_PERF_EVENTS
45	select HANDLE_DOMAIN_IRQ
46	select IRQ_DOMAIN
47	select MODULES_USE_ELF_RELA
48	select NO_BOOTMEM
49	select OF
50	select OF_EARLY_FLATTREE
51	select OF_RESERVED_MEM
52	select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
53
54config ARCH_HAS_CACHE_LINE_SIZE
55	def_bool y
56
57config MIGHT_HAVE_PCI
58	bool
59
60config TRACE_IRQFLAGS_SUPPORT
61	def_bool y
62
63config LOCKDEP_SUPPORT
64	def_bool y
65
66config SCHED_OMIT_FRAME_POINTER
67	def_bool y
68
69config GENERIC_CSUM
70	def_bool y
71
72config RWSEM_GENERIC_SPINLOCK
73	def_bool y
74
75config ARCH_DISCONTIGMEM_ENABLE
76	def_bool n
77
78config ARCH_FLATMEM_ENABLE
79	def_bool y
80
81config MMU
82	def_bool y
83
84config NO_IOPORT_MAP
85	def_bool y
86
87config GENERIC_CALIBRATE_DELAY
88	def_bool y
89
90config GENERIC_HWEIGHT
91	def_bool y
92
93config STACKTRACE_SUPPORT
94	def_bool y
95	select STACKTRACE
96
97config HAVE_ARCH_TRANSPARENT_HUGEPAGE
98	def_bool y
99	depends on ARC_MMU_V4
100
101menu "ARC Architecture Configuration"
102
103menu "ARC Platform/SoC/Board"
104
105source "arch/arc/plat-tb10x/Kconfig"
106source "arch/arc/plat-axs10x/Kconfig"
107#New platform adds here
108source "arch/arc/plat-eznps/Kconfig"
109source "arch/arc/plat-hsdk/Kconfig"
110
111endmenu
112
113choice
114	prompt "ARC Instruction Set"
115	default ISA_ARCV2
116
117config ISA_ARCOMPACT
118	bool "ARCompact ISA"
119	select CPU_NO_EFFICIENT_FFS
120	help
121	  The original ARC ISA of ARC600/700 cores
122
123config ISA_ARCV2
124	bool "ARC ISA v2"
125	select ARC_TIMERS_64BIT
126	help
127	  ISA for the Next Generation ARC-HS cores
128
129endchoice
130
131menu "ARC CPU Configuration"
132
133choice
134	prompt "ARC Core"
135	default ARC_CPU_770 if ISA_ARCOMPACT
136	default ARC_CPU_HS if ISA_ARCV2
137
138if ISA_ARCOMPACT
139
140config ARC_CPU_750D
141	bool "ARC750D"
142	select ARC_CANT_LLSC
143	help
144	  Support for ARC750 core
145
146config ARC_CPU_770
147	bool "ARC770"
148	select ARC_HAS_SWAPE
149	help
150	  Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
151	  This core has a bunch of cool new features:
152	  -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
153                   Shared Address Spaces (for sharing TLB entries in MMU)
154	  -Caches: New Prog Model, Region Flush
155	  -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
156
157endif	#ISA_ARCOMPACT
158
159config ARC_CPU_HS
160	bool "ARC-HS"
161	depends on ISA_ARCV2
162	help
163	  Support for ARC HS38x Cores based on ARCv2 ISA
164	  The notable features are:
165	    - SMP configurations of upto 4 core with coherency
166	    - Optional L2 Cache and IO-Coherency
167	    - Revised Interrupt Architecture (multiple priorites, reg banks,
168	        auto stack switch, auto regfile save/restore)
169	    - MMUv4 (PIPT dcache, Huge Pages)
170	    - Instructions for
171		* 64bit load/store: LDD, STD
172		* Hardware assisted divide/remainder: DIV, REM
173		* Function prologue/epilogue: ENTER_S, LEAVE_S
174		* IRQ enable/disable: CLRI, SETI
175		* pop count: FFS, FLS
176		* SETcc, BMSKN, XBFU...
177
178endchoice
179
180config CPU_BIG_ENDIAN
181	bool "Enable Big Endian Mode"
182	default n
183	help
184	  Build kernel for Big Endian Mode of ARC CPU
185
186config SMP
187	bool "Symmetric Multi-Processing"
188	default n
189	select ARC_MCIP if ISA_ARCV2
190	help
191	  This enables support for systems with more than one CPU.
192
193if SMP
194
195config NR_CPUS
196	int "Maximum number of CPUs (2-4096)"
197	range 2 4096
198	default "4"
199
200config ARC_SMP_HALT_ON_RESET
201	bool "Enable Halt-on-reset boot mode"
202	help
203	  In SMP configuration cores can be configured as Halt-on-reset
204	  or they could all start at same time. For Halt-on-reset, non
205	  masters are parked until Master kicks them so they can start of
206	  at designated entry point. For other case, all jump to common
207	  entry point and spin wait for Master's signal.
208
209endif	#SMP
210
211config ARC_MCIP
212	bool "ARConnect Multicore IP (MCIP) Support "
213	depends on ISA_ARCV2
214	default y if SMP
215	help
216	  This IP block enables SMP in ARC-HS38 cores.
217	  It provides for cross-core interrupts, multi-core debug
218	  hardware semaphores, shared memory,....
219
220menuconfig ARC_CACHE
221	bool "Enable Cache Support"
222	default y
223
224if ARC_CACHE
225
226config ARC_CACHE_LINE_SHIFT
227	int "Cache Line Length (as power of 2)"
228	range 5 7
229	default "6"
230	help
231	  Starting with ARC700 4.9, Cache line length is configurable,
232	  This option specifies "N", with Line-len = 2 power N
233	  So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
234	  Linux only supports same line lengths for I and D caches.
235
236config ARC_HAS_ICACHE
237	bool "Use Instruction Cache"
238	default y
239
240config ARC_HAS_DCACHE
241	bool "Use Data Cache"
242	default y
243
244config ARC_CACHE_PAGES
245	bool "Per Page Cache Control"
246	default y
247	depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
248	help
249	  This can be used to over-ride the global I/D Cache Enable on a
250	  per-page basis (but only for pages accessed via MMU such as
251	  Kernel Virtual address or User Virtual Address)
252	  TLB entries have a per-page Cache Enable Bit.
253	  Note that Global I/D ENABLE + Per Page DISABLE works but corollary
254	  Global DISABLE + Per Page ENABLE won't work
255
256config ARC_CACHE_VIPT_ALIASING
257	bool "Support VIPT Aliasing D$"
258	depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
259	default n
260
261endif	#ARC_CACHE
262
263config ARC_HAS_ICCM
264	bool "Use ICCM"
265	help
266	  Single Cycle RAMS to store Fast Path Code
267	default n
268
269config ARC_ICCM_SZ
270	int "ICCM Size in KB"
271	default "64"
272	depends on ARC_HAS_ICCM
273
274config ARC_HAS_DCCM
275	bool "Use DCCM"
276	help
277	  Single Cycle RAMS to store Fast Path Data
278	default n
279
280config ARC_DCCM_SZ
281	int "DCCM Size in KB"
282	default "64"
283	depends on ARC_HAS_DCCM
284
285config ARC_DCCM_BASE
286	hex "DCCM map address"
287	default "0xA0000000"
288	depends on ARC_HAS_DCCM
289
290choice
291	prompt "MMU Version"
292	default ARC_MMU_V3 if ARC_CPU_770
293	default ARC_MMU_V2 if ARC_CPU_750D
294	default ARC_MMU_V4 if ARC_CPU_HS
295
296if ISA_ARCOMPACT
297
298config ARC_MMU_V1
299	bool "MMU v1"
300	help
301	  Orig ARC700 MMU
302
303config ARC_MMU_V2
304	bool "MMU v2"
305	help
306	  Fixed the deficiency of v1 - possible thrashing in memcpy scenario
307	  when 2 D-TLB and 1 I-TLB entries index into same 2way set.
308
309config ARC_MMU_V3
310	bool "MMU v3"
311	depends on ARC_CPU_770
312	help
313	  Introduced with ARC700 4.10: New Features
314	  Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
315	  Shared Address Spaces (SASID)
316
317endif
318
319config ARC_MMU_V4
320	bool "MMU v4"
321	depends on ISA_ARCV2
322
323endchoice
324
325
326choice
327	prompt "MMU Page Size"
328	default ARC_PAGE_SIZE_8K
329
330config ARC_PAGE_SIZE_8K
331	bool "8KB"
332	help
333	  Choose between 8k vs 16k
334
335config ARC_PAGE_SIZE_16K
336	bool "16KB"
337	depends on ARC_MMU_V3 || ARC_MMU_V4
338
339config ARC_PAGE_SIZE_4K
340	bool "4KB"
341	depends on ARC_MMU_V3 || ARC_MMU_V4
342
343endchoice
344
345choice
346	prompt "MMU Super Page Size"
347	depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
348	default ARC_HUGEPAGE_2M
349
350config ARC_HUGEPAGE_2M
351	bool "2MB"
352
353config ARC_HUGEPAGE_16M
354	bool "16MB"
355
356endchoice
357
358config NODES_SHIFT
359	int "Maximum NUMA Nodes (as a power of 2)"
360	default "0" if !DISCONTIGMEM
361	default "1" if DISCONTIGMEM
362	depends on NEED_MULTIPLE_NODES
363	---help---
364	  Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
365	  zones.
366
367if ISA_ARCOMPACT
368
369config ARC_COMPACT_IRQ_LEVELS
370	bool "Setup Timer IRQ as high Priority"
371	default n
372	# if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
373	depends on !SMP
374
375config ARC_FPU_SAVE_RESTORE
376	bool "Enable FPU state persistence across context switch"
377	default n
378	help
379	  Double Precision Floating Point unit had dedicated regs which
380	  need to be saved/restored across context-switch.
381	  Note that ARC FPU is overly simplistic, unlike say x86, which has
382	  hardware pieces to allow software to conditionally save/restore,
383	  based on actual usage of FPU by a task. Thus our implemn does
384	  this for all tasks in system.
385
386endif	#ISA_ARCOMPACT
387
388config ARC_CANT_LLSC
389	def_bool n
390
391config ARC_HAS_LLSC
392	bool "Insn: LLOCK/SCOND (efficient atomic ops)"
393	default y
394	depends on !ARC_CANT_LLSC
395
396config ARC_HAS_SWAPE
397	bool "Insn: SWAPE (endian-swap)"
398	default y
399
400if ISA_ARCV2
401
402config ARC_HAS_LL64
403	bool "Insn: 64bit LDD/STD"
404	help
405	  Enable gcc to generate 64-bit load/store instructions
406	  ISA mandates even/odd registers to allow encoding of two
407	  dest operands with 2 possible source operands.
408	default y
409
410config ARC_HAS_DIV_REM
411	bool "Insn: div, divu, rem, remu"
412	default y
413
414config ARC_HAS_ACCL_REGS
415	bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6)"
416	default y
417	help
418	  Depending on the configuration, CPU can contain accumulator reg-pair
419	  (also referred to as r58:r59). These can also be used by gcc as GPR so
420	  kernel needs to save/restore per process
421
422config ARC_IRQ_NO_AUTOSAVE
423	bool "Disable hardware autosave regfile on interrupts"
424	default n
425	help
426	  On HS cores, taken interrupt auto saves the regfile on stack.
427	  This is programmable and can be optionally disabled in which case
428	  software INTERRUPT_PROLOGUE/EPILGUE do the needed work
429
430endif	# ISA_ARCV2
431
432endmenu   # "ARC CPU Configuration"
433
434config LINUX_LINK_BASE
435	hex "Kernel link address"
436	default "0x80000000"
437	help
438	  ARC700 divides the 32 bit phy address space into two equal halves
439	  -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
440	  -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
441	  Typically Linux kernel is linked at the start of untransalted addr,
442	  hence the default value of 0x8zs.
443	  However some customers have peripherals mapped at this addr, so
444	  Linux needs to be scooted a bit.
445	  If you don't know what the above means, leave this setting alone.
446	  This needs to match memory start address specified in Device Tree
447
448config LINUX_RAM_BASE
449	hex "RAM base address"
450	default LINUX_LINK_BASE
451	help
452	  By default Linux is linked at base of RAM. However in some special
453	  cases (such as HSDK), Linux can't be linked at start of DDR, hence
454	  this option.
455
456config HIGHMEM
457	bool "High Memory Support"
458	select ARCH_DISCONTIGMEM_ENABLE
459	help
460	  With ARC 2G:2G address split, only upper 2G is directly addressable by
461	  kernel. Enable this to potentially allow access to rest of 2G and PAE
462	  in future
463
464config ARC_HAS_PAE40
465	bool "Support for the 40-bit Physical Address Extension"
466	default n
467	depends on ISA_ARCV2
468	select HIGHMEM
469	select PHYS_ADDR_T_64BIT
470	help
471	  Enable access to physical memory beyond 4G, only supported on
472	  ARC cores with 40 bit Physical Addressing support
473
474config ARC_KVADDR_SIZE
475	int "Kernel Virtual Address Space size (MB)"
476	range 0 512
477	default "256"
478	help
479	  The kernel address space is carved out of 256MB of translated address
480	  space for catering to vmalloc, modules, pkmap, fixmap. This however may
481	  not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
482	  this to be stretched to 512 MB (by extending into the reserved
483	  kernel-user gutter)
484
485config ARC_CURR_IN_REG
486	bool "Dedicate Register r25 for current_task pointer"
487	default y
488	help
489	  This reserved Register R25 to point to Current Task in
490	  kernel mode. This saves memory access for each such access
491
492
493config ARC_EMUL_UNALIGNED
494	bool "Emulate unaligned memory access (userspace only)"
495	select SYSCTL_ARCH_UNALIGN_NO_WARN
496	select SYSCTL_ARCH_UNALIGN_ALLOW
497	depends on ISA_ARCOMPACT
498	help
499	  This enables misaligned 16 & 32 bit memory access from user space.
500	  Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
501	  potential bugs in code
502
503config HZ
504	int "Timer Frequency"
505	default 100
506
507config ARC_METAWARE_HLINK
508	bool "Support for Metaware debugger assisted Host access"
509	default n
510	help
511	  This options allows a Linux userland apps to directly access
512	  host file system (open/creat/read/write etc) with help from
513	  Metaware Debugger. This can come in handy for Linux-host communication
514	  when there is no real usable peripheral such as EMAC.
515
516menuconfig ARC_DBG
517	bool "ARC debugging"
518	default y
519
520if ARC_DBG
521
522config ARC_DW2_UNWIND
523	bool "Enable DWARF specific kernel stack unwind"
524	default y
525	select KALLSYMS
526	help
527	  Compiles the kernel with DWARF unwind information and can be used
528	  to get stack backtraces.
529
530	  If you say Y here the resulting kernel image will be slightly larger
531	  but not slower, and it will give very useful debugging information.
532	  If you don't debug the kernel, you can say N, but we may not be able
533	  to solve problems without frame unwind information
534
535config ARC_DBG_TLB_PARANOIA
536	bool "Paranoia Checks in Low Level TLB Handlers"
537	default n
538
539endif
540
541config ARC_BUILTIN_DTB_NAME
542	string "Built in DTB"
543	help
544	  Set the name of the DTB to embed in the vmlinux binary
545	  Leaving it blank selects the minimal "skeleton" dtb
546
547endmenu	 # "ARC Architecture Configuration"
548
549config FORCE_MAX_ZONEORDER
550	int "Maximum zone order"
551	default "12" if ARC_HUGEPAGE_16M
552	default "11"
553
554menu "Bus Support"
555
556config PCI
557	bool "PCI support" if MIGHT_HAVE_PCI
558	help
559	  PCI is the name of a bus system, i.e., the way the CPU talks to
560	  the other stuff inside your box.  Find out if your board/platform
561	  has PCI.
562
563	  Note: PCIe support for Synopsys Device will be available only
564	  when HAPS DX is configured with PCIe RC bitmap. If you have PCI,
565	  say Y, otherwise N.
566
567config PCI_SYSCALL
568	def_bool PCI
569
570source "drivers/pci/Kconfig"
571
572endmenu
573
574source "kernel/power/Kconfig"
575