1 /*
2 * OMAP2+ common Power & Reset Management (PRM) IP block functions
3 *
4 * Copyright (C) 2011 Texas Instruments, Inc.
5 * Tero Kristo <t-kristo@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 *
12 * For historical purposes, the API used to configure the PRM
13 * interrupt handler refers to it as the "PRCM interrupt." The
14 * underlying registers are located in the PRM on OMAP3/4.
15 *
16 * XXX This code should eventually be moved to a PRM driver.
17 */
18
19 #include <linux/kernel.h>
20 #include <linux/module.h>
21 #include <linux/init.h>
22 #include <linux/io.h>
23 #include <linux/irq.h>
24 #include <linux/interrupt.h>
25 #include <linux/slab.h>
26 #include <linux/of.h>
27 #include <linux/of_address.h>
28 #include <linux/clk-provider.h>
29 #include <linux/clk/ti.h>
30
31 #include "soc.h"
32 #include "prm2xxx_3xxx.h"
33 #include "prm2xxx.h"
34 #include "prm3xxx.h"
35 #include "prm33xx.h"
36 #include "prm44xx.h"
37 #include "prm54xx.h"
38 #include "prm7xx.h"
39 #include "prcm43xx.h"
40 #include "common.h"
41 #include "clock.h"
42 #include "cm.h"
43 #include "control.h"
44
45 /*
46 * OMAP_PRCM_MAX_NR_PENDING_REG: maximum number of PRM_IRQ*_MPU regs
47 * XXX this is technically not needed, since
48 * omap_prcm_register_chain_handler() could allocate this based on the
49 * actual amount of memory needed for the SoC
50 */
51 #define OMAP_PRCM_MAX_NR_PENDING_REG 2
52
53 /*
54 * prcm_irq_chips: an array of all of the "generic IRQ chips" in use
55 * by the PRCM interrupt handler code. There will be one 'chip' per
56 * PRM_{IRQSTATUS,IRQENABLE}_MPU register pair. (So OMAP3 will have
57 * one "chip" and OMAP4 will have two.)
58 */
59 static struct irq_chip_generic **prcm_irq_chips;
60
61 /*
62 * prcm_irq_setup: the PRCM IRQ parameters for the hardware the code
63 * is currently running on. Defined and passed by initialization code
64 * that calls omap_prcm_register_chain_handler().
65 */
66 static struct omap_prcm_irq_setup *prcm_irq_setup;
67
68 /* prm_base: base virtual address of the PRM IP block */
69 struct omap_domain_base prm_base;
70
71 u16 prm_features;
72
73 /*
74 * prm_ll_data: function pointers to SoC-specific implementations of
75 * common PRM functions
76 */
77 static struct prm_ll_data null_prm_ll_data;
78 static struct prm_ll_data *prm_ll_data = &null_prm_ll_data;
79
80 /* Private functions */
81
82 /*
83 * Move priority events from events to priority_events array
84 */
omap_prcm_events_filter_priority(unsigned long * events,unsigned long * priority_events)85 static void omap_prcm_events_filter_priority(unsigned long *events,
86 unsigned long *priority_events)
87 {
88 int i;
89
90 for (i = 0; i < prcm_irq_setup->nr_regs; i++) {
91 priority_events[i] =
92 events[i] & prcm_irq_setup->priority_mask[i];
93 events[i] ^= priority_events[i];
94 }
95 }
96
97 /*
98 * PRCM Interrupt Handler
99 *
100 * This is a common handler for the OMAP PRCM interrupts. Pending
101 * interrupts are detected by a call to prcm_pending_events and
102 * dispatched accordingly. Clearing of the wakeup events should be
103 * done by the SoC specific individual handlers.
104 */
omap_prcm_irq_handler(struct irq_desc * desc)105 static void omap_prcm_irq_handler(struct irq_desc *desc)
106 {
107 unsigned long pending[OMAP_PRCM_MAX_NR_PENDING_REG];
108 unsigned long priority_pending[OMAP_PRCM_MAX_NR_PENDING_REG];
109 struct irq_chip *chip = irq_desc_get_chip(desc);
110 unsigned int virtirq;
111 int nr_irq = prcm_irq_setup->nr_regs * 32;
112
113 /*
114 * If we are suspended, mask all interrupts from PRCM level,
115 * this does not ack them, and they will be pending until we
116 * re-enable the interrupts, at which point the
117 * omap_prcm_irq_handler will be executed again. The
118 * _save_and_clear_irqen() function must ensure that the PRM
119 * write to disable all IRQs has reached the PRM before
120 * returning, or spurious PRCM interrupts may occur during
121 * suspend.
122 */
123 if (prcm_irq_setup->suspended) {
124 prcm_irq_setup->save_and_clear_irqen(prcm_irq_setup->saved_mask);
125 prcm_irq_setup->suspend_save_flag = true;
126 }
127
128 /*
129 * Loop until all pending irqs are handled, since
130 * generic_handle_irq() can cause new irqs to come
131 */
132 while (!prcm_irq_setup->suspended) {
133 prcm_irq_setup->read_pending_irqs(pending);
134
135 /* No bit set, then all IRQs are handled */
136 if (find_first_bit(pending, nr_irq) >= nr_irq)
137 break;
138
139 omap_prcm_events_filter_priority(pending, priority_pending);
140
141 /*
142 * Loop on all currently pending irqs so that new irqs
143 * cannot starve previously pending irqs
144 */
145
146 /* Serve priority events first */
147 for_each_set_bit(virtirq, priority_pending, nr_irq)
148 generic_handle_irq(prcm_irq_setup->base_irq + virtirq);
149
150 /* Serve normal events next */
151 for_each_set_bit(virtirq, pending, nr_irq)
152 generic_handle_irq(prcm_irq_setup->base_irq + virtirq);
153 }
154 if (chip->irq_ack)
155 chip->irq_ack(&desc->irq_data);
156 if (chip->irq_eoi)
157 chip->irq_eoi(&desc->irq_data);
158 chip->irq_unmask(&desc->irq_data);
159
160 prcm_irq_setup->ocp_barrier(); /* avoid spurious IRQs */
161 }
162
163 /* Public functions */
164
165 /**
166 * omap_prcm_event_to_irq - given a PRCM event name, returns the
167 * corresponding IRQ on which the handler should be registered
168 * @name: name of the PRCM interrupt bit to look up - see struct omap_prcm_irq
169 *
170 * Returns the Linux internal IRQ ID corresponding to @name upon success,
171 * or -ENOENT upon failure.
172 */
omap_prcm_event_to_irq(const char * name)173 int omap_prcm_event_to_irq(const char *name)
174 {
175 int i;
176
177 if (!prcm_irq_setup || !name)
178 return -ENOENT;
179
180 for (i = 0; i < prcm_irq_setup->nr_irqs; i++)
181 if (!strcmp(prcm_irq_setup->irqs[i].name, name))
182 return prcm_irq_setup->base_irq +
183 prcm_irq_setup->irqs[i].offset;
184
185 return -ENOENT;
186 }
187
188 /**
189 * omap_prcm_irq_cleanup - reverses memory allocated and other steps
190 * done by omap_prcm_register_chain_handler()
191 *
192 * No return value.
193 */
omap_prcm_irq_cleanup(void)194 void omap_prcm_irq_cleanup(void)
195 {
196 unsigned int irq;
197 int i;
198
199 if (!prcm_irq_setup) {
200 pr_err("PRCM: IRQ handler not initialized; cannot cleanup\n");
201 return;
202 }
203
204 if (prcm_irq_chips) {
205 for (i = 0; i < prcm_irq_setup->nr_regs; i++) {
206 if (prcm_irq_chips[i])
207 irq_remove_generic_chip(prcm_irq_chips[i],
208 0xffffffff, 0, 0);
209 prcm_irq_chips[i] = NULL;
210 }
211 kfree(prcm_irq_chips);
212 prcm_irq_chips = NULL;
213 }
214
215 kfree(prcm_irq_setup->saved_mask);
216 prcm_irq_setup->saved_mask = NULL;
217
218 kfree(prcm_irq_setup->priority_mask);
219 prcm_irq_setup->priority_mask = NULL;
220
221 irq = prcm_irq_setup->irq;
222 irq_set_chained_handler(irq, NULL);
223
224 if (prcm_irq_setup->base_irq > 0)
225 irq_free_descs(prcm_irq_setup->base_irq,
226 prcm_irq_setup->nr_regs * 32);
227 prcm_irq_setup->base_irq = 0;
228 }
229
omap_prcm_irq_prepare(void)230 void omap_prcm_irq_prepare(void)
231 {
232 prcm_irq_setup->suspended = true;
233 }
234
omap_prcm_irq_complete(void)235 void omap_prcm_irq_complete(void)
236 {
237 prcm_irq_setup->suspended = false;
238
239 /* If we have not saved the masks, do not attempt to restore */
240 if (!prcm_irq_setup->suspend_save_flag)
241 return;
242
243 prcm_irq_setup->suspend_save_flag = false;
244
245 /*
246 * Re-enable all masked PRCM irq sources, this causes the PRCM
247 * interrupt to fire immediately if the events were masked
248 * previously in the chain handler
249 */
250 prcm_irq_setup->restore_irqen(prcm_irq_setup->saved_mask);
251 }
252
253 /**
254 * omap_prcm_register_chain_handler - initializes the prcm chained interrupt
255 * handler based on provided parameters
256 * @irq_setup: hardware data about the underlying PRM/PRCM
257 *
258 * Set up the PRCM chained interrupt handler on the PRCM IRQ. Sets up
259 * one generic IRQ chip per PRM interrupt status/enable register pair.
260 * Returns 0 upon success, -EINVAL if called twice or if invalid
261 * arguments are passed, or -ENOMEM on any other error.
262 */
omap_prcm_register_chain_handler(struct omap_prcm_irq_setup * irq_setup)263 int omap_prcm_register_chain_handler(struct omap_prcm_irq_setup *irq_setup)
264 {
265 int nr_regs;
266 u32 mask[OMAP_PRCM_MAX_NR_PENDING_REG];
267 int offset, i, irq;
268 struct irq_chip_generic *gc;
269 struct irq_chip_type *ct;
270
271 if (!irq_setup)
272 return -EINVAL;
273
274 nr_regs = irq_setup->nr_regs;
275
276 if (prcm_irq_setup) {
277 pr_err("PRCM: already initialized; won't reinitialize\n");
278 return -EINVAL;
279 }
280
281 if (nr_regs > OMAP_PRCM_MAX_NR_PENDING_REG) {
282 pr_err("PRCM: nr_regs too large\n");
283 return -EINVAL;
284 }
285
286 prcm_irq_setup = irq_setup;
287
288 prcm_irq_chips = kcalloc(nr_regs, sizeof(void *), GFP_KERNEL);
289 prcm_irq_setup->saved_mask = kcalloc(nr_regs, sizeof(u32),
290 GFP_KERNEL);
291 prcm_irq_setup->priority_mask = kcalloc(nr_regs, sizeof(u32),
292 GFP_KERNEL);
293
294 if (!prcm_irq_chips || !prcm_irq_setup->saved_mask ||
295 !prcm_irq_setup->priority_mask)
296 goto err;
297
298 memset(mask, 0, sizeof(mask));
299
300 for (i = 0; i < irq_setup->nr_irqs; i++) {
301 offset = irq_setup->irqs[i].offset;
302 mask[offset >> 5] |= 1 << (offset & 0x1f);
303 if (irq_setup->irqs[i].priority)
304 irq_setup->priority_mask[offset >> 5] |=
305 1 << (offset & 0x1f);
306 }
307
308 irq = irq_setup->irq;
309 irq_set_chained_handler(irq, omap_prcm_irq_handler);
310
311 irq_setup->base_irq = irq_alloc_descs(-1, 0, irq_setup->nr_regs * 32,
312 0);
313
314 if (irq_setup->base_irq < 0) {
315 pr_err("PRCM: failed to allocate irq descs: %d\n",
316 irq_setup->base_irq);
317 goto err;
318 }
319
320 for (i = 0; i < irq_setup->nr_regs; i++) {
321 gc = irq_alloc_generic_chip("PRCM", 1,
322 irq_setup->base_irq + i * 32, prm_base.va,
323 handle_level_irq);
324
325 if (!gc) {
326 pr_err("PRCM: failed to allocate generic chip\n");
327 goto err;
328 }
329 ct = gc->chip_types;
330 ct->chip.irq_ack = irq_gc_ack_set_bit;
331 ct->chip.irq_mask = irq_gc_mask_clr_bit;
332 ct->chip.irq_unmask = irq_gc_mask_set_bit;
333
334 ct->regs.ack = irq_setup->ack + i * 4;
335 ct->regs.mask = irq_setup->mask + i * 4;
336
337 irq_setup_generic_chip(gc, mask[i], 0, IRQ_NOREQUEST, 0);
338 prcm_irq_chips[i] = gc;
339 }
340
341 irq = omap_prcm_event_to_irq("io");
342 omap_pcs_legacy_init(irq, irq_setup->reconfigure_io_chain);
343
344 return 0;
345
346 err:
347 omap_prcm_irq_cleanup();
348 return -ENOMEM;
349 }
350
351 /**
352 * omap2_set_globals_prm - set the PRM base address (for early use)
353 * @prm: PRM base virtual address
354 *
355 * XXX Will be replaced when the PRM/CM drivers are completed.
356 */
omap2_set_globals_prm(void __iomem * prm)357 void __init omap2_set_globals_prm(void __iomem *prm)
358 {
359 prm_base.va = prm;
360 }
361
362 /**
363 * prm_read_reset_sources - return the sources of the SoC's last reset
364 *
365 * Return a u32 bitmask representing the reset sources that caused the
366 * SoC to reset. The low-level per-SoC functions called by this
367 * function remap the SoC-specific reset source bits into an
368 * OMAP-common set of reset source bits, defined in
369 * arch/arm/mach-omap2/prm.h. Returns the standardized reset source
370 * u32 bitmask from the hardware upon success, or returns (1 <<
371 * OMAP_UNKNOWN_RST_SRC_ID_SHIFT) if no low-level read_reset_sources()
372 * function was registered.
373 */
prm_read_reset_sources(void)374 u32 prm_read_reset_sources(void)
375 {
376 u32 ret = 1 << OMAP_UNKNOWN_RST_SRC_ID_SHIFT;
377
378 if (prm_ll_data->read_reset_sources)
379 ret = prm_ll_data->read_reset_sources();
380 else
381 WARN_ONCE(1, "prm: %s: no mapping function defined for reset sources\n", __func__);
382
383 return ret;
384 }
385
386 /**
387 * prm_was_any_context_lost_old - was device context lost? (old API)
388 * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
389 * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
390 * @idx: CONTEXT register offset
391 *
392 * Return 1 if any bits were set in the *_CONTEXT_* register
393 * identified by (@part, @inst, @idx), which means that some context
394 * was lost for that module; otherwise, return 0. XXX Deprecated;
395 * callers need to use a less-SoC-dependent way to identify hardware
396 * IP blocks.
397 */
prm_was_any_context_lost_old(u8 part,s16 inst,u16 idx)398 bool prm_was_any_context_lost_old(u8 part, s16 inst, u16 idx)
399 {
400 bool ret = true;
401
402 if (prm_ll_data->was_any_context_lost_old)
403 ret = prm_ll_data->was_any_context_lost_old(part, inst, idx);
404 else
405 WARN_ONCE(1, "prm: %s: no mapping function defined\n",
406 __func__);
407
408 return ret;
409 }
410
411 /**
412 * prm_clear_context_lost_flags_old - clear context loss flags (old API)
413 * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
414 * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
415 * @idx: CONTEXT register offset
416 *
417 * Clear hardware context loss bits for the module identified by
418 * (@part, @inst, @idx). No return value. XXX Deprecated; callers
419 * need to use a less-SoC-dependent way to identify hardware IP
420 * blocks.
421 */
prm_clear_context_loss_flags_old(u8 part,s16 inst,u16 idx)422 void prm_clear_context_loss_flags_old(u8 part, s16 inst, u16 idx)
423 {
424 if (prm_ll_data->clear_context_loss_flags_old)
425 prm_ll_data->clear_context_loss_flags_old(part, inst, idx);
426 else
427 WARN_ONCE(1, "prm: %s: no mapping function defined\n",
428 __func__);
429 }
430
431 /**
432 * omap_prm_assert_hardreset - assert hardreset for an IP block
433 * @shift: register bit shift corresponding to the reset line
434 * @part: PRM partition
435 * @prm_mod: PRM submodule base or instance offset
436 * @offset: register offset
437 *
438 * Asserts a hardware reset line for an IP block.
439 */
omap_prm_assert_hardreset(u8 shift,u8 part,s16 prm_mod,u16 offset)440 int omap_prm_assert_hardreset(u8 shift, u8 part, s16 prm_mod, u16 offset)
441 {
442 if (!prm_ll_data->assert_hardreset) {
443 WARN_ONCE(1, "prm: %s: no mapping function defined\n",
444 __func__);
445 return -EINVAL;
446 }
447
448 return prm_ll_data->assert_hardreset(shift, part, prm_mod, offset);
449 }
450
451 /**
452 * omap_prm_deassert_hardreset - deassert hardreset for an IP block
453 * @shift: register bit shift corresponding to the reset line
454 * @st_shift: reset status bit shift corresponding to the reset line
455 * @part: PRM partition
456 * @prm_mod: PRM submodule base or instance offset
457 * @offset: register offset
458 * @st_offset: status register offset
459 *
460 * Deasserts a hardware reset line for an IP block.
461 */
omap_prm_deassert_hardreset(u8 shift,u8 st_shift,u8 part,s16 prm_mod,u16 offset,u16 st_offset)462 int omap_prm_deassert_hardreset(u8 shift, u8 st_shift, u8 part, s16 prm_mod,
463 u16 offset, u16 st_offset)
464 {
465 if (!prm_ll_data->deassert_hardreset) {
466 WARN_ONCE(1, "prm: %s: no mapping function defined\n",
467 __func__);
468 return -EINVAL;
469 }
470
471 return prm_ll_data->deassert_hardreset(shift, st_shift, part, prm_mod,
472 offset, st_offset);
473 }
474
475 /**
476 * omap_prm_is_hardreset_asserted - check the hardreset status for an IP block
477 * @shift: register bit shift corresponding to the reset line
478 * @part: PRM partition
479 * @prm_mod: PRM submodule base or instance offset
480 * @offset: register offset
481 *
482 * Checks if a hardware reset line for an IP block is enabled or not.
483 */
omap_prm_is_hardreset_asserted(u8 shift,u8 part,s16 prm_mod,u16 offset)484 int omap_prm_is_hardreset_asserted(u8 shift, u8 part, s16 prm_mod, u16 offset)
485 {
486 if (!prm_ll_data->is_hardreset_asserted) {
487 WARN_ONCE(1, "prm: %s: no mapping function defined\n",
488 __func__);
489 return -EINVAL;
490 }
491
492 return prm_ll_data->is_hardreset_asserted(shift, part, prm_mod, offset);
493 }
494
495 /**
496 * omap_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
497 *
498 * Clear any previously-latched I/O wakeup events and ensure that the
499 * I/O wakeup gates are aligned with the current mux settings.
500 * Calls SoC specific I/O chain reconfigure function if available,
501 * otherwise does nothing.
502 */
omap_prm_reconfigure_io_chain(void)503 void omap_prm_reconfigure_io_chain(void)
504 {
505 if (!prcm_irq_setup || !prcm_irq_setup->reconfigure_io_chain)
506 return;
507
508 prcm_irq_setup->reconfigure_io_chain();
509 }
510
511 /**
512 * omap_prm_reset_system - trigger global SW reset
513 *
514 * Triggers SoC specific global warm reset to reboot the device.
515 */
omap_prm_reset_system(void)516 void omap_prm_reset_system(void)
517 {
518 if (!prm_ll_data->reset_system) {
519 WARN_ONCE(1, "prm: %s: no mapping function defined\n",
520 __func__);
521 return;
522 }
523
524 prm_ll_data->reset_system();
525
526 while (1) {
527 cpu_relax();
528 wfe();
529 }
530 }
531
532 /**
533 * omap_prm_clear_mod_irqs - clear wake-up events from PRCM interrupt
534 * @module: PRM module to clear wakeups from
535 * @regs: register to clear
536 * @wkst_mask: wkst bits to clear
537 *
538 * Clears any wakeup events for the module and register set defined.
539 * Uses SoC specific implementation to do the actual wakeup status
540 * clearing.
541 */
omap_prm_clear_mod_irqs(s16 module,u8 regs,u32 wkst_mask)542 int omap_prm_clear_mod_irqs(s16 module, u8 regs, u32 wkst_mask)
543 {
544 if (!prm_ll_data->clear_mod_irqs) {
545 WARN_ONCE(1, "prm: %s: no mapping function defined\n",
546 __func__);
547 return -EINVAL;
548 }
549
550 return prm_ll_data->clear_mod_irqs(module, regs, wkst_mask);
551 }
552
553 /**
554 * omap_prm_vp_check_txdone - check voltage processor TX done status
555 *
556 * Checks if voltage processor transmission has been completed.
557 * Returns non-zero if a transmission has completed, 0 otherwise.
558 */
omap_prm_vp_check_txdone(u8 vp_id)559 u32 omap_prm_vp_check_txdone(u8 vp_id)
560 {
561 if (!prm_ll_data->vp_check_txdone) {
562 WARN_ONCE(1, "prm: %s: no mapping function defined\n",
563 __func__);
564 return 0;
565 }
566
567 return prm_ll_data->vp_check_txdone(vp_id);
568 }
569
570 /**
571 * omap_prm_vp_clear_txdone - clears voltage processor TX done status
572 *
573 * Clears the status bit for completed voltage processor transmission
574 * returned by prm_vp_check_txdone.
575 */
omap_prm_vp_clear_txdone(u8 vp_id)576 void omap_prm_vp_clear_txdone(u8 vp_id)
577 {
578 if (!prm_ll_data->vp_clear_txdone) {
579 WARN_ONCE(1, "prm: %s: no mapping function defined\n",
580 __func__);
581 return;
582 }
583
584 prm_ll_data->vp_clear_txdone(vp_id);
585 }
586
587 /**
588 * prm_register - register per-SoC low-level data with the PRM
589 * @pld: low-level per-SoC OMAP PRM data & function pointers to register
590 *
591 * Register per-SoC low-level OMAP PRM data and function pointers with
592 * the OMAP PRM common interface. The caller must keep the data
593 * pointed to by @pld valid until it calls prm_unregister() and
594 * it returns successfully. Returns 0 upon success, -EINVAL if @pld
595 * is NULL, or -EEXIST if prm_register() has already been called
596 * without an intervening prm_unregister().
597 */
prm_register(struct prm_ll_data * pld)598 int prm_register(struct prm_ll_data *pld)
599 {
600 if (!pld)
601 return -EINVAL;
602
603 if (prm_ll_data != &null_prm_ll_data)
604 return -EEXIST;
605
606 prm_ll_data = pld;
607
608 return 0;
609 }
610
611 /**
612 * prm_unregister - unregister per-SoC low-level data & function pointers
613 * @pld: low-level per-SoC OMAP PRM data & function pointers to unregister
614 *
615 * Unregister per-SoC low-level OMAP PRM data and function pointers
616 * that were previously registered with prm_register(). The
617 * caller may not destroy any of the data pointed to by @pld until
618 * this function returns successfully. Returns 0 upon success, or
619 * -EINVAL if @pld is NULL or if @pld does not match the struct
620 * prm_ll_data * previously registered by prm_register().
621 */
prm_unregister(struct prm_ll_data * pld)622 int prm_unregister(struct prm_ll_data *pld)
623 {
624 if (!pld || prm_ll_data != pld)
625 return -EINVAL;
626
627 prm_ll_data = &null_prm_ll_data;
628
629 return 0;
630 }
631
632 #ifdef CONFIG_ARCH_OMAP2
633 static struct omap_prcm_init_data omap2_prm_data __initdata = {
634 .index = TI_CLKM_PRM,
635 .init = omap2xxx_prm_init,
636 };
637 #endif
638
639 #ifdef CONFIG_ARCH_OMAP3
640 static struct omap_prcm_init_data omap3_prm_data __initdata = {
641 .index = TI_CLKM_PRM,
642 .init = omap3xxx_prm_init,
643
644 /*
645 * IVA2 offset is a negative value, must offset the prm_base
646 * address by this to get it to positive
647 */
648 .offset = -OMAP3430_IVA2_MOD,
649 };
650 #endif
651
652 #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_TI81XX)
653 static struct omap_prcm_init_data am3_prm_data __initdata = {
654 .index = TI_CLKM_PRM,
655 .init = am33xx_prm_init,
656 };
657 #endif
658
659 #ifdef CONFIG_SOC_TI81XX
660 static struct omap_prcm_init_data dm814_pllss_data __initdata = {
661 .index = TI_CLKM_PLLSS,
662 .init = am33xx_prm_init,
663 };
664 #endif
665
666 #ifdef CONFIG_ARCH_OMAP4
667 static struct omap_prcm_init_data omap4_prm_data __initdata = {
668 .index = TI_CLKM_PRM,
669 .init = omap44xx_prm_init,
670 .device_inst_offset = OMAP4430_PRM_DEVICE_INST,
671 .flags = PRM_HAS_IO_WAKEUP | PRM_HAS_VOLTAGE,
672 };
673 #endif
674
675 #ifdef CONFIG_SOC_OMAP5
676 static struct omap_prcm_init_data omap5_prm_data __initdata = {
677 .index = TI_CLKM_PRM,
678 .init = omap44xx_prm_init,
679 .device_inst_offset = OMAP54XX_PRM_DEVICE_INST,
680 .flags = PRM_HAS_IO_WAKEUP | PRM_HAS_VOLTAGE,
681 };
682 #endif
683
684 #ifdef CONFIG_SOC_DRA7XX
685 static struct omap_prcm_init_data dra7_prm_data __initdata = {
686 .index = TI_CLKM_PRM,
687 .init = omap44xx_prm_init,
688 .device_inst_offset = DRA7XX_PRM_DEVICE_INST,
689 .flags = PRM_HAS_IO_WAKEUP,
690 };
691 #endif
692
693 #ifdef CONFIG_SOC_AM43XX
694 static struct omap_prcm_init_data am4_prm_data __initdata = {
695 .index = TI_CLKM_PRM,
696 .init = omap44xx_prm_init,
697 .device_inst_offset = AM43XX_PRM_DEVICE_INST,
698 .flags = PRM_HAS_IO_WAKEUP,
699 };
700 #endif
701
702 #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5)
703 static struct omap_prcm_init_data scrm_data __initdata = {
704 .index = TI_CLKM_SCRM,
705 };
706 #endif
707
708 static const struct of_device_id omap_prcm_dt_match_table[] __initconst = {
709 #ifdef CONFIG_SOC_AM33XX
710 { .compatible = "ti,am3-prcm", .data = &am3_prm_data },
711 #endif
712 #ifdef CONFIG_SOC_AM43XX
713 { .compatible = "ti,am4-prcm", .data = &am4_prm_data },
714 #endif
715 #ifdef CONFIG_SOC_TI81XX
716 { .compatible = "ti,dm814-prcm", .data = &am3_prm_data },
717 { .compatible = "ti,dm814-pllss", .data = &dm814_pllss_data },
718 { .compatible = "ti,dm816-prcm", .data = &am3_prm_data },
719 #endif
720 #ifdef CONFIG_ARCH_OMAP2
721 { .compatible = "ti,omap2-prcm", .data = &omap2_prm_data },
722 #endif
723 #ifdef CONFIG_ARCH_OMAP3
724 { .compatible = "ti,omap3-prm", .data = &omap3_prm_data },
725 #endif
726 #ifdef CONFIG_ARCH_OMAP4
727 { .compatible = "ti,omap4-prm", .data = &omap4_prm_data },
728 { .compatible = "ti,omap4-scrm", .data = &scrm_data },
729 #endif
730 #ifdef CONFIG_SOC_OMAP5
731 { .compatible = "ti,omap5-prm", .data = &omap5_prm_data },
732 { .compatible = "ti,omap5-scrm", .data = &scrm_data },
733 #endif
734 #ifdef CONFIG_SOC_DRA7XX
735 { .compatible = "ti,dra7-prm", .data = &dra7_prm_data },
736 #endif
737 { }
738 };
739
740 /**
741 * omap2_prm_base_init - initialize iomappings for the PRM driver
742 *
743 * Detects and initializes the iomappings for the PRM driver, based
744 * on the DT data. Returns 0 in success, negative error value
745 * otherwise.
746 */
omap2_prm_base_init(void)747 int __init omap2_prm_base_init(void)
748 {
749 struct device_node *np;
750 const struct of_device_id *match;
751 struct omap_prcm_init_data *data;
752 struct resource res;
753 int ret;
754
755 for_each_matching_node_and_match(np, omap_prcm_dt_match_table, &match) {
756 data = (struct omap_prcm_init_data *)match->data;
757
758 ret = of_address_to_resource(np, 0, &res);
759 if (ret)
760 return ret;
761
762 data->mem = ioremap(res.start, resource_size(&res));
763
764 if (data->index == TI_CLKM_PRM) {
765 prm_base.va = data->mem + data->offset;
766 prm_base.pa = res.start + data->offset;
767 }
768
769 data->np = np;
770
771 if (data->init)
772 data->init(data);
773 }
774
775 return 0;
776 }
777
omap2_prcm_base_init(void)778 int __init omap2_prcm_base_init(void)
779 {
780 int ret;
781
782 ret = omap2_prm_base_init();
783 if (ret)
784 return ret;
785
786 return omap2_cm_base_init();
787 }
788
789 /**
790 * omap_prcm_init - low level init for the PRCM drivers
791 *
792 * Initializes the low level clock infrastructure for PRCM drivers.
793 * Returns 0 in success, negative error value in failure.
794 */
omap_prcm_init(void)795 int __init omap_prcm_init(void)
796 {
797 struct device_node *np;
798 const struct of_device_id *match;
799 const struct omap_prcm_init_data *data;
800 int ret;
801
802 for_each_matching_node_and_match(np, omap_prcm_dt_match_table, &match) {
803 data = match->data;
804
805 ret = omap2_clk_provider_init(np, data->index, NULL, data->mem);
806 if (ret)
807 return ret;
808 }
809
810 omap_cm_init();
811
812 return 0;
813 }
814
prm_late_init(void)815 static int __init prm_late_init(void)
816 {
817 if (prm_ll_data->late_init)
818 return prm_ll_data->late_init();
819 return 0;
820 }
821 subsys_initcall(prm_late_init);
822