• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name>
4  * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
5  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
6  * Copyright (c) 2016 John Crispin <john@phrozen.org>
7  */
8 
9 #include <linux/module.h>
10 #include <linux/phy.h>
11 #include <linux/netdevice.h>
12 #include <net/dsa.h>
13 #include <linux/of_net.h>
14 #include <linux/of_platform.h>
15 #include <linux/if_bridge.h>
16 #include <linux/mdio.h>
17 #include <linux/etherdevice.h>
18 
19 #include "qca8k.h"
20 
21 #define MIB_DESC(_s, _o, _n)	\
22 	{			\
23 		.size = (_s),	\
24 		.offset = (_o),	\
25 		.name = (_n),	\
26 	}
27 
28 static const struct qca8k_mib_desc ar8327_mib[] = {
29 	MIB_DESC(1, 0x00, "RxBroad"),
30 	MIB_DESC(1, 0x04, "RxPause"),
31 	MIB_DESC(1, 0x08, "RxMulti"),
32 	MIB_DESC(1, 0x0c, "RxFcsErr"),
33 	MIB_DESC(1, 0x10, "RxAlignErr"),
34 	MIB_DESC(1, 0x14, "RxRunt"),
35 	MIB_DESC(1, 0x18, "RxFragment"),
36 	MIB_DESC(1, 0x1c, "Rx64Byte"),
37 	MIB_DESC(1, 0x20, "Rx128Byte"),
38 	MIB_DESC(1, 0x24, "Rx256Byte"),
39 	MIB_DESC(1, 0x28, "Rx512Byte"),
40 	MIB_DESC(1, 0x2c, "Rx1024Byte"),
41 	MIB_DESC(1, 0x30, "Rx1518Byte"),
42 	MIB_DESC(1, 0x34, "RxMaxByte"),
43 	MIB_DESC(1, 0x38, "RxTooLong"),
44 	MIB_DESC(2, 0x3c, "RxGoodByte"),
45 	MIB_DESC(2, 0x44, "RxBadByte"),
46 	MIB_DESC(1, 0x4c, "RxOverFlow"),
47 	MIB_DESC(1, 0x50, "Filtered"),
48 	MIB_DESC(1, 0x54, "TxBroad"),
49 	MIB_DESC(1, 0x58, "TxPause"),
50 	MIB_DESC(1, 0x5c, "TxMulti"),
51 	MIB_DESC(1, 0x60, "TxUnderRun"),
52 	MIB_DESC(1, 0x64, "Tx64Byte"),
53 	MIB_DESC(1, 0x68, "Tx128Byte"),
54 	MIB_DESC(1, 0x6c, "Tx256Byte"),
55 	MIB_DESC(1, 0x70, "Tx512Byte"),
56 	MIB_DESC(1, 0x74, "Tx1024Byte"),
57 	MIB_DESC(1, 0x78, "Tx1518Byte"),
58 	MIB_DESC(1, 0x7c, "TxMaxByte"),
59 	MIB_DESC(1, 0x80, "TxOverSize"),
60 	MIB_DESC(2, 0x84, "TxByte"),
61 	MIB_DESC(1, 0x8c, "TxCollision"),
62 	MIB_DESC(1, 0x90, "TxAbortCol"),
63 	MIB_DESC(1, 0x94, "TxMultiCol"),
64 	MIB_DESC(1, 0x98, "TxSingleCol"),
65 	MIB_DESC(1, 0x9c, "TxExcDefer"),
66 	MIB_DESC(1, 0xa0, "TxDefer"),
67 	MIB_DESC(1, 0xa4, "TxLateCol"),
68 };
69 
70 /* The 32bit switch registers are accessed indirectly. To achieve this we need
71  * to set the page of the register. Track the last page that was set to reduce
72  * mdio writes
73  */
74 static u16 qca8k_current_page = 0xffff;
75 
76 static void
qca8k_split_addr(u32 regaddr,u16 * r1,u16 * r2,u16 * page)77 qca8k_split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
78 {
79 	regaddr >>= 1;
80 	*r1 = regaddr & 0x1e;
81 
82 	regaddr >>= 5;
83 	*r2 = regaddr & 0x7;
84 
85 	regaddr >>= 3;
86 	*page = regaddr & 0x3ff;
87 }
88 
89 static u32
qca8k_mii_read32(struct mii_bus * bus,int phy_id,u32 regnum)90 qca8k_mii_read32(struct mii_bus *bus, int phy_id, u32 regnum)
91 {
92 	u32 val;
93 	int ret;
94 
95 	ret = bus->read(bus, phy_id, regnum);
96 	if (ret >= 0) {
97 		val = ret;
98 		ret = bus->read(bus, phy_id, regnum + 1);
99 		val |= ret << 16;
100 	}
101 
102 	if (ret < 0) {
103 		dev_err_ratelimited(&bus->dev,
104 				    "failed to read qca8k 32bit register\n");
105 		return ret;
106 	}
107 
108 	return val;
109 }
110 
111 static void
qca8k_mii_write32(struct mii_bus * bus,int phy_id,u32 regnum,u32 val)112 qca8k_mii_write32(struct mii_bus *bus, int phy_id, u32 regnum, u32 val)
113 {
114 	u16 lo, hi;
115 	int ret;
116 
117 	lo = val & 0xffff;
118 	hi = (u16)(val >> 16);
119 
120 	ret = bus->write(bus, phy_id, regnum, lo);
121 	if (ret >= 0)
122 		ret = bus->write(bus, phy_id, regnum + 1, hi);
123 	if (ret < 0)
124 		dev_err_ratelimited(&bus->dev,
125 				    "failed to write qca8k 32bit register\n");
126 }
127 
128 static void
qca8k_set_page(struct mii_bus * bus,u16 page)129 qca8k_set_page(struct mii_bus *bus, u16 page)
130 {
131 	if (page == qca8k_current_page)
132 		return;
133 
134 	if (bus->write(bus, 0x18, 0, page) < 0)
135 		dev_err_ratelimited(&bus->dev,
136 				    "failed to set qca8k page\n");
137 	qca8k_current_page = page;
138 }
139 
140 static u32
qca8k_read(struct qca8k_priv * priv,u32 reg)141 qca8k_read(struct qca8k_priv *priv, u32 reg)
142 {
143 	u16 r1, r2, page;
144 	u32 val;
145 
146 	qca8k_split_addr(reg, &r1, &r2, &page);
147 
148 	mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
149 
150 	qca8k_set_page(priv->bus, page);
151 	val = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
152 
153 	mutex_unlock(&priv->bus->mdio_lock);
154 
155 	return val;
156 }
157 
158 static void
qca8k_write(struct qca8k_priv * priv,u32 reg,u32 val)159 qca8k_write(struct qca8k_priv *priv, u32 reg, u32 val)
160 {
161 	u16 r1, r2, page;
162 
163 	qca8k_split_addr(reg, &r1, &r2, &page);
164 
165 	mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
166 
167 	qca8k_set_page(priv->bus, page);
168 	qca8k_mii_write32(priv->bus, 0x10 | r2, r1, val);
169 
170 	mutex_unlock(&priv->bus->mdio_lock);
171 }
172 
173 static u32
qca8k_rmw(struct qca8k_priv * priv,u32 reg,u32 mask,u32 val)174 qca8k_rmw(struct qca8k_priv *priv, u32 reg, u32 mask, u32 val)
175 {
176 	u16 r1, r2, page;
177 	u32 ret;
178 
179 	qca8k_split_addr(reg, &r1, &r2, &page);
180 
181 	mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
182 
183 	qca8k_set_page(priv->bus, page);
184 	ret = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
185 	ret &= ~mask;
186 	ret |= val;
187 	qca8k_mii_write32(priv->bus, 0x10 | r2, r1, ret);
188 
189 	mutex_unlock(&priv->bus->mdio_lock);
190 
191 	return ret;
192 }
193 
194 static void
qca8k_reg_set(struct qca8k_priv * priv,u32 reg,u32 val)195 qca8k_reg_set(struct qca8k_priv *priv, u32 reg, u32 val)
196 {
197 	qca8k_rmw(priv, reg, 0, val);
198 }
199 
200 static void
qca8k_reg_clear(struct qca8k_priv * priv,u32 reg,u32 val)201 qca8k_reg_clear(struct qca8k_priv *priv, u32 reg, u32 val)
202 {
203 	qca8k_rmw(priv, reg, val, 0);
204 }
205 
206 static int
qca8k_regmap_read(void * ctx,uint32_t reg,uint32_t * val)207 qca8k_regmap_read(void *ctx, uint32_t reg, uint32_t *val)
208 {
209 	struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
210 
211 	*val = qca8k_read(priv, reg);
212 
213 	return 0;
214 }
215 
216 static int
qca8k_regmap_write(void * ctx,uint32_t reg,uint32_t val)217 qca8k_regmap_write(void *ctx, uint32_t reg, uint32_t val)
218 {
219 	struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
220 
221 	qca8k_write(priv, reg, val);
222 
223 	return 0;
224 }
225 
226 static const struct regmap_range qca8k_readable_ranges[] = {
227 	regmap_reg_range(0x0000, 0x00e4), /* Global control */
228 	regmap_reg_range(0x0100, 0x0168), /* EEE control */
229 	regmap_reg_range(0x0200, 0x0270), /* Parser control */
230 	regmap_reg_range(0x0400, 0x0454), /* ACL */
231 	regmap_reg_range(0x0600, 0x0718), /* Lookup */
232 	regmap_reg_range(0x0800, 0x0b70), /* QM */
233 	regmap_reg_range(0x0c00, 0x0c80), /* PKT */
234 	regmap_reg_range(0x0e00, 0x0e98), /* L3 */
235 	regmap_reg_range(0x1000, 0x10ac), /* MIB - Port0 */
236 	regmap_reg_range(0x1100, 0x11ac), /* MIB - Port1 */
237 	regmap_reg_range(0x1200, 0x12ac), /* MIB - Port2 */
238 	regmap_reg_range(0x1300, 0x13ac), /* MIB - Port3 */
239 	regmap_reg_range(0x1400, 0x14ac), /* MIB - Port4 */
240 	regmap_reg_range(0x1500, 0x15ac), /* MIB - Port5 */
241 	regmap_reg_range(0x1600, 0x16ac), /* MIB - Port6 */
242 
243 };
244 
245 static const struct regmap_access_table qca8k_readable_table = {
246 	.yes_ranges = qca8k_readable_ranges,
247 	.n_yes_ranges = ARRAY_SIZE(qca8k_readable_ranges),
248 };
249 
250 static struct regmap_config qca8k_regmap_config = {
251 	.reg_bits = 16,
252 	.val_bits = 32,
253 	.reg_stride = 4,
254 	.max_register = 0x16ac, /* end MIB - Port6 range */
255 	.reg_read = qca8k_regmap_read,
256 	.reg_write = qca8k_regmap_write,
257 	.rd_table = &qca8k_readable_table,
258 };
259 
260 static int
qca8k_busy_wait(struct qca8k_priv * priv,u32 reg,u32 mask)261 qca8k_busy_wait(struct qca8k_priv *priv, u32 reg, u32 mask)
262 {
263 	unsigned long timeout;
264 
265 	timeout = jiffies + msecs_to_jiffies(20);
266 
267 	/* loop until the busy flag has cleared */
268 	do {
269 		u32 val = qca8k_read(priv, reg);
270 		int busy = val & mask;
271 
272 		if (!busy)
273 			break;
274 		cond_resched();
275 	} while (!time_after_eq(jiffies, timeout));
276 
277 	return time_after_eq(jiffies, timeout);
278 }
279 
280 static void
qca8k_fdb_read(struct qca8k_priv * priv,struct qca8k_fdb * fdb)281 qca8k_fdb_read(struct qca8k_priv *priv, struct qca8k_fdb *fdb)
282 {
283 	u32 reg[4];
284 	int i;
285 
286 	/* load the ARL table into an array */
287 	for (i = 0; i < 4; i++)
288 		reg[i] = qca8k_read(priv, QCA8K_REG_ATU_DATA0 + (i * 4));
289 
290 	/* vid - 83:72 */
291 	fdb->vid = (reg[2] >> QCA8K_ATU_VID_S) & QCA8K_ATU_VID_M;
292 	/* aging - 67:64 */
293 	fdb->aging = reg[2] & QCA8K_ATU_STATUS_M;
294 	/* portmask - 54:48 */
295 	fdb->port_mask = (reg[1] >> QCA8K_ATU_PORT_S) & QCA8K_ATU_PORT_M;
296 	/* mac - 47:0 */
297 	fdb->mac[0] = (reg[1] >> QCA8K_ATU_ADDR0_S) & 0xff;
298 	fdb->mac[1] = reg[1] & 0xff;
299 	fdb->mac[2] = (reg[0] >> QCA8K_ATU_ADDR2_S) & 0xff;
300 	fdb->mac[3] = (reg[0] >> QCA8K_ATU_ADDR3_S) & 0xff;
301 	fdb->mac[4] = (reg[0] >> QCA8K_ATU_ADDR4_S) & 0xff;
302 	fdb->mac[5] = reg[0] & 0xff;
303 }
304 
305 static void
qca8k_fdb_write(struct qca8k_priv * priv,u16 vid,u8 port_mask,const u8 * mac,u8 aging)306 qca8k_fdb_write(struct qca8k_priv *priv, u16 vid, u8 port_mask, const u8 *mac,
307 		u8 aging)
308 {
309 	u32 reg[3] = { 0 };
310 	int i;
311 
312 	/* vid - 83:72 */
313 	reg[2] = (vid & QCA8K_ATU_VID_M) << QCA8K_ATU_VID_S;
314 	/* aging - 67:64 */
315 	reg[2] |= aging & QCA8K_ATU_STATUS_M;
316 	/* portmask - 54:48 */
317 	reg[1] = (port_mask & QCA8K_ATU_PORT_M) << QCA8K_ATU_PORT_S;
318 	/* mac - 47:0 */
319 	reg[1] |= mac[0] << QCA8K_ATU_ADDR0_S;
320 	reg[1] |= mac[1];
321 	reg[0] |= mac[2] << QCA8K_ATU_ADDR2_S;
322 	reg[0] |= mac[3] << QCA8K_ATU_ADDR3_S;
323 	reg[0] |= mac[4] << QCA8K_ATU_ADDR4_S;
324 	reg[0] |= mac[5];
325 
326 	/* load the array into the ARL table */
327 	for (i = 0; i < 3; i++)
328 		qca8k_write(priv, QCA8K_REG_ATU_DATA0 + (i * 4), reg[i]);
329 }
330 
331 static int
qca8k_fdb_access(struct qca8k_priv * priv,enum qca8k_fdb_cmd cmd,int port)332 qca8k_fdb_access(struct qca8k_priv *priv, enum qca8k_fdb_cmd cmd, int port)
333 {
334 	u32 reg;
335 
336 	/* Set the command and FDB index */
337 	reg = QCA8K_ATU_FUNC_BUSY;
338 	reg |= cmd;
339 	if (port >= 0) {
340 		reg |= QCA8K_ATU_FUNC_PORT_EN;
341 		reg |= (port & QCA8K_ATU_FUNC_PORT_M) << QCA8K_ATU_FUNC_PORT_S;
342 	}
343 
344 	/* Write the function register triggering the table access */
345 	qca8k_write(priv, QCA8K_REG_ATU_FUNC, reg);
346 
347 	/* wait for completion */
348 	if (qca8k_busy_wait(priv, QCA8K_REG_ATU_FUNC, QCA8K_ATU_FUNC_BUSY))
349 		return -1;
350 
351 	/* Check for table full violation when adding an entry */
352 	if (cmd == QCA8K_FDB_LOAD) {
353 		reg = qca8k_read(priv, QCA8K_REG_ATU_FUNC);
354 		if (reg & QCA8K_ATU_FUNC_FULL)
355 			return -1;
356 	}
357 
358 	return 0;
359 }
360 
361 static int
qca8k_fdb_next(struct qca8k_priv * priv,struct qca8k_fdb * fdb,int port)362 qca8k_fdb_next(struct qca8k_priv *priv, struct qca8k_fdb *fdb, int port)
363 {
364 	int ret;
365 
366 	qca8k_fdb_write(priv, fdb->vid, fdb->port_mask, fdb->mac, fdb->aging);
367 	ret = qca8k_fdb_access(priv, QCA8K_FDB_NEXT, port);
368 	if (ret >= 0)
369 		qca8k_fdb_read(priv, fdb);
370 
371 	return ret;
372 }
373 
374 static int
qca8k_fdb_add(struct qca8k_priv * priv,const u8 * mac,u16 port_mask,u16 vid,u8 aging)375 qca8k_fdb_add(struct qca8k_priv *priv, const u8 *mac, u16 port_mask,
376 	      u16 vid, u8 aging)
377 {
378 	int ret;
379 
380 	mutex_lock(&priv->reg_mutex);
381 	qca8k_fdb_write(priv, vid, port_mask, mac, aging);
382 	ret = qca8k_fdb_access(priv, QCA8K_FDB_LOAD, -1);
383 	mutex_unlock(&priv->reg_mutex);
384 
385 	return ret;
386 }
387 
388 static int
qca8k_fdb_del(struct qca8k_priv * priv,const u8 * mac,u16 port_mask,u16 vid)389 qca8k_fdb_del(struct qca8k_priv *priv, const u8 *mac, u16 port_mask, u16 vid)
390 {
391 	int ret;
392 
393 	mutex_lock(&priv->reg_mutex);
394 	qca8k_fdb_write(priv, vid, port_mask, mac, 0);
395 	ret = qca8k_fdb_access(priv, QCA8K_FDB_PURGE, -1);
396 	mutex_unlock(&priv->reg_mutex);
397 
398 	return ret;
399 }
400 
401 static void
qca8k_fdb_flush(struct qca8k_priv * priv)402 qca8k_fdb_flush(struct qca8k_priv *priv)
403 {
404 	mutex_lock(&priv->reg_mutex);
405 	qca8k_fdb_access(priv, QCA8K_FDB_FLUSH, -1);
406 	mutex_unlock(&priv->reg_mutex);
407 }
408 
409 static void
qca8k_mib_init(struct qca8k_priv * priv)410 qca8k_mib_init(struct qca8k_priv *priv)
411 {
412 	mutex_lock(&priv->reg_mutex);
413 	qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_FLUSH | QCA8K_MIB_BUSY);
414 	qca8k_busy_wait(priv, QCA8K_REG_MIB, QCA8K_MIB_BUSY);
415 	qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_CPU_KEEP);
416 	qca8k_write(priv, QCA8K_REG_MODULE_EN, QCA8K_MODULE_EN_MIB);
417 	mutex_unlock(&priv->reg_mutex);
418 }
419 
420 static int
qca8k_set_pad_ctrl(struct qca8k_priv * priv,int port,int mode)421 qca8k_set_pad_ctrl(struct qca8k_priv *priv, int port, int mode)
422 {
423 	u32 reg;
424 
425 	switch (port) {
426 	case 0:
427 		reg = QCA8K_REG_PORT0_PAD_CTRL;
428 		break;
429 	case 6:
430 		reg = QCA8K_REG_PORT6_PAD_CTRL;
431 		break;
432 	default:
433 		pr_err("Can't set PAD_CTRL on port %d\n", port);
434 		return -EINVAL;
435 	}
436 
437 	/* Configure a port to be directly connected to an external
438 	 * PHY or MAC.
439 	 */
440 	switch (mode) {
441 	case PHY_INTERFACE_MODE_RGMII:
442 		qca8k_write(priv, reg,
443 			    QCA8K_PORT_PAD_RGMII_EN |
444 			    QCA8K_PORT_PAD_RGMII_TX_DELAY(3) |
445 			    QCA8K_PORT_PAD_RGMII_RX_DELAY(3));
446 
447 		/* According to the datasheet, RGMII delay is enabled through
448 		 * PORT5_PAD_CTRL for all ports, rather than individual port
449 		 * registers
450 		 */
451 		qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL,
452 			    QCA8K_PORT_PAD_RGMII_RX_DELAY_EN);
453 		break;
454 	case PHY_INTERFACE_MODE_RGMII_ID:
455 		/* RGMII_ID needs internal delay. This is enabled through
456 		 * PORT5_PAD_CTRL for all ports, rather than individual port
457 		 * registers
458 		 */
459 		qca8k_write(priv, reg,
460 			    QCA8K_PORT_PAD_RGMII_EN |
461 			    QCA8K_PORT_PAD_RGMII_TX_DELAY(QCA8K_MAX_DELAY) |
462 			    QCA8K_PORT_PAD_RGMII_RX_DELAY(QCA8K_MAX_DELAY));
463 		qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL,
464 			    QCA8K_PORT_PAD_RGMII_RX_DELAY_EN);
465 		break;
466 	case PHY_INTERFACE_MODE_SGMII:
467 		qca8k_write(priv, reg, QCA8K_PORT_PAD_SGMII_EN);
468 		break;
469 	default:
470 		pr_err("xMII mode %d not supported\n", mode);
471 		return -EINVAL;
472 	}
473 
474 	return 0;
475 }
476 
477 static void
qca8k_port_set_status(struct qca8k_priv * priv,int port,int enable)478 qca8k_port_set_status(struct qca8k_priv *priv, int port, int enable)
479 {
480 	u32 mask = QCA8K_PORT_STATUS_TXMAC | QCA8K_PORT_STATUS_RXMAC;
481 
482 	/* Port 0 and 6 have no internal PHY */
483 	if (port > 0 && port < 6)
484 		mask |= QCA8K_PORT_STATUS_LINK_AUTO;
485 
486 	if (enable)
487 		qca8k_reg_set(priv, QCA8K_REG_PORT_STATUS(port), mask);
488 	else
489 		qca8k_reg_clear(priv, QCA8K_REG_PORT_STATUS(port), mask);
490 }
491 
492 static int
qca8k_setup(struct dsa_switch * ds)493 qca8k_setup(struct dsa_switch *ds)
494 {
495 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
496 	int ret, i, phy_mode = -1;
497 	u32 mask;
498 
499 	/* Make sure that port 0 is the cpu port */
500 	if (!dsa_is_cpu_port(ds, 0)) {
501 		pr_err("port 0 is not the CPU port\n");
502 		return -EINVAL;
503 	}
504 
505 	mutex_init(&priv->reg_mutex);
506 
507 	/* Start by setting up the register mapping */
508 	priv->regmap = devm_regmap_init(ds->dev, NULL, priv,
509 					&qca8k_regmap_config);
510 	if (IS_ERR(priv->regmap))
511 		pr_warn("regmap initialization failed");
512 
513 	/* Initialize CPU port pad mode (xMII type, delays...) */
514 	phy_mode = of_get_phy_mode(ds->ports[QCA8K_CPU_PORT].dn);
515 	if (phy_mode < 0) {
516 		pr_err("Can't find phy-mode for master device\n");
517 		return phy_mode;
518 	}
519 	ret = qca8k_set_pad_ctrl(priv, QCA8K_CPU_PORT, phy_mode);
520 	if (ret < 0)
521 		return ret;
522 
523 	/* Enable CPU Port, force it to maximum bandwidth and full-duplex */
524 	mask = QCA8K_PORT_STATUS_SPEED_1000 | QCA8K_PORT_STATUS_TXFLOW |
525 	       QCA8K_PORT_STATUS_RXFLOW | QCA8K_PORT_STATUS_DUPLEX;
526 	qca8k_write(priv, QCA8K_REG_PORT_STATUS(QCA8K_CPU_PORT), mask);
527 	qca8k_reg_set(priv, QCA8K_REG_GLOBAL_FW_CTRL0,
528 		      QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN);
529 	qca8k_port_set_status(priv, QCA8K_CPU_PORT, 1);
530 	priv->port_sts[QCA8K_CPU_PORT].enabled = 1;
531 
532 	/* Enable MIB counters */
533 	qca8k_mib_init(priv);
534 
535 	/* Enable QCA header mode on the cpu port */
536 	qca8k_write(priv, QCA8K_REG_PORT_HDR_CTRL(QCA8K_CPU_PORT),
537 		    QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_TX_S |
538 		    QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_RX_S);
539 
540 	/* Disable forwarding by default on all ports */
541 	for (i = 0; i < QCA8K_NUM_PORTS; i++)
542 		qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
543 			  QCA8K_PORT_LOOKUP_MEMBER, 0);
544 
545 	/* Disable MAC by default on all user ports */
546 	for (i = 1; i < QCA8K_NUM_PORTS; i++)
547 		if (dsa_is_user_port(ds, i))
548 			qca8k_port_set_status(priv, i, 0);
549 
550 	/* Forward all unknown frames to CPU port for Linux processing */
551 	qca8k_write(priv, QCA8K_REG_GLOBAL_FW_CTRL1,
552 		    BIT(0) << QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_S |
553 		    BIT(0) << QCA8K_GLOBAL_FW_CTRL1_BC_DP_S |
554 		    BIT(0) << QCA8K_GLOBAL_FW_CTRL1_MC_DP_S |
555 		    BIT(0) << QCA8K_GLOBAL_FW_CTRL1_UC_DP_S);
556 
557 	/* Setup connection between CPU port & user ports */
558 	for (i = 0; i < QCA8K_NUM_PORTS; i++) {
559 		/* CPU port gets connected to all user ports of the switch */
560 		if (dsa_is_cpu_port(ds, i)) {
561 			qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(QCA8K_CPU_PORT),
562 				  QCA8K_PORT_LOOKUP_MEMBER, dsa_user_ports(ds));
563 		}
564 
565 		/* Invividual user ports get connected to CPU port only */
566 		if (dsa_is_user_port(ds, i)) {
567 			int shift = 16 * (i % 2);
568 
569 			qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
570 				  QCA8K_PORT_LOOKUP_MEMBER,
571 				  BIT(QCA8K_CPU_PORT));
572 
573 			/* Enable ARP Auto-learning by default */
574 			qca8k_reg_set(priv, QCA8K_PORT_LOOKUP_CTRL(i),
575 				      QCA8K_PORT_LOOKUP_LEARN);
576 
577 			/* For port based vlans to work we need to set the
578 			 * default egress vid
579 			 */
580 			qca8k_rmw(priv, QCA8K_EGRESS_VLAN(i),
581 				  0xffff << shift, 1 << shift);
582 			qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(i),
583 				    QCA8K_PORT_VLAN_CVID(1) |
584 				    QCA8K_PORT_VLAN_SVID(1));
585 		}
586 	}
587 
588 	/* Flush the FDB table */
589 	qca8k_fdb_flush(priv);
590 
591 	return 0;
592 }
593 
594 static void
qca8k_adjust_link(struct dsa_switch * ds,int port,struct phy_device * phy)595 qca8k_adjust_link(struct dsa_switch *ds, int port, struct phy_device *phy)
596 {
597 	struct qca8k_priv *priv = ds->priv;
598 	u32 reg;
599 
600 	/* Force fixed-link setting for CPU port, skip others. */
601 	if (!phy_is_pseudo_fixed_link(phy))
602 		return;
603 
604 	/* Set port speed */
605 	switch (phy->speed) {
606 	case 10:
607 		reg = QCA8K_PORT_STATUS_SPEED_10;
608 		break;
609 	case 100:
610 		reg = QCA8K_PORT_STATUS_SPEED_100;
611 		break;
612 	case 1000:
613 		reg = QCA8K_PORT_STATUS_SPEED_1000;
614 		break;
615 	default:
616 		dev_dbg(priv->dev, "port%d link speed %dMbps not supported.\n",
617 			port, phy->speed);
618 		return;
619 	}
620 
621 	/* Set duplex mode */
622 	if (phy->duplex == DUPLEX_FULL)
623 		reg |= QCA8K_PORT_STATUS_DUPLEX;
624 
625 	/* Force flow control */
626 	if (dsa_is_cpu_port(ds, port))
627 		reg |= QCA8K_PORT_STATUS_RXFLOW | QCA8K_PORT_STATUS_TXFLOW;
628 
629 	/* Force link down before changing MAC options */
630 	qca8k_port_set_status(priv, port, 0);
631 	qca8k_write(priv, QCA8K_REG_PORT_STATUS(port), reg);
632 	qca8k_port_set_status(priv, port, 1);
633 }
634 
635 static void
qca8k_get_strings(struct dsa_switch * ds,int port,u32 stringset,uint8_t * data)636 qca8k_get_strings(struct dsa_switch *ds, int port, u32 stringset, uint8_t *data)
637 {
638 	int i;
639 
640 	if (stringset != ETH_SS_STATS)
641 		return;
642 
643 	for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++)
644 		strncpy(data + i * ETH_GSTRING_LEN, ar8327_mib[i].name,
645 			ETH_GSTRING_LEN);
646 }
647 
648 static void
qca8k_get_ethtool_stats(struct dsa_switch * ds,int port,uint64_t * data)649 qca8k_get_ethtool_stats(struct dsa_switch *ds, int port,
650 			uint64_t *data)
651 {
652 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
653 	const struct qca8k_mib_desc *mib;
654 	u32 reg, i;
655 	u64 hi;
656 
657 	for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++) {
658 		mib = &ar8327_mib[i];
659 		reg = QCA8K_PORT_MIB_COUNTER(port) + mib->offset;
660 
661 		data[i] = qca8k_read(priv, reg);
662 		if (mib->size == 2) {
663 			hi = qca8k_read(priv, reg + 4);
664 			data[i] |= hi << 32;
665 		}
666 	}
667 }
668 
669 static int
qca8k_get_sset_count(struct dsa_switch * ds,int port,int sset)670 qca8k_get_sset_count(struct dsa_switch *ds, int port, int sset)
671 {
672 	if (sset != ETH_SS_STATS)
673 		return 0;
674 
675 	return ARRAY_SIZE(ar8327_mib);
676 }
677 
678 static int
qca8k_set_mac_eee(struct dsa_switch * ds,int port,struct ethtool_eee * eee)679 qca8k_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *eee)
680 {
681 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
682 	u32 lpi_en = QCA8K_REG_EEE_CTRL_LPI_EN(port);
683 	u32 reg;
684 
685 	mutex_lock(&priv->reg_mutex);
686 	reg = qca8k_read(priv, QCA8K_REG_EEE_CTRL);
687 	if (eee->eee_enabled)
688 		reg |= lpi_en;
689 	else
690 		reg &= ~lpi_en;
691 	qca8k_write(priv, QCA8K_REG_EEE_CTRL, reg);
692 	mutex_unlock(&priv->reg_mutex);
693 
694 	return 0;
695 }
696 
697 static int
qca8k_get_mac_eee(struct dsa_switch * ds,int port,struct ethtool_eee * e)698 qca8k_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
699 {
700 	/* Nothing to do on the port's MAC */
701 	return 0;
702 }
703 
704 static void
qca8k_port_stp_state_set(struct dsa_switch * ds,int port,u8 state)705 qca8k_port_stp_state_set(struct dsa_switch *ds, int port, u8 state)
706 {
707 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
708 	u32 stp_state;
709 
710 	switch (state) {
711 	case BR_STATE_DISABLED:
712 		stp_state = QCA8K_PORT_LOOKUP_STATE_DISABLED;
713 		break;
714 	case BR_STATE_BLOCKING:
715 		stp_state = QCA8K_PORT_LOOKUP_STATE_BLOCKING;
716 		break;
717 	case BR_STATE_LISTENING:
718 		stp_state = QCA8K_PORT_LOOKUP_STATE_LISTENING;
719 		break;
720 	case BR_STATE_LEARNING:
721 		stp_state = QCA8K_PORT_LOOKUP_STATE_LEARNING;
722 		break;
723 	case BR_STATE_FORWARDING:
724 	default:
725 		stp_state = QCA8K_PORT_LOOKUP_STATE_FORWARD;
726 		break;
727 	}
728 
729 	qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
730 		  QCA8K_PORT_LOOKUP_STATE_MASK, stp_state);
731 }
732 
733 static int
qca8k_port_bridge_join(struct dsa_switch * ds,int port,struct net_device * br)734 qca8k_port_bridge_join(struct dsa_switch *ds, int port, struct net_device *br)
735 {
736 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
737 	int port_mask = BIT(QCA8K_CPU_PORT);
738 	int i;
739 
740 	for (i = 1; i < QCA8K_NUM_PORTS; i++) {
741 		if (dsa_to_port(ds, i)->bridge_dev != br)
742 			continue;
743 		/* Add this port to the portvlan mask of the other ports
744 		 * in the bridge
745 		 */
746 		qca8k_reg_set(priv,
747 			      QCA8K_PORT_LOOKUP_CTRL(i),
748 			      BIT(port));
749 		if (i != port)
750 			port_mask |= BIT(i);
751 	}
752 	/* Add all other ports to this ports portvlan mask */
753 	qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
754 		  QCA8K_PORT_LOOKUP_MEMBER, port_mask);
755 
756 	return 0;
757 }
758 
759 static void
qca8k_port_bridge_leave(struct dsa_switch * ds,int port,struct net_device * br)760 qca8k_port_bridge_leave(struct dsa_switch *ds, int port, struct net_device *br)
761 {
762 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
763 	int i;
764 
765 	for (i = 1; i < QCA8K_NUM_PORTS; i++) {
766 		if (dsa_to_port(ds, i)->bridge_dev != br)
767 			continue;
768 		/* Remove this port to the portvlan mask of the other ports
769 		 * in the bridge
770 		 */
771 		qca8k_reg_clear(priv,
772 				QCA8K_PORT_LOOKUP_CTRL(i),
773 				BIT(port));
774 	}
775 
776 	/* Set the cpu port to be the only one in the portvlan mask of
777 	 * this port
778 	 */
779 	qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
780 		  QCA8K_PORT_LOOKUP_MEMBER, BIT(QCA8K_CPU_PORT));
781 }
782 
783 static int
qca8k_port_enable(struct dsa_switch * ds,int port,struct phy_device * phy)784 qca8k_port_enable(struct dsa_switch *ds, int port,
785 		  struct phy_device *phy)
786 {
787 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
788 
789 	qca8k_port_set_status(priv, port, 1);
790 	priv->port_sts[port].enabled = 1;
791 
792 	return 0;
793 }
794 
795 static void
qca8k_port_disable(struct dsa_switch * ds,int port,struct phy_device * phy)796 qca8k_port_disable(struct dsa_switch *ds, int port,
797 		   struct phy_device *phy)
798 {
799 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
800 
801 	qca8k_port_set_status(priv, port, 0);
802 	priv->port_sts[port].enabled = 0;
803 }
804 
805 static int
qca8k_port_fdb_insert(struct qca8k_priv * priv,const u8 * addr,u16 port_mask,u16 vid)806 qca8k_port_fdb_insert(struct qca8k_priv *priv, const u8 *addr,
807 		      u16 port_mask, u16 vid)
808 {
809 	/* Set the vid to the port vlan id if no vid is set */
810 	if (!vid)
811 		vid = 1;
812 
813 	return qca8k_fdb_add(priv, addr, port_mask, vid,
814 			     QCA8K_ATU_STATUS_STATIC);
815 }
816 
817 static int
qca8k_port_fdb_add(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)818 qca8k_port_fdb_add(struct dsa_switch *ds, int port,
819 		   const unsigned char *addr, u16 vid)
820 {
821 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
822 	u16 port_mask = BIT(port);
823 
824 	return qca8k_port_fdb_insert(priv, addr, port_mask, vid);
825 }
826 
827 static int
qca8k_port_fdb_del(struct dsa_switch * ds,int port,const unsigned char * addr,u16 vid)828 qca8k_port_fdb_del(struct dsa_switch *ds, int port,
829 		   const unsigned char *addr, u16 vid)
830 {
831 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
832 	u16 port_mask = BIT(port);
833 
834 	if (!vid)
835 		vid = 1;
836 
837 	return qca8k_fdb_del(priv, addr, port_mask, vid);
838 }
839 
840 static int
qca8k_port_fdb_dump(struct dsa_switch * ds,int port,dsa_fdb_dump_cb_t * cb,void * data)841 qca8k_port_fdb_dump(struct dsa_switch *ds, int port,
842 		    dsa_fdb_dump_cb_t *cb, void *data)
843 {
844 	struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
845 	struct qca8k_fdb _fdb = { 0 };
846 	int cnt = QCA8K_NUM_FDB_RECORDS;
847 	bool is_static;
848 	int ret = 0;
849 
850 	mutex_lock(&priv->reg_mutex);
851 	while (cnt-- && !qca8k_fdb_next(priv, &_fdb, port)) {
852 		if (!_fdb.aging)
853 			break;
854 		is_static = (_fdb.aging == QCA8K_ATU_STATUS_STATIC);
855 		ret = cb(_fdb.mac, _fdb.vid, is_static, data);
856 		if (ret)
857 			break;
858 	}
859 	mutex_unlock(&priv->reg_mutex);
860 
861 	return 0;
862 }
863 
864 static enum dsa_tag_protocol
qca8k_get_tag_protocol(struct dsa_switch * ds,int port)865 qca8k_get_tag_protocol(struct dsa_switch *ds, int port)
866 {
867 	return DSA_TAG_PROTO_QCA;
868 }
869 
870 static const struct dsa_switch_ops qca8k_switch_ops = {
871 	.get_tag_protocol	= qca8k_get_tag_protocol,
872 	.setup			= qca8k_setup,
873 	.adjust_link            = qca8k_adjust_link,
874 	.get_strings		= qca8k_get_strings,
875 	.get_ethtool_stats	= qca8k_get_ethtool_stats,
876 	.get_sset_count		= qca8k_get_sset_count,
877 	.get_mac_eee		= qca8k_get_mac_eee,
878 	.set_mac_eee		= qca8k_set_mac_eee,
879 	.port_enable		= qca8k_port_enable,
880 	.port_disable		= qca8k_port_disable,
881 	.port_stp_state_set	= qca8k_port_stp_state_set,
882 	.port_bridge_join	= qca8k_port_bridge_join,
883 	.port_bridge_leave	= qca8k_port_bridge_leave,
884 	.port_fdb_add		= qca8k_port_fdb_add,
885 	.port_fdb_del		= qca8k_port_fdb_del,
886 	.port_fdb_dump		= qca8k_port_fdb_dump,
887 };
888 
889 static int
qca8k_sw_probe(struct mdio_device * mdiodev)890 qca8k_sw_probe(struct mdio_device *mdiodev)
891 {
892 	struct qca8k_priv *priv;
893 	u32 id;
894 
895 	/* allocate the private data struct so that we can probe the switches
896 	 * ID register
897 	 */
898 	priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
899 	if (!priv)
900 		return -ENOMEM;
901 
902 	priv->bus = mdiodev->bus;
903 	priv->dev = &mdiodev->dev;
904 
905 	/* read the switches ID register */
906 	id = qca8k_read(priv, QCA8K_REG_MASK_CTRL);
907 	id >>= QCA8K_MASK_CTRL_ID_S;
908 	id &= QCA8K_MASK_CTRL_ID_M;
909 	if (id != QCA8K_ID_QCA8337)
910 		return -ENODEV;
911 
912 	priv->ds = dsa_switch_alloc(&mdiodev->dev, QCA8K_NUM_PORTS);
913 	if (!priv->ds)
914 		return -ENOMEM;
915 
916 	priv->ds->priv = priv;
917 	priv->ds->ops = &qca8k_switch_ops;
918 	mutex_init(&priv->reg_mutex);
919 	dev_set_drvdata(&mdiodev->dev, priv);
920 
921 	return dsa_register_switch(priv->ds);
922 }
923 
924 static void
qca8k_sw_remove(struct mdio_device * mdiodev)925 qca8k_sw_remove(struct mdio_device *mdiodev)
926 {
927 	struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev);
928 	int i;
929 
930 	for (i = 0; i < QCA8K_NUM_PORTS; i++)
931 		qca8k_port_set_status(priv, i, 0);
932 
933 	dsa_unregister_switch(priv->ds);
934 }
935 
936 #ifdef CONFIG_PM_SLEEP
937 static void
qca8k_set_pm(struct qca8k_priv * priv,int enable)938 qca8k_set_pm(struct qca8k_priv *priv, int enable)
939 {
940 	int i;
941 
942 	for (i = 0; i < QCA8K_NUM_PORTS; i++) {
943 		if (!priv->port_sts[i].enabled)
944 			continue;
945 
946 		qca8k_port_set_status(priv, i, enable);
947 	}
948 }
949 
qca8k_suspend(struct device * dev)950 static int qca8k_suspend(struct device *dev)
951 {
952 	struct platform_device *pdev = to_platform_device(dev);
953 	struct qca8k_priv *priv = platform_get_drvdata(pdev);
954 
955 	qca8k_set_pm(priv, 0);
956 
957 	return dsa_switch_suspend(priv->ds);
958 }
959 
qca8k_resume(struct device * dev)960 static int qca8k_resume(struct device *dev)
961 {
962 	struct platform_device *pdev = to_platform_device(dev);
963 	struct qca8k_priv *priv = platform_get_drvdata(pdev);
964 
965 	qca8k_set_pm(priv, 1);
966 
967 	return dsa_switch_resume(priv->ds);
968 }
969 #endif /* CONFIG_PM_SLEEP */
970 
971 static SIMPLE_DEV_PM_OPS(qca8k_pm_ops,
972 			 qca8k_suspend, qca8k_resume);
973 
974 static const struct of_device_id qca8k_of_match[] = {
975 	{ .compatible = "qca,qca8334" },
976 	{ .compatible = "qca,qca8337" },
977 	{ /* sentinel */ },
978 };
979 
980 static struct mdio_driver qca8kmdio_driver = {
981 	.probe  = qca8k_sw_probe,
982 	.remove = qca8k_sw_remove,
983 	.mdiodrv.driver = {
984 		.name = "qca8k",
985 		.of_match_table = qca8k_of_match,
986 		.pm = &qca8k_pm_ops,
987 	},
988 };
989 
990 mdio_module_driver(qca8kmdio_driver);
991 
992 MODULE_AUTHOR("Mathieu Olivari, John Crispin <john@phrozen.org>");
993 MODULE_DESCRIPTION("Driver for QCA8K ethernet switch family");
994 MODULE_LICENSE("GPL v2");
995 MODULE_ALIAS("platform:qca8k");
996