• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * rt5682.c  --  RT5682 ALSA SoC audio component driver
3  *
4  * Copyright 2018 Realtek Semiconductor Corp.
5  * Author: Bard Liao <bardliao@realtek.com>
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License version 2 as
9  * published by the Free Software Foundation.
10  */
11 
12 #include <linux/module.h>
13 #include <linux/moduleparam.h>
14 #include <linux/init.h>
15 #include <linux/delay.h>
16 #include <linux/pm.h>
17 #include <linux/i2c.h>
18 #include <linux/platform_device.h>
19 #include <linux/spi/spi.h>
20 #include <linux/acpi.h>
21 #include <linux/gpio.h>
22 #include <linux/of_gpio.h>
23 #include <linux/regulator/consumer.h>
24 #include <linux/mutex.h>
25 #include <sound/core.h>
26 #include <sound/pcm.h>
27 #include <sound/pcm_params.h>
28 #include <sound/jack.h>
29 #include <sound/soc.h>
30 #include <sound/soc-dapm.h>
31 #include <sound/initval.h>
32 #include <sound/tlv.h>
33 #include <sound/rt5682.h>
34 
35 #include "rl6231.h"
36 #include "rt5682.h"
37 
38 #define RT5682_NUM_SUPPLIES 3
39 
40 static const char *rt5682_supply_names[RT5682_NUM_SUPPLIES] = {
41 	"AVDD",
42 	"MICVDD",
43 	"VBAT",
44 };
45 
46 struct rt5682_priv {
47 	struct snd_soc_component *component;
48 	struct rt5682_platform_data pdata;
49 	struct regmap *regmap;
50 	struct snd_soc_jack *hs_jack;
51 	struct regulator_bulk_data supplies[RT5682_NUM_SUPPLIES];
52 	struct delayed_work jack_detect_work;
53 	struct delayed_work jd_check_work;
54 	struct mutex calibrate_mutex;
55 
56 	int sysclk;
57 	int sysclk_src;
58 	int lrck[RT5682_AIFS];
59 	int bclk[RT5682_AIFS];
60 	int master[RT5682_AIFS];
61 
62 	int pll_src;
63 	int pll_in;
64 	int pll_out;
65 
66 	int jack_type;
67 };
68 
69 static const struct reg_sequence patch_list[] = {
70 	{0x01c1, 0x1000},
71 	{RT5682_DAC_ADC_DIG_VOL1, 0xa020},
72 };
73 
74 static const struct reg_default rt5682_reg[] = {
75 	{0x0002, 0x8080},
76 	{0x0003, 0x8000},
77 	{0x0005, 0x0000},
78 	{0x0006, 0x0000},
79 	{0x0008, 0x800f},
80 	{0x000b, 0x0000},
81 	{0x0010, 0x4040},
82 	{0x0011, 0x0000},
83 	{0x0012, 0x1404},
84 	{0x0013, 0x1000},
85 	{0x0014, 0xa00a},
86 	{0x0015, 0x0404},
87 	{0x0016, 0x0404},
88 	{0x0019, 0xafaf},
89 	{0x001c, 0x2f2f},
90 	{0x001f, 0x0000},
91 	{0x0022, 0x5757},
92 	{0x0023, 0x0039},
93 	{0x0024, 0x000b},
94 	{0x0026, 0xc0c4},
95 	{0x0029, 0x8080},
96 	{0x002a, 0xa0a0},
97 	{0x002b, 0x0300},
98 	{0x0030, 0x0000},
99 	{0x003c, 0x0080},
100 	{0x0044, 0x0c0c},
101 	{0x0049, 0x0000},
102 	{0x0061, 0x0000},
103 	{0x0062, 0x0000},
104 	{0x0063, 0x003f},
105 	{0x0064, 0x0000},
106 	{0x0065, 0x0000},
107 	{0x0066, 0x0030},
108 	{0x0067, 0x0000},
109 	{0x006b, 0x0000},
110 	{0x006c, 0x0000},
111 	{0x006d, 0x2200},
112 	{0x006e, 0x0a10},
113 	{0x0070, 0x8000},
114 	{0x0071, 0x8000},
115 	{0x0073, 0x0000},
116 	{0x0074, 0x0000},
117 	{0x0075, 0x0002},
118 	{0x0076, 0x0001},
119 	{0x0079, 0x0000},
120 	{0x007a, 0x0000},
121 	{0x007b, 0x0000},
122 	{0x007c, 0x0100},
123 	{0x007e, 0x0000},
124 	{0x0080, 0x0000},
125 	{0x0081, 0x0000},
126 	{0x0082, 0x0000},
127 	{0x0083, 0x0000},
128 	{0x0084, 0x0000},
129 	{0x0085, 0x0000},
130 	{0x0086, 0x0005},
131 	{0x0087, 0x0000},
132 	{0x0088, 0x0000},
133 	{0x008c, 0x0003},
134 	{0x008d, 0x0000},
135 	{0x008e, 0x0060},
136 	{0x008f, 0x1000},
137 	{0x0091, 0x0c26},
138 	{0x0092, 0x0073},
139 	{0x0093, 0x0000},
140 	{0x0094, 0x0080},
141 	{0x0098, 0x0000},
142 	{0x009a, 0x0000},
143 	{0x009b, 0x0000},
144 	{0x009c, 0x0000},
145 	{0x009d, 0x0000},
146 	{0x009e, 0x100c},
147 	{0x009f, 0x0000},
148 	{0x00a0, 0x0000},
149 	{0x00a3, 0x0002},
150 	{0x00a4, 0x0001},
151 	{0x00ae, 0x2040},
152 	{0x00af, 0x0000},
153 	{0x00b6, 0x0000},
154 	{0x00b7, 0x0000},
155 	{0x00b8, 0x0000},
156 	{0x00b9, 0x0002},
157 	{0x00be, 0x0000},
158 	{0x00c0, 0x0160},
159 	{0x00c1, 0x82a0},
160 	{0x00c2, 0x0000},
161 	{0x00d0, 0x0000},
162 	{0x00d1, 0x2244},
163 	{0x00d2, 0x3300},
164 	{0x00d3, 0x2200},
165 	{0x00d4, 0x0000},
166 	{0x00d9, 0x0009},
167 	{0x00da, 0x0000},
168 	{0x00db, 0x0000},
169 	{0x00dc, 0x00c0},
170 	{0x00dd, 0x2220},
171 	{0x00de, 0x3131},
172 	{0x00df, 0x3131},
173 	{0x00e0, 0x3131},
174 	{0x00e2, 0x0000},
175 	{0x00e3, 0x4000},
176 	{0x00e4, 0x0aa0},
177 	{0x00e5, 0x3131},
178 	{0x00e6, 0x3131},
179 	{0x00e7, 0x3131},
180 	{0x00e8, 0x3131},
181 	{0x00ea, 0xb320},
182 	{0x00eb, 0x0000},
183 	{0x00f0, 0x0000},
184 	{0x00f1, 0x00d0},
185 	{0x00f2, 0x00d0},
186 	{0x00f6, 0x0000},
187 	{0x00fa, 0x0000},
188 	{0x00fb, 0x0000},
189 	{0x00fc, 0x0000},
190 	{0x00fd, 0x0000},
191 	{0x00fe, 0x10ec},
192 	{0x00ff, 0x6530},
193 	{0x0100, 0xa0a0},
194 	{0x010b, 0x0000},
195 	{0x010c, 0xae00},
196 	{0x010d, 0xaaa0},
197 	{0x010e, 0x8aa2},
198 	{0x010f, 0x02a2},
199 	{0x0110, 0xc000},
200 	{0x0111, 0x04a2},
201 	{0x0112, 0x2800},
202 	{0x0113, 0x0000},
203 	{0x0117, 0x0100},
204 	{0x0125, 0x0410},
205 	{0x0132, 0x6026},
206 	{0x0136, 0x5555},
207 	{0x0138, 0x3700},
208 	{0x013a, 0x2000},
209 	{0x013b, 0x2000},
210 	{0x013c, 0x2005},
211 	{0x013f, 0x0000},
212 	{0x0142, 0x0000},
213 	{0x0145, 0x0002},
214 	{0x0146, 0x0000},
215 	{0x0147, 0x0000},
216 	{0x0148, 0x0000},
217 	{0x0149, 0x0000},
218 	{0x0150, 0x79a1},
219 	{0x0151, 0x0000},
220 	{0x0160, 0x4ec0},
221 	{0x0161, 0x0080},
222 	{0x0162, 0x0200},
223 	{0x0163, 0x0800},
224 	{0x0164, 0x0000},
225 	{0x0165, 0x0000},
226 	{0x0166, 0x0000},
227 	{0x0167, 0x000f},
228 	{0x0168, 0x000f},
229 	{0x0169, 0x0021},
230 	{0x0190, 0x413d},
231 	{0x0194, 0x0000},
232 	{0x0195, 0x0000},
233 	{0x0197, 0x0022},
234 	{0x0198, 0x0000},
235 	{0x0199, 0x0000},
236 	{0x01af, 0x0000},
237 	{0x01b0, 0x0400},
238 	{0x01b1, 0x0000},
239 	{0x01b2, 0x0000},
240 	{0x01b3, 0x0000},
241 	{0x01b4, 0x0000},
242 	{0x01b5, 0x0000},
243 	{0x01b6, 0x01c3},
244 	{0x01b7, 0x02a0},
245 	{0x01b8, 0x03e9},
246 	{0x01b9, 0x1389},
247 	{0x01ba, 0xc351},
248 	{0x01bb, 0x0009},
249 	{0x01bc, 0x0018},
250 	{0x01bd, 0x002a},
251 	{0x01be, 0x004c},
252 	{0x01bf, 0x0097},
253 	{0x01c0, 0x433d},
254 	{0x01c2, 0x0000},
255 	{0x01c3, 0x0000},
256 	{0x01c4, 0x0000},
257 	{0x01c5, 0x0000},
258 	{0x01c6, 0x0000},
259 	{0x01c7, 0x0000},
260 	{0x01c8, 0x40af},
261 	{0x01c9, 0x0702},
262 	{0x01ca, 0x0000},
263 	{0x01cb, 0x0000},
264 	{0x01cc, 0x5757},
265 	{0x01cd, 0x5757},
266 	{0x01ce, 0x5757},
267 	{0x01cf, 0x5757},
268 	{0x01d0, 0x5757},
269 	{0x01d1, 0x5757},
270 	{0x01d2, 0x5757},
271 	{0x01d3, 0x5757},
272 	{0x01d4, 0x5757},
273 	{0x01d5, 0x5757},
274 	{0x01d6, 0x0000},
275 	{0x01d7, 0x0008},
276 	{0x01d8, 0x0029},
277 	{0x01d9, 0x3333},
278 	{0x01da, 0x0000},
279 	{0x01db, 0x0004},
280 	{0x01dc, 0x0000},
281 	{0x01de, 0x7c00},
282 	{0x01df, 0x0320},
283 	{0x01e0, 0x06a1},
284 	{0x01e1, 0x0000},
285 	{0x01e2, 0x0000},
286 	{0x01e3, 0x0000},
287 	{0x01e4, 0x0000},
288 	{0x01e6, 0x0001},
289 	{0x01e7, 0x0000},
290 	{0x01e8, 0x0000},
291 	{0x01ea, 0x0000},
292 	{0x01eb, 0x0000},
293 	{0x01ec, 0x0000},
294 	{0x01ed, 0x0000},
295 	{0x01ee, 0x0000},
296 	{0x01ef, 0x0000},
297 	{0x01f0, 0x0000},
298 	{0x01f1, 0x0000},
299 	{0x01f2, 0x0000},
300 	{0x01f3, 0x0000},
301 	{0x01f4, 0x0000},
302 	{0x0210, 0x6297},
303 	{0x0211, 0xa005},
304 	{0x0212, 0x824c},
305 	{0x0213, 0xf7ff},
306 	{0x0214, 0xf24c},
307 	{0x0215, 0x0102},
308 	{0x0216, 0x00a3},
309 	{0x0217, 0x0048},
310 	{0x0218, 0xa2c0},
311 	{0x0219, 0x0400},
312 	{0x021a, 0x00c8},
313 	{0x021b, 0x00c0},
314 	{0x021c, 0x0000},
315 	{0x0250, 0x4500},
316 	{0x0251, 0x40b3},
317 	{0x0252, 0x0000},
318 	{0x0253, 0x0000},
319 	{0x0254, 0x0000},
320 	{0x0255, 0x0000},
321 	{0x0256, 0x0000},
322 	{0x0257, 0x0000},
323 	{0x0258, 0x0000},
324 	{0x0259, 0x0000},
325 	{0x025a, 0x0005},
326 	{0x0270, 0x0000},
327 	{0x02ff, 0x0110},
328 	{0x0300, 0x001f},
329 	{0x0301, 0x032c},
330 	{0x0302, 0x5f21},
331 	{0x0303, 0x4000},
332 	{0x0304, 0x4000},
333 	{0x0305, 0x06d5},
334 	{0x0306, 0x8000},
335 	{0x0307, 0x0700},
336 	{0x0310, 0x4560},
337 	{0x0311, 0xa4a8},
338 	{0x0312, 0x7418},
339 	{0x0313, 0x0000},
340 	{0x0314, 0x0006},
341 	{0x0315, 0xffff},
342 	{0x0316, 0xc400},
343 	{0x0317, 0x0000},
344 	{0x03c0, 0x7e00},
345 	{0x03c1, 0x8000},
346 	{0x03c2, 0x8000},
347 	{0x03c3, 0x8000},
348 	{0x03c4, 0x8000},
349 	{0x03c5, 0x8000},
350 	{0x03c6, 0x8000},
351 	{0x03c7, 0x8000},
352 	{0x03c8, 0x8000},
353 	{0x03c9, 0x8000},
354 	{0x03ca, 0x8000},
355 	{0x03cb, 0x8000},
356 	{0x03cc, 0x8000},
357 	{0x03d0, 0x0000},
358 	{0x03d1, 0x0000},
359 	{0x03d2, 0x0000},
360 	{0x03d3, 0x0000},
361 	{0x03d4, 0x2000},
362 	{0x03d5, 0x2000},
363 	{0x03d6, 0x0000},
364 	{0x03d7, 0x0000},
365 	{0x03d8, 0x2000},
366 	{0x03d9, 0x2000},
367 	{0x03da, 0x2000},
368 	{0x03db, 0x2000},
369 	{0x03dc, 0x0000},
370 	{0x03dd, 0x0000},
371 	{0x03de, 0x0000},
372 	{0x03df, 0x2000},
373 	{0x03e0, 0x0000},
374 	{0x03e1, 0x0000},
375 	{0x03e2, 0x0000},
376 	{0x03e3, 0x0000},
377 	{0x03e4, 0x0000},
378 	{0x03e5, 0x0000},
379 	{0x03e6, 0x0000},
380 	{0x03e7, 0x0000},
381 	{0x03e8, 0x0000},
382 	{0x03e9, 0x0000},
383 	{0x03ea, 0x0000},
384 	{0x03eb, 0x0000},
385 	{0x03ec, 0x0000},
386 	{0x03ed, 0x0000},
387 	{0x03ee, 0x0000},
388 	{0x03ef, 0x0000},
389 	{0x03f0, 0x0800},
390 	{0x03f1, 0x0800},
391 	{0x03f2, 0x0800},
392 	{0x03f3, 0x0800},
393 };
394 
rt5682_volatile_register(struct device * dev,unsigned int reg)395 static bool rt5682_volatile_register(struct device *dev, unsigned int reg)
396 {
397 	switch (reg) {
398 	case RT5682_RESET:
399 	case RT5682_CBJ_CTRL_2:
400 	case RT5682_INT_ST_1:
401 	case RT5682_4BTN_IL_CMD_1:
402 	case RT5682_AJD1_CTRL:
403 	case RT5682_HP_CALIB_CTRL_1:
404 	case RT5682_DEVICE_ID:
405 	case RT5682_I2C_MODE:
406 	case RT5682_HP_CALIB_CTRL_10:
407 	case RT5682_EFUSE_CTRL_2:
408 	case RT5682_JD_TOP_VC_VTRL:
409 	case RT5682_HP_IMP_SENS_CTRL_19:
410 	case RT5682_IL_CMD_1:
411 	case RT5682_SAR_IL_CMD_2:
412 	case RT5682_SAR_IL_CMD_4:
413 	case RT5682_SAR_IL_CMD_10:
414 	case RT5682_SAR_IL_CMD_11:
415 	case RT5682_EFUSE_CTRL_6...RT5682_EFUSE_CTRL_11:
416 	case RT5682_HP_CALIB_STA_1...RT5682_HP_CALIB_STA_11:
417 		return true;
418 	default:
419 		return false;
420 	}
421 }
422 
rt5682_readable_register(struct device * dev,unsigned int reg)423 static bool rt5682_readable_register(struct device *dev, unsigned int reg)
424 {
425 	switch (reg) {
426 	case RT5682_RESET:
427 	case RT5682_VERSION_ID:
428 	case RT5682_VENDOR_ID:
429 	case RT5682_DEVICE_ID:
430 	case RT5682_HP_CTRL_1:
431 	case RT5682_HP_CTRL_2:
432 	case RT5682_HPL_GAIN:
433 	case RT5682_HPR_GAIN:
434 	case RT5682_I2C_CTRL:
435 	case RT5682_CBJ_BST_CTRL:
436 	case RT5682_CBJ_CTRL_1:
437 	case RT5682_CBJ_CTRL_2:
438 	case RT5682_CBJ_CTRL_3:
439 	case RT5682_CBJ_CTRL_4:
440 	case RT5682_CBJ_CTRL_5:
441 	case RT5682_CBJ_CTRL_6:
442 	case RT5682_CBJ_CTRL_7:
443 	case RT5682_DAC1_DIG_VOL:
444 	case RT5682_STO1_ADC_DIG_VOL:
445 	case RT5682_STO1_ADC_BOOST:
446 	case RT5682_HP_IMP_GAIN_1:
447 	case RT5682_HP_IMP_GAIN_2:
448 	case RT5682_SIDETONE_CTRL:
449 	case RT5682_STO1_ADC_MIXER:
450 	case RT5682_AD_DA_MIXER:
451 	case RT5682_STO1_DAC_MIXER:
452 	case RT5682_A_DAC1_MUX:
453 	case RT5682_DIG_INF2_DATA:
454 	case RT5682_REC_MIXER:
455 	case RT5682_CAL_REC:
456 	case RT5682_ALC_BACK_GAIN:
457 	case RT5682_PWR_DIG_1:
458 	case RT5682_PWR_DIG_2:
459 	case RT5682_PWR_ANLG_1:
460 	case RT5682_PWR_ANLG_2:
461 	case RT5682_PWR_ANLG_3:
462 	case RT5682_PWR_MIXER:
463 	case RT5682_PWR_VOL:
464 	case RT5682_CLK_DET:
465 	case RT5682_RESET_LPF_CTRL:
466 	case RT5682_RESET_HPF_CTRL:
467 	case RT5682_DMIC_CTRL_1:
468 	case RT5682_I2S1_SDP:
469 	case RT5682_I2S2_SDP:
470 	case RT5682_ADDA_CLK_1:
471 	case RT5682_ADDA_CLK_2:
472 	case RT5682_I2S1_F_DIV_CTRL_1:
473 	case RT5682_I2S1_F_DIV_CTRL_2:
474 	case RT5682_TDM_CTRL:
475 	case RT5682_TDM_ADDA_CTRL_1:
476 	case RT5682_TDM_ADDA_CTRL_2:
477 	case RT5682_DATA_SEL_CTRL_1:
478 	case RT5682_TDM_TCON_CTRL:
479 	case RT5682_GLB_CLK:
480 	case RT5682_PLL_CTRL_1:
481 	case RT5682_PLL_CTRL_2:
482 	case RT5682_PLL_TRACK_1:
483 	case RT5682_PLL_TRACK_2:
484 	case RT5682_PLL_TRACK_3:
485 	case RT5682_PLL_TRACK_4:
486 	case RT5682_PLL_TRACK_5:
487 	case RT5682_PLL_TRACK_6:
488 	case RT5682_PLL_TRACK_11:
489 	case RT5682_SDW_REF_CLK:
490 	case RT5682_DEPOP_1:
491 	case RT5682_DEPOP_2:
492 	case RT5682_HP_CHARGE_PUMP_1:
493 	case RT5682_HP_CHARGE_PUMP_2:
494 	case RT5682_MICBIAS_1:
495 	case RT5682_MICBIAS_2:
496 	case RT5682_PLL_TRACK_12:
497 	case RT5682_PLL_TRACK_14:
498 	case RT5682_PLL2_CTRL_1:
499 	case RT5682_PLL2_CTRL_2:
500 	case RT5682_PLL2_CTRL_3:
501 	case RT5682_PLL2_CTRL_4:
502 	case RT5682_RC_CLK_CTRL:
503 	case RT5682_I2S_M_CLK_CTRL_1:
504 	case RT5682_I2S2_F_DIV_CTRL_1:
505 	case RT5682_I2S2_F_DIV_CTRL_2:
506 	case RT5682_EQ_CTRL_1:
507 	case RT5682_EQ_CTRL_2:
508 	case RT5682_IRQ_CTRL_1:
509 	case RT5682_IRQ_CTRL_2:
510 	case RT5682_IRQ_CTRL_3:
511 	case RT5682_IRQ_CTRL_4:
512 	case RT5682_INT_ST_1:
513 	case RT5682_GPIO_CTRL_1:
514 	case RT5682_GPIO_CTRL_2:
515 	case RT5682_GPIO_CTRL_3:
516 	case RT5682_HP_AMP_DET_CTRL_1:
517 	case RT5682_HP_AMP_DET_CTRL_2:
518 	case RT5682_MID_HP_AMP_DET:
519 	case RT5682_LOW_HP_AMP_DET:
520 	case RT5682_DELAY_BUF_CTRL:
521 	case RT5682_SV_ZCD_1:
522 	case RT5682_SV_ZCD_2:
523 	case RT5682_IL_CMD_1:
524 	case RT5682_IL_CMD_2:
525 	case RT5682_IL_CMD_3:
526 	case RT5682_IL_CMD_4:
527 	case RT5682_IL_CMD_5:
528 	case RT5682_IL_CMD_6:
529 	case RT5682_4BTN_IL_CMD_1:
530 	case RT5682_4BTN_IL_CMD_2:
531 	case RT5682_4BTN_IL_CMD_3:
532 	case RT5682_4BTN_IL_CMD_4:
533 	case RT5682_4BTN_IL_CMD_5:
534 	case RT5682_4BTN_IL_CMD_6:
535 	case RT5682_4BTN_IL_CMD_7:
536 	case RT5682_ADC_STO1_HP_CTRL_1:
537 	case RT5682_ADC_STO1_HP_CTRL_2:
538 	case RT5682_AJD1_CTRL:
539 	case RT5682_JD1_THD:
540 	case RT5682_JD2_THD:
541 	case RT5682_JD_CTRL_1:
542 	case RT5682_DUMMY_1:
543 	case RT5682_DUMMY_2:
544 	case RT5682_DUMMY_3:
545 	case RT5682_DAC_ADC_DIG_VOL1:
546 	case RT5682_BIAS_CUR_CTRL_2:
547 	case RT5682_BIAS_CUR_CTRL_3:
548 	case RT5682_BIAS_CUR_CTRL_4:
549 	case RT5682_BIAS_CUR_CTRL_5:
550 	case RT5682_BIAS_CUR_CTRL_6:
551 	case RT5682_BIAS_CUR_CTRL_7:
552 	case RT5682_BIAS_CUR_CTRL_8:
553 	case RT5682_BIAS_CUR_CTRL_9:
554 	case RT5682_BIAS_CUR_CTRL_10:
555 	case RT5682_VREF_REC_OP_FB_CAP_CTRL:
556 	case RT5682_CHARGE_PUMP_1:
557 	case RT5682_DIG_IN_CTRL_1:
558 	case RT5682_PAD_DRIVING_CTRL:
559 	case RT5682_SOFT_RAMP_DEPOP:
560 	case RT5682_CHOP_DAC:
561 	case RT5682_CHOP_ADC:
562 	case RT5682_CALIB_ADC_CTRL:
563 	case RT5682_VOL_TEST:
564 	case RT5682_SPKVDD_DET_STA:
565 	case RT5682_TEST_MODE_CTRL_1:
566 	case RT5682_TEST_MODE_CTRL_2:
567 	case RT5682_TEST_MODE_CTRL_3:
568 	case RT5682_TEST_MODE_CTRL_4:
569 	case RT5682_TEST_MODE_CTRL_5:
570 	case RT5682_PLL1_INTERNAL:
571 	case RT5682_PLL2_INTERNAL:
572 	case RT5682_STO_NG2_CTRL_1:
573 	case RT5682_STO_NG2_CTRL_2:
574 	case RT5682_STO_NG2_CTRL_3:
575 	case RT5682_STO_NG2_CTRL_4:
576 	case RT5682_STO_NG2_CTRL_5:
577 	case RT5682_STO_NG2_CTRL_6:
578 	case RT5682_STO_NG2_CTRL_7:
579 	case RT5682_STO_NG2_CTRL_8:
580 	case RT5682_STO_NG2_CTRL_9:
581 	case RT5682_STO_NG2_CTRL_10:
582 	case RT5682_STO1_DAC_SIL_DET:
583 	case RT5682_SIL_PSV_CTRL1:
584 	case RT5682_SIL_PSV_CTRL2:
585 	case RT5682_SIL_PSV_CTRL3:
586 	case RT5682_SIL_PSV_CTRL4:
587 	case RT5682_SIL_PSV_CTRL5:
588 	case RT5682_HP_IMP_SENS_CTRL_01:
589 	case RT5682_HP_IMP_SENS_CTRL_02:
590 	case RT5682_HP_IMP_SENS_CTRL_03:
591 	case RT5682_HP_IMP_SENS_CTRL_04:
592 	case RT5682_HP_IMP_SENS_CTRL_05:
593 	case RT5682_HP_IMP_SENS_CTRL_06:
594 	case RT5682_HP_IMP_SENS_CTRL_07:
595 	case RT5682_HP_IMP_SENS_CTRL_08:
596 	case RT5682_HP_IMP_SENS_CTRL_09:
597 	case RT5682_HP_IMP_SENS_CTRL_10:
598 	case RT5682_HP_IMP_SENS_CTRL_11:
599 	case RT5682_HP_IMP_SENS_CTRL_12:
600 	case RT5682_HP_IMP_SENS_CTRL_13:
601 	case RT5682_HP_IMP_SENS_CTRL_14:
602 	case RT5682_HP_IMP_SENS_CTRL_15:
603 	case RT5682_HP_IMP_SENS_CTRL_16:
604 	case RT5682_HP_IMP_SENS_CTRL_17:
605 	case RT5682_HP_IMP_SENS_CTRL_18:
606 	case RT5682_HP_IMP_SENS_CTRL_19:
607 	case RT5682_HP_IMP_SENS_CTRL_20:
608 	case RT5682_HP_IMP_SENS_CTRL_21:
609 	case RT5682_HP_IMP_SENS_CTRL_22:
610 	case RT5682_HP_IMP_SENS_CTRL_23:
611 	case RT5682_HP_IMP_SENS_CTRL_24:
612 	case RT5682_HP_IMP_SENS_CTRL_25:
613 	case RT5682_HP_IMP_SENS_CTRL_26:
614 	case RT5682_HP_IMP_SENS_CTRL_27:
615 	case RT5682_HP_IMP_SENS_CTRL_28:
616 	case RT5682_HP_IMP_SENS_CTRL_29:
617 	case RT5682_HP_IMP_SENS_CTRL_30:
618 	case RT5682_HP_IMP_SENS_CTRL_31:
619 	case RT5682_HP_IMP_SENS_CTRL_32:
620 	case RT5682_HP_IMP_SENS_CTRL_33:
621 	case RT5682_HP_IMP_SENS_CTRL_34:
622 	case RT5682_HP_IMP_SENS_CTRL_35:
623 	case RT5682_HP_IMP_SENS_CTRL_36:
624 	case RT5682_HP_IMP_SENS_CTRL_37:
625 	case RT5682_HP_IMP_SENS_CTRL_38:
626 	case RT5682_HP_IMP_SENS_CTRL_39:
627 	case RT5682_HP_IMP_SENS_CTRL_40:
628 	case RT5682_HP_IMP_SENS_CTRL_41:
629 	case RT5682_HP_IMP_SENS_CTRL_42:
630 	case RT5682_HP_IMP_SENS_CTRL_43:
631 	case RT5682_HP_LOGIC_CTRL_1:
632 	case RT5682_HP_LOGIC_CTRL_2:
633 	case RT5682_HP_LOGIC_CTRL_3:
634 	case RT5682_HP_CALIB_CTRL_1:
635 	case RT5682_HP_CALIB_CTRL_2:
636 	case RT5682_HP_CALIB_CTRL_3:
637 	case RT5682_HP_CALIB_CTRL_4:
638 	case RT5682_HP_CALIB_CTRL_5:
639 	case RT5682_HP_CALIB_CTRL_6:
640 	case RT5682_HP_CALIB_CTRL_7:
641 	case RT5682_HP_CALIB_CTRL_9:
642 	case RT5682_HP_CALIB_CTRL_10:
643 	case RT5682_HP_CALIB_CTRL_11:
644 	case RT5682_HP_CALIB_STA_1:
645 	case RT5682_HP_CALIB_STA_2:
646 	case RT5682_HP_CALIB_STA_3:
647 	case RT5682_HP_CALIB_STA_4:
648 	case RT5682_HP_CALIB_STA_5:
649 	case RT5682_HP_CALIB_STA_6:
650 	case RT5682_HP_CALIB_STA_7:
651 	case RT5682_HP_CALIB_STA_8:
652 	case RT5682_HP_CALIB_STA_9:
653 	case RT5682_HP_CALIB_STA_10:
654 	case RT5682_HP_CALIB_STA_11:
655 	case RT5682_SAR_IL_CMD_1:
656 	case RT5682_SAR_IL_CMD_2:
657 	case RT5682_SAR_IL_CMD_3:
658 	case RT5682_SAR_IL_CMD_4:
659 	case RT5682_SAR_IL_CMD_5:
660 	case RT5682_SAR_IL_CMD_6:
661 	case RT5682_SAR_IL_CMD_7:
662 	case RT5682_SAR_IL_CMD_8:
663 	case RT5682_SAR_IL_CMD_9:
664 	case RT5682_SAR_IL_CMD_10:
665 	case RT5682_SAR_IL_CMD_11:
666 	case RT5682_SAR_IL_CMD_12:
667 	case RT5682_SAR_IL_CMD_13:
668 	case RT5682_EFUSE_CTRL_1:
669 	case RT5682_EFUSE_CTRL_2:
670 	case RT5682_EFUSE_CTRL_3:
671 	case RT5682_EFUSE_CTRL_4:
672 	case RT5682_EFUSE_CTRL_5:
673 	case RT5682_EFUSE_CTRL_6:
674 	case RT5682_EFUSE_CTRL_7:
675 	case RT5682_EFUSE_CTRL_8:
676 	case RT5682_EFUSE_CTRL_9:
677 	case RT5682_EFUSE_CTRL_10:
678 	case RT5682_EFUSE_CTRL_11:
679 	case RT5682_JD_TOP_VC_VTRL:
680 	case RT5682_DRC1_CTRL_0:
681 	case RT5682_DRC1_CTRL_1:
682 	case RT5682_DRC1_CTRL_2:
683 	case RT5682_DRC1_CTRL_3:
684 	case RT5682_DRC1_CTRL_4:
685 	case RT5682_DRC1_CTRL_5:
686 	case RT5682_DRC1_CTRL_6:
687 	case RT5682_DRC1_HARD_LMT_CTRL_1:
688 	case RT5682_DRC1_HARD_LMT_CTRL_2:
689 	case RT5682_DRC1_PRIV_1:
690 	case RT5682_DRC1_PRIV_2:
691 	case RT5682_DRC1_PRIV_3:
692 	case RT5682_DRC1_PRIV_4:
693 	case RT5682_DRC1_PRIV_5:
694 	case RT5682_DRC1_PRIV_6:
695 	case RT5682_DRC1_PRIV_7:
696 	case RT5682_DRC1_PRIV_8:
697 	case RT5682_EQ_AUTO_RCV_CTRL1:
698 	case RT5682_EQ_AUTO_RCV_CTRL2:
699 	case RT5682_EQ_AUTO_RCV_CTRL3:
700 	case RT5682_EQ_AUTO_RCV_CTRL4:
701 	case RT5682_EQ_AUTO_RCV_CTRL5:
702 	case RT5682_EQ_AUTO_RCV_CTRL6:
703 	case RT5682_EQ_AUTO_RCV_CTRL7:
704 	case RT5682_EQ_AUTO_RCV_CTRL8:
705 	case RT5682_EQ_AUTO_RCV_CTRL9:
706 	case RT5682_EQ_AUTO_RCV_CTRL10:
707 	case RT5682_EQ_AUTO_RCV_CTRL11:
708 	case RT5682_EQ_AUTO_RCV_CTRL12:
709 	case RT5682_EQ_AUTO_RCV_CTRL13:
710 	case RT5682_ADC_L_EQ_LPF1_A1:
711 	case RT5682_R_EQ_LPF1_A1:
712 	case RT5682_L_EQ_LPF1_H0:
713 	case RT5682_R_EQ_LPF1_H0:
714 	case RT5682_L_EQ_BPF1_A1:
715 	case RT5682_R_EQ_BPF1_A1:
716 	case RT5682_L_EQ_BPF1_A2:
717 	case RT5682_R_EQ_BPF1_A2:
718 	case RT5682_L_EQ_BPF1_H0:
719 	case RT5682_R_EQ_BPF1_H0:
720 	case RT5682_L_EQ_BPF2_A1:
721 	case RT5682_R_EQ_BPF2_A1:
722 	case RT5682_L_EQ_BPF2_A2:
723 	case RT5682_R_EQ_BPF2_A2:
724 	case RT5682_L_EQ_BPF2_H0:
725 	case RT5682_R_EQ_BPF2_H0:
726 	case RT5682_L_EQ_BPF3_A1:
727 	case RT5682_R_EQ_BPF3_A1:
728 	case RT5682_L_EQ_BPF3_A2:
729 	case RT5682_R_EQ_BPF3_A2:
730 	case RT5682_L_EQ_BPF3_H0:
731 	case RT5682_R_EQ_BPF3_H0:
732 	case RT5682_L_EQ_BPF4_A1:
733 	case RT5682_R_EQ_BPF4_A1:
734 	case RT5682_L_EQ_BPF4_A2:
735 	case RT5682_R_EQ_BPF4_A2:
736 	case RT5682_L_EQ_BPF4_H0:
737 	case RT5682_R_EQ_BPF4_H0:
738 	case RT5682_L_EQ_HPF1_A1:
739 	case RT5682_R_EQ_HPF1_A1:
740 	case RT5682_L_EQ_HPF1_H0:
741 	case RT5682_R_EQ_HPF1_H0:
742 	case RT5682_L_EQ_PRE_VOL:
743 	case RT5682_R_EQ_PRE_VOL:
744 	case RT5682_L_EQ_POST_VOL:
745 	case RT5682_R_EQ_POST_VOL:
746 	case RT5682_I2C_MODE:
747 		return true;
748 	default:
749 		return false;
750 	}
751 }
752 
753 static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -2250, 150, 0);
754 static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -6525, 75, 0);
755 static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -1725, 75, 0);
756 static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
757 
758 /* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
759 static const DECLARE_TLV_DB_RANGE(bst_tlv,
760 	0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
761 	1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
762 	2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
763 	3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
764 	6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
765 	7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
766 	8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
767 );
768 
769 /* Interface data select */
770 static const char * const rt5682_data_select[] = {
771 	"L/R", "R/L", "L/L", "R/R"
772 };
773 
774 static SOC_ENUM_SINGLE_DECL(rt5682_if2_adc_enum,
775 	RT5682_DIG_INF2_DATA, RT5682_IF2_ADC_SEL_SFT, rt5682_data_select);
776 
777 static SOC_ENUM_SINGLE_DECL(rt5682_if1_01_adc_enum,
778 	RT5682_TDM_ADDA_CTRL_1, RT5682_IF1_ADC1_SEL_SFT, rt5682_data_select);
779 
780 static SOC_ENUM_SINGLE_DECL(rt5682_if1_23_adc_enum,
781 	RT5682_TDM_ADDA_CTRL_1, RT5682_IF1_ADC2_SEL_SFT, rt5682_data_select);
782 
783 static SOC_ENUM_SINGLE_DECL(rt5682_if1_45_adc_enum,
784 	RT5682_TDM_ADDA_CTRL_1, RT5682_IF1_ADC3_SEL_SFT, rt5682_data_select);
785 
786 static SOC_ENUM_SINGLE_DECL(rt5682_if1_67_adc_enum,
787 	RT5682_TDM_ADDA_CTRL_1, RT5682_IF1_ADC4_SEL_SFT, rt5682_data_select);
788 
789 static const struct snd_kcontrol_new rt5682_if2_adc_swap_mux =
790 	SOC_DAPM_ENUM("IF2 ADC Swap Mux", rt5682_if2_adc_enum);
791 
792 static const struct snd_kcontrol_new rt5682_if1_01_adc_swap_mux =
793 	SOC_DAPM_ENUM("IF1 01 ADC Swap Mux", rt5682_if1_01_adc_enum);
794 
795 static const struct snd_kcontrol_new rt5682_if1_23_adc_swap_mux =
796 	SOC_DAPM_ENUM("IF1 23 ADC Swap Mux", rt5682_if1_23_adc_enum);
797 
798 static const struct snd_kcontrol_new rt5682_if1_45_adc_swap_mux =
799 	SOC_DAPM_ENUM("IF1 45 ADC Swap Mux", rt5682_if1_45_adc_enum);
800 
801 static const struct snd_kcontrol_new rt5682_if1_67_adc_swap_mux =
802 	SOC_DAPM_ENUM("IF1 67 ADC Swap Mux", rt5682_if1_67_adc_enum);
803 
rt5682_reset(struct regmap * regmap)804 static void rt5682_reset(struct regmap *regmap)
805 {
806 	regmap_write(regmap, RT5682_RESET, 0);
807 	regmap_write(regmap, RT5682_I2C_MODE, 1);
808 }
809 /**
810  * rt5682_sel_asrc_clk_src - select ASRC clock source for a set of filters
811  * @component: SoC audio component device.
812  * @filter_mask: mask of filters.
813  * @clk_src: clock source
814  *
815  * The ASRC function is for asynchronous MCLK and LRCK. Also, since RT5682 can
816  * only support standard 32fs or 64fs i2s format, ASRC should be enabled to
817  * support special i2s clock format such as Intel's 100fs(100 * sampling rate).
818  * ASRC function will track i2s clock and generate a corresponding system clock
819  * for codec. This function provides an API to select the clock source for a
820  * set of filters specified by the mask. And the component driver will turn on
821  * ASRC for these filters if ASRC is selected as their clock source.
822  */
rt5682_sel_asrc_clk_src(struct snd_soc_component * component,unsigned int filter_mask,unsigned int clk_src)823 int rt5682_sel_asrc_clk_src(struct snd_soc_component *component,
824 		unsigned int filter_mask, unsigned int clk_src)
825 {
826 
827 	switch (clk_src) {
828 	case RT5682_CLK_SEL_SYS:
829 	case RT5682_CLK_SEL_I2S1_ASRC:
830 	case RT5682_CLK_SEL_I2S2_ASRC:
831 		break;
832 
833 	default:
834 		return -EINVAL;
835 	}
836 
837 	if (filter_mask & RT5682_DA_STEREO1_FILTER) {
838 		snd_soc_component_update_bits(component, RT5682_PLL_TRACK_2,
839 			RT5682_FILTER_CLK_SEL_MASK,
840 			clk_src << RT5682_FILTER_CLK_SEL_SFT);
841 	}
842 
843 	if (filter_mask & RT5682_AD_STEREO1_FILTER) {
844 		snd_soc_component_update_bits(component, RT5682_PLL_TRACK_3,
845 			RT5682_FILTER_CLK_SEL_MASK,
846 			clk_src << RT5682_FILTER_CLK_SEL_SFT);
847 	}
848 
849 	return 0;
850 }
851 EXPORT_SYMBOL_GPL(rt5682_sel_asrc_clk_src);
852 
rt5682_button_detect(struct snd_soc_component * component)853 static int rt5682_button_detect(struct snd_soc_component *component)
854 {
855 	int btn_type, val;
856 
857 	val = snd_soc_component_read32(component, RT5682_4BTN_IL_CMD_1);
858 	btn_type = val & 0xfff0;
859 	snd_soc_component_write(component, RT5682_4BTN_IL_CMD_1, val);
860 	pr_debug("%s btn_type=%x\n", __func__, btn_type);
861 	snd_soc_component_update_bits(component,
862 		RT5682_SAR_IL_CMD_2, 0x10, 0x10);
863 
864 	return btn_type;
865 }
866 
rt5682_enable_push_button_irq(struct snd_soc_component * component,bool enable)867 static void rt5682_enable_push_button_irq(struct snd_soc_component *component,
868 		bool enable)
869 {
870 	if (enable) {
871 		snd_soc_component_update_bits(component, RT5682_SAR_IL_CMD_1,
872 			RT5682_SAR_BUTT_DET_MASK, RT5682_SAR_BUTT_DET_EN);
873 		snd_soc_component_update_bits(component, RT5682_SAR_IL_CMD_13,
874 			RT5682_SAR_SOUR_MASK, RT5682_SAR_SOUR_BTN);
875 		snd_soc_component_write(component, RT5682_IL_CMD_1, 0x0040);
876 		snd_soc_component_update_bits(component, RT5682_4BTN_IL_CMD_2,
877 			RT5682_4BTN_IL_MASK | RT5682_4BTN_IL_RST_MASK,
878 			RT5682_4BTN_IL_EN | RT5682_4BTN_IL_NOR);
879 		snd_soc_component_update_bits(component, RT5682_IRQ_CTRL_3,
880 			RT5682_IL_IRQ_MASK, RT5682_IL_IRQ_EN);
881 	} else {
882 		snd_soc_component_update_bits(component, RT5682_IRQ_CTRL_3,
883 			RT5682_IL_IRQ_MASK, RT5682_IL_IRQ_DIS);
884 		snd_soc_component_update_bits(component, RT5682_SAR_IL_CMD_1,
885 			RT5682_SAR_BUTT_DET_MASK, RT5682_SAR_BUTT_DET_DIS);
886 		snd_soc_component_update_bits(component, RT5682_4BTN_IL_CMD_2,
887 			RT5682_4BTN_IL_MASK, RT5682_4BTN_IL_DIS);
888 		snd_soc_component_update_bits(component, RT5682_4BTN_IL_CMD_2,
889 			RT5682_4BTN_IL_RST_MASK, RT5682_4BTN_IL_RST);
890 		snd_soc_component_update_bits(component, RT5682_SAR_IL_CMD_13,
891 			RT5682_SAR_SOUR_MASK, RT5682_SAR_SOUR_TYPE);
892 	}
893 }
894 
895 /**
896  * rt5682_headset_detect - Detect headset.
897  * @component: SoC audio component device.
898  * @jack_insert: Jack insert or not.
899  *
900  * Detect whether is headset or not when jack inserted.
901  *
902  * Returns detect status.
903  */
rt5682_headset_detect(struct snd_soc_component * component,int jack_insert)904 static int rt5682_headset_detect(struct snd_soc_component *component,
905 		int jack_insert)
906 {
907 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
908 	struct snd_soc_dapm_context *dapm =
909 		snd_soc_component_get_dapm(component);
910 	unsigned int val, count;
911 
912 	if (jack_insert) {
913 		snd_soc_dapm_force_enable_pin(dapm, "CBJ Power");
914 		snd_soc_dapm_sync(dapm);
915 		snd_soc_component_update_bits(component, RT5682_CBJ_CTRL_1,
916 			RT5682_TRIG_JD_MASK, RT5682_TRIG_JD_HIGH);
917 
918 		count = 0;
919 		val = snd_soc_component_read32(component, RT5682_CBJ_CTRL_2)
920 			& RT5682_JACK_TYPE_MASK;
921 		while (val == 0 && count < 50) {
922 			usleep_range(10000, 15000);
923 			val = snd_soc_component_read32(component,
924 				RT5682_CBJ_CTRL_2) & RT5682_JACK_TYPE_MASK;
925 			count++;
926 		}
927 
928 		switch (val) {
929 		case 0x1:
930 		case 0x2:
931 			rt5682->jack_type = SND_JACK_HEADSET;
932 			rt5682_enable_push_button_irq(component, true);
933 			break;
934 		default:
935 			rt5682->jack_type = SND_JACK_HEADPHONE;
936 		}
937 
938 	} else {
939 		rt5682_enable_push_button_irq(component, false);
940 		snd_soc_component_update_bits(component, RT5682_CBJ_CTRL_1,
941 			RT5682_TRIG_JD_MASK, RT5682_TRIG_JD_LOW);
942 		snd_soc_dapm_disable_pin(dapm, "CBJ Power");
943 		snd_soc_dapm_sync(dapm);
944 
945 		rt5682->jack_type = 0;
946 	}
947 
948 	dev_dbg(component->dev, "jack_type = %d\n", rt5682->jack_type);
949 	return rt5682->jack_type;
950 }
951 
rt5682_irq(int irq,void * data)952 static irqreturn_t rt5682_irq(int irq, void *data)
953 {
954 	struct rt5682_priv *rt5682 = data;
955 
956 	mod_delayed_work(system_power_efficient_wq,
957 			&rt5682->jack_detect_work, msecs_to_jiffies(250));
958 
959 	return IRQ_HANDLED;
960 }
961 
rt5682_jd_check_handler(struct work_struct * work)962 static void rt5682_jd_check_handler(struct work_struct *work)
963 {
964 	struct rt5682_priv *rt5682 = container_of(work, struct rt5682_priv,
965 		jd_check_work.work);
966 
967 	if (snd_soc_component_read32(rt5682->component, RT5682_AJD1_CTRL)
968 		& RT5682_JDH_RS_MASK) {
969 		/* jack out */
970 		rt5682->jack_type = rt5682_headset_detect(rt5682->component, 0);
971 
972 		snd_soc_jack_report(rt5682->hs_jack, rt5682->jack_type,
973 				SND_JACK_HEADSET |
974 				SND_JACK_BTN_0 | SND_JACK_BTN_1 |
975 				SND_JACK_BTN_2 | SND_JACK_BTN_3);
976 	} else {
977 		schedule_delayed_work(&rt5682->jd_check_work, 500);
978 	}
979 }
980 
rt5682_set_jack_detect(struct snd_soc_component * component,struct snd_soc_jack * hs_jack,void * data)981 static int rt5682_set_jack_detect(struct snd_soc_component *component,
982 	struct snd_soc_jack *hs_jack, void *data)
983 {
984 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
985 
986 	rt5682->hs_jack = hs_jack;
987 
988 	if (!hs_jack) {
989 		regmap_update_bits(rt5682->regmap, RT5682_IRQ_CTRL_2,
990 				   RT5682_JD1_EN_MASK, RT5682_JD1_DIS);
991 		regmap_update_bits(rt5682->regmap, RT5682_RC_CLK_CTRL,
992 				   RT5682_POW_JDH | RT5682_POW_JDL, 0);
993 		return 0;
994 	}
995 
996 	switch (rt5682->pdata.jd_src) {
997 	case RT5682_JD1:
998 		snd_soc_component_update_bits(component, RT5682_CBJ_CTRL_2,
999 			RT5682_EXT_JD_SRC, RT5682_EXT_JD_SRC_MANUAL);
1000 		snd_soc_component_write(component, RT5682_CBJ_CTRL_1, 0xd042);
1001 		snd_soc_component_update_bits(component, RT5682_CBJ_CTRL_3,
1002 			RT5682_CBJ_IN_BUF_EN, RT5682_CBJ_IN_BUF_EN);
1003 		snd_soc_component_update_bits(component, RT5682_SAR_IL_CMD_1,
1004 			RT5682_SAR_POW_MASK, RT5682_SAR_POW_EN);
1005 		regmap_update_bits(rt5682->regmap, RT5682_GPIO_CTRL_1,
1006 			RT5682_GP1_PIN_MASK, RT5682_GP1_PIN_IRQ);
1007 		regmap_update_bits(rt5682->regmap, RT5682_RC_CLK_CTRL,
1008 				RT5682_POW_IRQ | RT5682_POW_JDH |
1009 				RT5682_POW_ANA, RT5682_POW_IRQ |
1010 				RT5682_POW_JDH | RT5682_POW_ANA);
1011 		regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_2,
1012 			RT5682_PWR_JDH | RT5682_PWR_JDL,
1013 			RT5682_PWR_JDH | RT5682_PWR_JDL);
1014 		regmap_update_bits(rt5682->regmap, RT5682_IRQ_CTRL_2,
1015 			RT5682_JD1_EN_MASK | RT5682_JD1_POL_MASK,
1016 			RT5682_JD1_EN | RT5682_JD1_POL_NOR);
1017 		mod_delayed_work(system_power_efficient_wq,
1018 			   &rt5682->jack_detect_work, msecs_to_jiffies(250));
1019 		break;
1020 
1021 	case RT5682_JD_NULL:
1022 		regmap_update_bits(rt5682->regmap, RT5682_IRQ_CTRL_2,
1023 			RT5682_JD1_EN_MASK, RT5682_JD1_DIS);
1024 		regmap_update_bits(rt5682->regmap, RT5682_RC_CLK_CTRL,
1025 				RT5682_POW_JDH | RT5682_POW_JDL, 0);
1026 		break;
1027 
1028 	default:
1029 		dev_warn(component->dev, "Wrong JD source\n");
1030 		break;
1031 	}
1032 
1033 	return 0;
1034 }
1035 
rt5682_jack_detect_handler(struct work_struct * work)1036 static void rt5682_jack_detect_handler(struct work_struct *work)
1037 {
1038 	struct rt5682_priv *rt5682 =
1039 		container_of(work, struct rt5682_priv, jack_detect_work.work);
1040 	int val, btn_type;
1041 
1042 	while (!rt5682->component)
1043 		usleep_range(10000, 15000);
1044 
1045 	while (!rt5682->component->card->instantiated)
1046 		usleep_range(10000, 15000);
1047 
1048 	mutex_lock(&rt5682->calibrate_mutex);
1049 
1050 	val = snd_soc_component_read32(rt5682->component, RT5682_AJD1_CTRL)
1051 		& RT5682_JDH_RS_MASK;
1052 	if (!val) {
1053 		/* jack in */
1054 		if (rt5682->jack_type == 0) {
1055 			/* jack was out, report jack type */
1056 			rt5682->jack_type =
1057 				rt5682_headset_detect(rt5682->component, 1);
1058 		} else {
1059 			/* jack is already in, report button event */
1060 			rt5682->jack_type = SND_JACK_HEADSET;
1061 			btn_type = rt5682_button_detect(rt5682->component);
1062 			/**
1063 			 * rt5682 can report three kinds of button behavior,
1064 			 * one click, double click and hold. However,
1065 			 * currently we will report button pressed/released
1066 			 * event. So all the three button behaviors are
1067 			 * treated as button pressed.
1068 			 */
1069 			switch (btn_type) {
1070 			case 0x8000:
1071 			case 0x4000:
1072 			case 0x2000:
1073 				rt5682->jack_type |= SND_JACK_BTN_0;
1074 				break;
1075 			case 0x1000:
1076 			case 0x0800:
1077 			case 0x0400:
1078 				rt5682->jack_type |= SND_JACK_BTN_1;
1079 				break;
1080 			case 0x0200:
1081 			case 0x0100:
1082 			case 0x0080:
1083 				rt5682->jack_type |= SND_JACK_BTN_2;
1084 				break;
1085 			case 0x0040:
1086 			case 0x0020:
1087 			case 0x0010:
1088 				rt5682->jack_type |= SND_JACK_BTN_3;
1089 				break;
1090 			case 0x0000: /* unpressed */
1091 				break;
1092 			default:
1093 				btn_type = 0;
1094 				dev_err(rt5682->component->dev,
1095 					"Unexpected button code 0x%04x\n",
1096 					btn_type);
1097 				break;
1098 			}
1099 		}
1100 	} else {
1101 		/* jack out */
1102 		rt5682->jack_type = rt5682_headset_detect(rt5682->component, 0);
1103 	}
1104 
1105 	snd_soc_jack_report(rt5682->hs_jack, rt5682->jack_type,
1106 			SND_JACK_HEADSET |
1107 			    SND_JACK_BTN_0 | SND_JACK_BTN_1 |
1108 			    SND_JACK_BTN_2 | SND_JACK_BTN_3);
1109 
1110 	if (rt5682->jack_type & (SND_JACK_BTN_0 | SND_JACK_BTN_1 |
1111 		SND_JACK_BTN_2 | SND_JACK_BTN_3))
1112 		schedule_delayed_work(&rt5682->jd_check_work, 0);
1113 	else
1114 		cancel_delayed_work_sync(&rt5682->jd_check_work);
1115 
1116 	mutex_unlock(&rt5682->calibrate_mutex);
1117 }
1118 
1119 static const struct snd_kcontrol_new rt5682_snd_controls[] = {
1120 	/* Headphone Output Volume */
1121 	SOC_DOUBLE_R_TLV("Headphone Playback Volume", RT5682_HPL_GAIN,
1122 		RT5682_HPR_GAIN, RT5682_G_HP_SFT, 15, 1, hp_vol_tlv),
1123 
1124 	/* DAC Digital Volume */
1125 	SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5682_DAC1_DIG_VOL,
1126 		RT5682_L_VOL_SFT + 1, RT5682_R_VOL_SFT + 1, 86, 0, dac_vol_tlv),
1127 
1128 	/* IN Boost Volume */
1129 	SOC_SINGLE_TLV("CBJ Boost Volume", RT5682_CBJ_BST_CTRL,
1130 		RT5682_BST_CBJ_SFT, 8, 0, bst_tlv),
1131 
1132 	/* ADC Digital Volume Control */
1133 	SOC_DOUBLE("STO1 ADC Capture Switch", RT5682_STO1_ADC_DIG_VOL,
1134 		RT5682_L_MUTE_SFT, RT5682_R_MUTE_SFT, 1, 1),
1135 	SOC_DOUBLE_TLV("STO1 ADC Capture Volume", RT5682_STO1_ADC_DIG_VOL,
1136 		RT5682_L_VOL_SFT + 1, RT5682_R_VOL_SFT + 1, 63, 0, adc_vol_tlv),
1137 
1138 	/* ADC Boost Volume Control */
1139 	SOC_DOUBLE_TLV("STO1 ADC Boost Gain Volume", RT5682_STO1_ADC_BOOST,
1140 		RT5682_STO1_ADC_L_BST_SFT, RT5682_STO1_ADC_R_BST_SFT,
1141 		3, 0, adc_bst_tlv),
1142 };
1143 
1144 
rt5682_div_sel(struct rt5682_priv * rt5682,int target,const int div[],int size)1145 static int rt5682_div_sel(struct rt5682_priv *rt5682,
1146 			  int target, const int div[], int size)
1147 {
1148 	int i;
1149 
1150 	if (rt5682->sysclk < target) {
1151 		pr_err("sysclk rate %d is too low\n",
1152 			rt5682->sysclk);
1153 		return 0;
1154 	}
1155 
1156 	for (i = 0; i < size - 1; i++) {
1157 		pr_info("div[%d]=%d\n", i, div[i]);
1158 		if (target * div[i] == rt5682->sysclk)
1159 			return i;
1160 		if (target * div[i + 1] > rt5682->sysclk) {
1161 			pr_err("can't find div for sysclk %d\n",
1162 				rt5682->sysclk);
1163 			return i;
1164 		}
1165 	}
1166 
1167 	if (target * div[i] < rt5682->sysclk)
1168 		pr_err("sysclk rate %d is too high\n",
1169 			rt5682->sysclk);
1170 
1171 	return size - 1;
1172 
1173 }
1174 
1175 /**
1176  * set_dmic_clk - Set parameter of dmic.
1177  *
1178  * @w: DAPM widget.
1179  * @kcontrol: The kcontrol of this widget.
1180  * @event: Event id.
1181  *
1182  * Choose dmic clock between 1MHz and 3MHz.
1183  * It is better for clock to approximate 3MHz.
1184  */
set_dmic_clk(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1185 static int set_dmic_clk(struct snd_soc_dapm_widget *w,
1186 	struct snd_kcontrol *kcontrol, int event)
1187 {
1188 	struct snd_soc_component *component =
1189 		snd_soc_dapm_to_component(w->dapm);
1190 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
1191 	int idx = -EINVAL;
1192 	static const int div[] = {2, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128};
1193 
1194 	idx = rt5682_div_sel(rt5682, 1500000, div, ARRAY_SIZE(div));
1195 
1196 	snd_soc_component_update_bits(component, RT5682_DMIC_CTRL_1,
1197 		RT5682_DMIC_CLK_MASK, idx << RT5682_DMIC_CLK_SFT);
1198 
1199 	return 0;
1200 }
1201 
set_filter_clk(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1202 static int set_filter_clk(struct snd_soc_dapm_widget *w,
1203 	struct snd_kcontrol *kcontrol, int event)
1204 {
1205 	struct snd_soc_component *component =
1206 		snd_soc_dapm_to_component(w->dapm);
1207 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
1208 	int ref, val, reg, idx = -EINVAL;
1209 	static const int div_f[] = {1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48};
1210 	static const int div_o[] = {1, 2, 4, 6, 8, 12, 16, 24, 32, 48};
1211 
1212 	val = snd_soc_component_read32(component, RT5682_GPIO_CTRL_1) &
1213 		RT5682_GP4_PIN_MASK;
1214 	if (w->shift == RT5682_PWR_ADC_S1F_BIT &&
1215 		val == RT5682_GP4_PIN_ADCDAT2)
1216 		ref = 256 * rt5682->lrck[RT5682_AIF2];
1217 	else
1218 		ref = 256 * rt5682->lrck[RT5682_AIF1];
1219 
1220 	idx = rt5682_div_sel(rt5682, ref, div_f, ARRAY_SIZE(div_f));
1221 
1222 	if (w->shift == RT5682_PWR_ADC_S1F_BIT)
1223 		reg = RT5682_PLL_TRACK_3;
1224 	else
1225 		reg = RT5682_PLL_TRACK_2;
1226 
1227 	snd_soc_component_update_bits(component, reg,
1228 		RT5682_FILTER_CLK_DIV_MASK, idx << RT5682_FILTER_CLK_DIV_SFT);
1229 
1230 	/* select over sample rate */
1231 	for (idx = 0; idx < ARRAY_SIZE(div_o); idx++) {
1232 		if (rt5682->sysclk <= 12288000 * div_o[idx])
1233 			break;
1234 	}
1235 
1236 	snd_soc_component_update_bits(component, RT5682_ADDA_CLK_1,
1237 		RT5682_ADC_OSR_MASK | RT5682_DAC_OSR_MASK,
1238 		(idx << RT5682_ADC_OSR_SFT) | (idx << RT5682_DAC_OSR_SFT));
1239 
1240 	return 0;
1241 }
1242 
is_sys_clk_from_pll1(struct snd_soc_dapm_widget * w,struct snd_soc_dapm_widget * sink)1243 static int is_sys_clk_from_pll1(struct snd_soc_dapm_widget *w,
1244 			 struct snd_soc_dapm_widget *sink)
1245 {
1246 	unsigned int val;
1247 	struct snd_soc_component *component =
1248 		snd_soc_dapm_to_component(w->dapm);
1249 
1250 	val = snd_soc_component_read32(component, RT5682_GLB_CLK);
1251 	val &= RT5682_SCLK_SRC_MASK;
1252 	if (val == RT5682_SCLK_SRC_PLL1)
1253 		return 1;
1254 	else
1255 		return 0;
1256 }
1257 
is_using_asrc(struct snd_soc_dapm_widget * w,struct snd_soc_dapm_widget * sink)1258 static int is_using_asrc(struct snd_soc_dapm_widget *w,
1259 			 struct snd_soc_dapm_widget *sink)
1260 {
1261 	unsigned int reg, shift, val;
1262 	struct snd_soc_component *component =
1263 		snd_soc_dapm_to_component(w->dapm);
1264 
1265 	switch (w->shift) {
1266 	case RT5682_ADC_STO1_ASRC_SFT:
1267 		reg = RT5682_PLL_TRACK_3;
1268 		shift = RT5682_FILTER_CLK_SEL_SFT;
1269 		break;
1270 	case RT5682_DAC_STO1_ASRC_SFT:
1271 		reg = RT5682_PLL_TRACK_2;
1272 		shift = RT5682_FILTER_CLK_SEL_SFT;
1273 		break;
1274 	default:
1275 		return 0;
1276 	}
1277 
1278 	val = (snd_soc_component_read32(component, reg) >> shift) & 0xf;
1279 	switch (val) {
1280 	case RT5682_CLK_SEL_I2S1_ASRC:
1281 	case RT5682_CLK_SEL_I2S2_ASRC:
1282 		return 1;
1283 	default:
1284 		return 0;
1285 	}
1286 
1287 }
1288 
1289 /* Digital Mixer */
1290 static const struct snd_kcontrol_new rt5682_sto1_adc_l_mix[] = {
1291 	SOC_DAPM_SINGLE("ADC1 Switch", RT5682_STO1_ADC_MIXER,
1292 			RT5682_M_STO1_ADC_L1_SFT, 1, 1),
1293 	SOC_DAPM_SINGLE("ADC2 Switch", RT5682_STO1_ADC_MIXER,
1294 			RT5682_M_STO1_ADC_L2_SFT, 1, 1),
1295 };
1296 
1297 static const struct snd_kcontrol_new rt5682_sto1_adc_r_mix[] = {
1298 	SOC_DAPM_SINGLE("ADC1 Switch", RT5682_STO1_ADC_MIXER,
1299 			RT5682_M_STO1_ADC_R1_SFT, 1, 1),
1300 	SOC_DAPM_SINGLE("ADC2 Switch", RT5682_STO1_ADC_MIXER,
1301 			RT5682_M_STO1_ADC_R2_SFT, 1, 1),
1302 };
1303 
1304 static const struct snd_kcontrol_new rt5682_dac_l_mix[] = {
1305 	SOC_DAPM_SINGLE("Stereo ADC Switch", RT5682_AD_DA_MIXER,
1306 			RT5682_M_ADCMIX_L_SFT, 1, 1),
1307 	SOC_DAPM_SINGLE("DAC1 Switch", RT5682_AD_DA_MIXER,
1308 			RT5682_M_DAC1_L_SFT, 1, 1),
1309 };
1310 
1311 static const struct snd_kcontrol_new rt5682_dac_r_mix[] = {
1312 	SOC_DAPM_SINGLE("Stereo ADC Switch", RT5682_AD_DA_MIXER,
1313 			RT5682_M_ADCMIX_R_SFT, 1, 1),
1314 	SOC_DAPM_SINGLE("DAC1 Switch", RT5682_AD_DA_MIXER,
1315 			RT5682_M_DAC1_R_SFT, 1, 1),
1316 };
1317 
1318 static const struct snd_kcontrol_new rt5682_sto1_dac_l_mix[] = {
1319 	SOC_DAPM_SINGLE("DAC L1 Switch", RT5682_STO1_DAC_MIXER,
1320 			RT5682_M_DAC_L1_STO_L_SFT, 1, 1),
1321 	SOC_DAPM_SINGLE("DAC R1 Switch", RT5682_STO1_DAC_MIXER,
1322 			RT5682_M_DAC_R1_STO_L_SFT, 1, 1),
1323 };
1324 
1325 static const struct snd_kcontrol_new rt5682_sto1_dac_r_mix[] = {
1326 	SOC_DAPM_SINGLE("DAC L1 Switch", RT5682_STO1_DAC_MIXER,
1327 			RT5682_M_DAC_L1_STO_R_SFT, 1, 1),
1328 	SOC_DAPM_SINGLE("DAC R1 Switch", RT5682_STO1_DAC_MIXER,
1329 			RT5682_M_DAC_R1_STO_R_SFT, 1, 1),
1330 };
1331 
1332 /* Analog Input Mixer */
1333 static const struct snd_kcontrol_new rt5682_rec1_l_mix[] = {
1334 	SOC_DAPM_SINGLE("CBJ Switch", RT5682_REC_MIXER,
1335 			RT5682_M_CBJ_RM1_L_SFT, 1, 1),
1336 };
1337 
1338 /* STO1 ADC1 Source */
1339 /* MX-26 [13] [5] */
1340 static const char * const rt5682_sto1_adc1_src[] = {
1341 	"DAC MIX", "ADC"
1342 };
1343 
1344 static SOC_ENUM_SINGLE_DECL(
1345 	rt5682_sto1_adc1l_enum, RT5682_STO1_ADC_MIXER,
1346 	RT5682_STO1_ADC1L_SRC_SFT, rt5682_sto1_adc1_src);
1347 
1348 static const struct snd_kcontrol_new rt5682_sto1_adc1l_mux =
1349 	SOC_DAPM_ENUM("Stereo1 ADC1L Source", rt5682_sto1_adc1l_enum);
1350 
1351 static SOC_ENUM_SINGLE_DECL(
1352 	rt5682_sto1_adc1r_enum, RT5682_STO1_ADC_MIXER,
1353 	RT5682_STO1_ADC1R_SRC_SFT, rt5682_sto1_adc1_src);
1354 
1355 static const struct snd_kcontrol_new rt5682_sto1_adc1r_mux =
1356 	SOC_DAPM_ENUM("Stereo1 ADC1L Source", rt5682_sto1_adc1r_enum);
1357 
1358 /* STO1 ADC Source */
1359 /* MX-26 [11:10] [3:2] */
1360 static const char * const rt5682_sto1_adc_src[] = {
1361 	"ADC1 L", "ADC1 R"
1362 };
1363 
1364 static SOC_ENUM_SINGLE_DECL(
1365 	rt5682_sto1_adcl_enum, RT5682_STO1_ADC_MIXER,
1366 	RT5682_STO1_ADCL_SRC_SFT, rt5682_sto1_adc_src);
1367 
1368 static const struct snd_kcontrol_new rt5682_sto1_adcl_mux =
1369 	SOC_DAPM_ENUM("Stereo1 ADCL Source", rt5682_sto1_adcl_enum);
1370 
1371 static SOC_ENUM_SINGLE_DECL(
1372 	rt5682_sto1_adcr_enum, RT5682_STO1_ADC_MIXER,
1373 	RT5682_STO1_ADCR_SRC_SFT, rt5682_sto1_adc_src);
1374 
1375 static const struct snd_kcontrol_new rt5682_sto1_adcr_mux =
1376 	SOC_DAPM_ENUM("Stereo1 ADCR Source", rt5682_sto1_adcr_enum);
1377 
1378 /* STO1 ADC2 Source */
1379 /* MX-26 [12] [4] */
1380 static const char * const rt5682_sto1_adc2_src[] = {
1381 	"DAC MIX", "DMIC"
1382 };
1383 
1384 static SOC_ENUM_SINGLE_DECL(
1385 	rt5682_sto1_adc2l_enum, RT5682_STO1_ADC_MIXER,
1386 	RT5682_STO1_ADC2L_SRC_SFT, rt5682_sto1_adc2_src);
1387 
1388 static const struct snd_kcontrol_new rt5682_sto1_adc2l_mux =
1389 	SOC_DAPM_ENUM("Stereo1 ADC2L Source", rt5682_sto1_adc2l_enum);
1390 
1391 static SOC_ENUM_SINGLE_DECL(
1392 	rt5682_sto1_adc2r_enum, RT5682_STO1_ADC_MIXER,
1393 	RT5682_STO1_ADC2R_SRC_SFT, rt5682_sto1_adc2_src);
1394 
1395 static const struct snd_kcontrol_new rt5682_sto1_adc2r_mux =
1396 	SOC_DAPM_ENUM("Stereo1 ADC2R Source", rt5682_sto1_adc2r_enum);
1397 
1398 /* MX-79 [6:4] I2S1 ADC data location */
1399 static const unsigned int rt5682_if1_adc_slot_values[] = {
1400 	0,
1401 	2,
1402 	4,
1403 	6,
1404 };
1405 
1406 static const char * const rt5682_if1_adc_slot_src[] = {
1407 	"Slot 0", "Slot 2", "Slot 4", "Slot 6"
1408 };
1409 
1410 static SOC_VALUE_ENUM_SINGLE_DECL(rt5682_if1_adc_slot_enum,
1411 	RT5682_TDM_CTRL, RT5682_TDM_ADC_LCA_SFT, RT5682_TDM_ADC_LCA_MASK,
1412 	rt5682_if1_adc_slot_src, rt5682_if1_adc_slot_values);
1413 
1414 static const struct snd_kcontrol_new rt5682_if1_adc_slot_mux =
1415 	SOC_DAPM_ENUM("IF1 ADC Slot location", rt5682_if1_adc_slot_enum);
1416 
1417 /* Analog DAC L1 Source, Analog DAC R1 Source*/
1418 /* MX-2B [4], MX-2B [0]*/
1419 static const char * const rt5682_alg_dac1_src[] = {
1420 	"Stereo1 DAC Mixer", "DAC1"
1421 };
1422 
1423 static SOC_ENUM_SINGLE_DECL(
1424 	rt5682_alg_dac_l1_enum, RT5682_A_DAC1_MUX,
1425 	RT5682_A_DACL1_SFT, rt5682_alg_dac1_src);
1426 
1427 static const struct snd_kcontrol_new rt5682_alg_dac_l1_mux =
1428 	SOC_DAPM_ENUM("Analog DAC L1 Source", rt5682_alg_dac_l1_enum);
1429 
1430 static SOC_ENUM_SINGLE_DECL(
1431 	rt5682_alg_dac_r1_enum, RT5682_A_DAC1_MUX,
1432 	RT5682_A_DACR1_SFT, rt5682_alg_dac1_src);
1433 
1434 static const struct snd_kcontrol_new rt5682_alg_dac_r1_mux =
1435 	SOC_DAPM_ENUM("Analog DAC R1 Source", rt5682_alg_dac_r1_enum);
1436 
1437 /* Out Switch */
1438 static const struct snd_kcontrol_new hpol_switch =
1439 	SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5682_HP_CTRL_1,
1440 					RT5682_L_MUTE_SFT, 1, 1);
1441 static const struct snd_kcontrol_new hpor_switch =
1442 	SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5682_HP_CTRL_1,
1443 					RT5682_R_MUTE_SFT, 1, 1);
1444 
rt5682_hp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1445 static int rt5682_hp_event(struct snd_soc_dapm_widget *w,
1446 	struct snd_kcontrol *kcontrol, int event)
1447 {
1448 	struct snd_soc_component *component =
1449 		snd_soc_dapm_to_component(w->dapm);
1450 
1451 	switch (event) {
1452 	case SND_SOC_DAPM_PRE_PMU:
1453 		snd_soc_component_write(component,
1454 			RT5682_HP_LOGIC_CTRL_2, 0x0012);
1455 		snd_soc_component_write(component,
1456 			RT5682_HP_CTRL_2, 0x6000);
1457 		snd_soc_component_update_bits(component, RT5682_STO_NG2_CTRL_1,
1458 			RT5682_NG2_EN_MASK, RT5682_NG2_EN);
1459 		snd_soc_component_update_bits(component,
1460 			RT5682_DEPOP_1, 0x60, 0x60);
1461 		snd_soc_component_update_bits(component,
1462 			RT5682_DAC_ADC_DIG_VOL1, 0x00c0, 0x0080);
1463 		break;
1464 
1465 	case SND_SOC_DAPM_POST_PMD:
1466 		snd_soc_component_update_bits(component,
1467 			RT5682_DEPOP_1, 0x60, 0x0);
1468 		snd_soc_component_write(component,
1469 			RT5682_HP_CTRL_2, 0x0000);
1470 		snd_soc_component_update_bits(component,
1471 			RT5682_DAC_ADC_DIG_VOL1, 0x00c0, 0x0000);
1472 		break;
1473 
1474 	default:
1475 		return 0;
1476 	}
1477 
1478 	return 0;
1479 
1480 }
1481 
set_dmic_power(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1482 static int set_dmic_power(struct snd_soc_dapm_widget *w,
1483 	struct snd_kcontrol *kcontrol, int event)
1484 {
1485 	switch (event) {
1486 	case SND_SOC_DAPM_POST_PMU:
1487 		/*Add delay to avoid pop noise*/
1488 		msleep(150);
1489 		break;
1490 
1491 	default:
1492 		return 0;
1493 	}
1494 
1495 	return 0;
1496 }
1497 
rt5655_set_verf(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1498 static int rt5655_set_verf(struct snd_soc_dapm_widget *w,
1499 	struct snd_kcontrol *kcontrol, int event)
1500 {
1501 	struct snd_soc_component *component =
1502 		snd_soc_dapm_to_component(w->dapm);
1503 
1504 	switch (event) {
1505 	case SND_SOC_DAPM_PRE_PMU:
1506 		switch (w->shift) {
1507 		case RT5682_PWR_VREF1_BIT:
1508 			snd_soc_component_update_bits(component,
1509 				RT5682_PWR_ANLG_1, RT5682_PWR_FV1, 0);
1510 			break;
1511 
1512 		case RT5682_PWR_VREF2_BIT:
1513 			snd_soc_component_update_bits(component,
1514 				RT5682_PWR_ANLG_1, RT5682_PWR_FV2, 0);
1515 			break;
1516 
1517 		default:
1518 			break;
1519 		}
1520 		break;
1521 
1522 	case SND_SOC_DAPM_POST_PMU:
1523 		usleep_range(15000, 20000);
1524 		switch (w->shift) {
1525 		case RT5682_PWR_VREF1_BIT:
1526 			snd_soc_component_update_bits(component,
1527 				RT5682_PWR_ANLG_1, RT5682_PWR_FV1,
1528 				RT5682_PWR_FV1);
1529 			break;
1530 
1531 		case RT5682_PWR_VREF2_BIT:
1532 			snd_soc_component_update_bits(component,
1533 				RT5682_PWR_ANLG_1, RT5682_PWR_FV2,
1534 				RT5682_PWR_FV2);
1535 			break;
1536 
1537 		default:
1538 			break;
1539 		}
1540 		break;
1541 
1542 	default:
1543 		return 0;
1544 	}
1545 
1546 	return 0;
1547 }
1548 
1549 static const unsigned int rt5682_adcdat_pin_values[] = {
1550 	1,
1551 	3,
1552 };
1553 
1554 static const char * const rt5682_adcdat_pin_select[] = {
1555 	"ADCDAT1",
1556 	"ADCDAT2",
1557 };
1558 
1559 static SOC_VALUE_ENUM_SINGLE_DECL(rt5682_adcdat_pin_enum,
1560 	RT5682_GPIO_CTRL_1, RT5682_GP4_PIN_SFT, RT5682_GP4_PIN_MASK,
1561 	rt5682_adcdat_pin_select, rt5682_adcdat_pin_values);
1562 
1563 static const struct snd_kcontrol_new rt5682_adcdat_pin_ctrl =
1564 	SOC_DAPM_ENUM("ADCDAT", rt5682_adcdat_pin_enum);
1565 
1566 static const struct snd_soc_dapm_widget rt5682_dapm_widgets[] = {
1567 	SND_SOC_DAPM_SUPPLY("LDO2", RT5682_PWR_ANLG_3, RT5682_PWR_LDO2_BIT,
1568 		0, NULL, 0),
1569 	SND_SOC_DAPM_SUPPLY("PLL1", RT5682_PWR_ANLG_3, RT5682_PWR_PLL_BIT,
1570 		0, NULL, 0),
1571 	SND_SOC_DAPM_SUPPLY("PLL2B", RT5682_PWR_ANLG_3, RT5682_PWR_PLL2B_BIT,
1572 		0, NULL, 0),
1573 	SND_SOC_DAPM_SUPPLY("PLL2F", RT5682_PWR_ANLG_3, RT5682_PWR_PLL2F_BIT,
1574 		0, NULL, 0),
1575 	SND_SOC_DAPM_SUPPLY("Vref1", RT5682_PWR_ANLG_1, RT5682_PWR_VREF1_BIT, 0,
1576 		rt5655_set_verf, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU),
1577 	SND_SOC_DAPM_SUPPLY("Vref2", RT5682_PWR_ANLG_1, RT5682_PWR_VREF2_BIT, 0,
1578 		rt5655_set_verf, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU),
1579 
1580 	/* ASRC */
1581 	SND_SOC_DAPM_SUPPLY_S("DAC STO1 ASRC", 1, RT5682_PLL_TRACK_1,
1582 		RT5682_DAC_STO1_ASRC_SFT, 0, NULL, 0),
1583 	SND_SOC_DAPM_SUPPLY_S("ADC STO1 ASRC", 1, RT5682_PLL_TRACK_1,
1584 		RT5682_ADC_STO1_ASRC_SFT, 0, NULL, 0),
1585 	SND_SOC_DAPM_SUPPLY_S("AD ASRC", 1, RT5682_PLL_TRACK_1,
1586 		RT5682_AD_ASRC_SFT, 0, NULL, 0),
1587 	SND_SOC_DAPM_SUPPLY_S("DA ASRC", 1, RT5682_PLL_TRACK_1,
1588 		RT5682_DA_ASRC_SFT, 0, NULL, 0),
1589 	SND_SOC_DAPM_SUPPLY_S("DMIC ASRC", 1, RT5682_PLL_TRACK_1,
1590 		RT5682_DMIC_ASRC_SFT, 0, NULL, 0),
1591 
1592 	/* Input Side */
1593 	SND_SOC_DAPM_SUPPLY("MICBIAS1", RT5682_PWR_ANLG_2, RT5682_PWR_MB1_BIT,
1594 		0, NULL, 0),
1595 	SND_SOC_DAPM_SUPPLY("MICBIAS2", RT5682_PWR_ANLG_2, RT5682_PWR_MB2_BIT,
1596 		0, NULL, 0),
1597 
1598 	/* Input Lines */
1599 	SND_SOC_DAPM_INPUT("DMIC L1"),
1600 	SND_SOC_DAPM_INPUT("DMIC R1"),
1601 
1602 	SND_SOC_DAPM_INPUT("IN1P"),
1603 
1604 	SND_SOC_DAPM_SUPPLY("DMIC CLK", SND_SOC_NOPM, 0, 0,
1605 		set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
1606 	SND_SOC_DAPM_SUPPLY("DMIC1 Power", RT5682_DMIC_CTRL_1,
1607 		RT5682_DMIC_1_EN_SFT, 0, set_dmic_power, SND_SOC_DAPM_POST_PMU),
1608 
1609 	/* Boost */
1610 	SND_SOC_DAPM_PGA("BST1 CBJ", SND_SOC_NOPM,
1611 		0, 0, NULL, 0),
1612 
1613 	SND_SOC_DAPM_SUPPLY("CBJ Power", RT5682_PWR_ANLG_3,
1614 		RT5682_PWR_CBJ_BIT, 0, NULL, 0),
1615 
1616 	/* REC Mixer */
1617 	SND_SOC_DAPM_MIXER("RECMIX1L", SND_SOC_NOPM, 0, 0, rt5682_rec1_l_mix,
1618 		ARRAY_SIZE(rt5682_rec1_l_mix)),
1619 	SND_SOC_DAPM_SUPPLY("RECMIX1L Power", RT5682_PWR_ANLG_2,
1620 		RT5682_PWR_RM1_L_BIT, 0, NULL, 0),
1621 
1622 	/* ADCs */
1623 	SND_SOC_DAPM_ADC("ADC1 L", NULL, SND_SOC_NOPM, 0, 0),
1624 	SND_SOC_DAPM_ADC("ADC1 R", NULL, SND_SOC_NOPM, 0, 0),
1625 
1626 	SND_SOC_DAPM_SUPPLY("ADC1 L Power", RT5682_PWR_DIG_1,
1627 		RT5682_PWR_ADC_L1_BIT, 0, NULL, 0),
1628 	SND_SOC_DAPM_SUPPLY("ADC1 R Power", RT5682_PWR_DIG_1,
1629 		RT5682_PWR_ADC_R1_BIT, 0, NULL, 0),
1630 	SND_SOC_DAPM_SUPPLY("ADC1 clock", RT5682_CHOP_ADC,
1631 		RT5682_CKGEN_ADC1_SFT, 0, NULL, 0),
1632 
1633 	/* ADC Mux */
1634 	SND_SOC_DAPM_MUX("Stereo1 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
1635 		&rt5682_sto1_adc1l_mux),
1636 	SND_SOC_DAPM_MUX("Stereo1 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
1637 		&rt5682_sto1_adc1r_mux),
1638 	SND_SOC_DAPM_MUX("Stereo1 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
1639 		&rt5682_sto1_adc2l_mux),
1640 	SND_SOC_DAPM_MUX("Stereo1 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
1641 		&rt5682_sto1_adc2r_mux),
1642 	SND_SOC_DAPM_MUX("Stereo1 ADC L Mux", SND_SOC_NOPM, 0, 0,
1643 		&rt5682_sto1_adcl_mux),
1644 	SND_SOC_DAPM_MUX("Stereo1 ADC R Mux", SND_SOC_NOPM, 0, 0,
1645 		&rt5682_sto1_adcr_mux),
1646 	SND_SOC_DAPM_MUX("IF1_ADC Mux", SND_SOC_NOPM, 0, 0,
1647 		&rt5682_if1_adc_slot_mux),
1648 
1649 	/* ADC Mixer */
1650 	SND_SOC_DAPM_SUPPLY("ADC Stereo1 Filter", RT5682_PWR_DIG_2,
1651 		RT5682_PWR_ADC_S1F_BIT, 0, set_filter_clk,
1652 		SND_SOC_DAPM_PRE_PMU),
1653 	SND_SOC_DAPM_MIXER("Stereo1 ADC MIXL", RT5682_STO1_ADC_DIG_VOL,
1654 		RT5682_L_MUTE_SFT, 1, rt5682_sto1_adc_l_mix,
1655 		ARRAY_SIZE(rt5682_sto1_adc_l_mix)),
1656 	SND_SOC_DAPM_MIXER("Stereo1 ADC MIXR", RT5682_STO1_ADC_DIG_VOL,
1657 		RT5682_R_MUTE_SFT, 1, rt5682_sto1_adc_r_mix,
1658 		ARRAY_SIZE(rt5682_sto1_adc_r_mix)),
1659 	SND_SOC_DAPM_SUPPLY("BTN Detection Mode", RT5682_SAR_IL_CMD_1,
1660 		14, 1, NULL, 0),
1661 
1662 	/* ADC PGA */
1663 	SND_SOC_DAPM_PGA("Stereo1 ADC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
1664 
1665 	/* Digital Interface */
1666 	SND_SOC_DAPM_SUPPLY("I2S1", RT5682_PWR_DIG_1, RT5682_PWR_I2S1_BIT,
1667 		0, NULL, 0),
1668 	SND_SOC_DAPM_SUPPLY("I2S2", RT5682_PWR_DIG_1, RT5682_PWR_I2S2_BIT,
1669 		0, NULL, 0),
1670 	SND_SOC_DAPM_PGA("IF1 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
1671 	SND_SOC_DAPM_PGA("IF1 DAC1 L", SND_SOC_NOPM, 0, 0, NULL, 0),
1672 	SND_SOC_DAPM_PGA("IF1 DAC1 R", SND_SOC_NOPM, 0, 0, NULL, 0),
1673 
1674 	/* Digital Interface Select */
1675 	SND_SOC_DAPM_MUX("IF1 01 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
1676 			&rt5682_if1_01_adc_swap_mux),
1677 	SND_SOC_DAPM_MUX("IF1 23 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
1678 			&rt5682_if1_23_adc_swap_mux),
1679 	SND_SOC_DAPM_MUX("IF1 45 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
1680 			&rt5682_if1_45_adc_swap_mux),
1681 	SND_SOC_DAPM_MUX("IF1 67 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
1682 			&rt5682_if1_67_adc_swap_mux),
1683 	SND_SOC_DAPM_MUX("IF2 ADC Swap Mux", SND_SOC_NOPM, 0, 0,
1684 			&rt5682_if2_adc_swap_mux),
1685 
1686 	SND_SOC_DAPM_MUX("ADCDAT Mux", SND_SOC_NOPM, 0, 0,
1687 			&rt5682_adcdat_pin_ctrl),
1688 
1689 	/* Audio Interface */
1690 	SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0,
1691 		RT5682_I2S1_SDP, RT5682_SEL_ADCDAT_SFT, 1),
1692 	SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0,
1693 		RT5682_I2S2_SDP, RT5682_I2S2_PIN_CFG_SFT, 1),
1694 	SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1695 
1696 	/* Output Side */
1697 	/* DAC mixer before sound effect  */
1698 	SND_SOC_DAPM_MIXER("DAC1 MIXL", SND_SOC_NOPM, 0, 0,
1699 		rt5682_dac_l_mix, ARRAY_SIZE(rt5682_dac_l_mix)),
1700 	SND_SOC_DAPM_MIXER("DAC1 MIXR", SND_SOC_NOPM, 0, 0,
1701 		rt5682_dac_r_mix, ARRAY_SIZE(rt5682_dac_r_mix)),
1702 
1703 	/* DAC channel Mux */
1704 	SND_SOC_DAPM_MUX("DAC L1 Source", SND_SOC_NOPM, 0, 0,
1705 		&rt5682_alg_dac_l1_mux),
1706 	SND_SOC_DAPM_MUX("DAC R1 Source", SND_SOC_NOPM, 0, 0,
1707 		&rt5682_alg_dac_r1_mux),
1708 
1709 	/* DAC Mixer */
1710 	SND_SOC_DAPM_SUPPLY("DAC Stereo1 Filter", RT5682_PWR_DIG_2,
1711 		RT5682_PWR_DAC_S1F_BIT, 0, set_filter_clk,
1712 		SND_SOC_DAPM_PRE_PMU),
1713 	SND_SOC_DAPM_MIXER("Stereo1 DAC MIXL", SND_SOC_NOPM, 0, 0,
1714 		rt5682_sto1_dac_l_mix, ARRAY_SIZE(rt5682_sto1_dac_l_mix)),
1715 	SND_SOC_DAPM_MIXER("Stereo1 DAC MIXR", SND_SOC_NOPM, 0, 0,
1716 		rt5682_sto1_dac_r_mix, ARRAY_SIZE(rt5682_sto1_dac_r_mix)),
1717 
1718 	/* DACs */
1719 	SND_SOC_DAPM_DAC("DAC L1", NULL, RT5682_PWR_DIG_1,
1720 		RT5682_PWR_DAC_L1_BIT, 0),
1721 	SND_SOC_DAPM_DAC("DAC R1", NULL, RT5682_PWR_DIG_1,
1722 		RT5682_PWR_DAC_R1_BIT, 0),
1723 	SND_SOC_DAPM_SUPPLY_S("DAC 1 Clock", 3, RT5682_CHOP_DAC,
1724 		RT5682_CKGEN_DAC1_SFT, 0, NULL, 0),
1725 
1726 	/* HPO */
1727 	SND_SOC_DAPM_PGA_S("HP Amp", 1, SND_SOC_NOPM, 0, 0, rt5682_hp_event,
1728 		SND_SOC_DAPM_POST_PMD | SND_SOC_DAPM_PRE_PMU),
1729 
1730 	SND_SOC_DAPM_SUPPLY("HP Amp L", RT5682_PWR_ANLG_1,
1731 		RT5682_PWR_HA_L_BIT, 0, NULL, 0),
1732 	SND_SOC_DAPM_SUPPLY("HP Amp R", RT5682_PWR_ANLG_1,
1733 		RT5682_PWR_HA_R_BIT, 0, NULL, 0),
1734 	SND_SOC_DAPM_SUPPLY_S("Charge Pump", 1, RT5682_DEPOP_1,
1735 		RT5682_PUMP_EN_SFT, 0, NULL, 0),
1736 	SND_SOC_DAPM_SUPPLY_S("Capless", 2, RT5682_DEPOP_1,
1737 		RT5682_CAPLESS_EN_SFT, 0, NULL, 0),
1738 
1739 	SND_SOC_DAPM_SWITCH("HPOL Playback", SND_SOC_NOPM, 0, 0,
1740 		&hpol_switch),
1741 	SND_SOC_DAPM_SWITCH("HPOR Playback", SND_SOC_NOPM, 0, 0,
1742 		&hpor_switch),
1743 
1744 	/* CLK DET */
1745 	SND_SOC_DAPM_SUPPLY("CLKDET SYS", RT5682_CLK_DET,
1746 		RT5682_SYS_CLK_DET_SFT,	0, NULL, 0),
1747 	SND_SOC_DAPM_SUPPLY("CLKDET PLL1", RT5682_CLK_DET,
1748 		RT5682_PLL1_CLK_DET_SFT, 0, NULL, 0),
1749 	SND_SOC_DAPM_SUPPLY("CLKDET PLL2", RT5682_CLK_DET,
1750 		RT5682_PLL2_CLK_DET_SFT, 0, NULL, 0),
1751 	SND_SOC_DAPM_SUPPLY("CLKDET", RT5682_CLK_DET,
1752 		RT5682_POW_CLK_DET_SFT, 0, NULL, 0),
1753 
1754 	/* Output Lines */
1755 	SND_SOC_DAPM_OUTPUT("HPOL"),
1756 	SND_SOC_DAPM_OUTPUT("HPOR"),
1757 
1758 };
1759 
1760 static const struct snd_soc_dapm_route rt5682_dapm_routes[] = {
1761 	/*PLL*/
1762 	{"ADC Stereo1 Filter", NULL, "PLL1", is_sys_clk_from_pll1},
1763 	{"DAC Stereo1 Filter", NULL, "PLL1", is_sys_clk_from_pll1},
1764 
1765 	/*ASRC*/
1766 	{"ADC Stereo1 Filter", NULL, "ADC STO1 ASRC", is_using_asrc},
1767 	{"DAC Stereo1 Filter", NULL, "DAC STO1 ASRC", is_using_asrc},
1768 	{"ADC STO1 ASRC", NULL, "AD ASRC"},
1769 	{"ADC STO1 ASRC", NULL, "DA ASRC"},
1770 	{"ADC STO1 ASRC", NULL, "CLKDET"},
1771 	{"DAC STO1 ASRC", NULL, "AD ASRC"},
1772 	{"DAC STO1 ASRC", NULL, "DA ASRC"},
1773 	{"DAC STO1 ASRC", NULL, "CLKDET"},
1774 
1775 	/*Vref*/
1776 	{"MICBIAS1", NULL, "Vref1"},
1777 	{"MICBIAS1", NULL, "Vref2"},
1778 	{"MICBIAS2", NULL, "Vref1"},
1779 	{"MICBIAS2", NULL, "Vref2"},
1780 
1781 	{"CLKDET SYS", NULL, "CLKDET"},
1782 
1783 	{"IN1P", NULL, "LDO2"},
1784 
1785 	{"BST1 CBJ", NULL, "IN1P"},
1786 	{"BST1 CBJ", NULL, "CBJ Power"},
1787 	{"CBJ Power", NULL, "Vref2"},
1788 
1789 	{"RECMIX1L", "CBJ Switch", "BST1 CBJ"},
1790 	{"RECMIX1L", NULL, "RECMIX1L Power"},
1791 
1792 	{"ADC1 L", NULL, "RECMIX1L"},
1793 	{"ADC1 L", NULL, "ADC1 L Power"},
1794 	{"ADC1 L", NULL, "ADC1 clock"},
1795 
1796 	{"DMIC L1", NULL, "DMIC CLK"},
1797 	{"DMIC L1", NULL, "DMIC1 Power"},
1798 	{"DMIC R1", NULL, "DMIC CLK"},
1799 	{"DMIC R1", NULL, "DMIC1 Power"},
1800 	{"DMIC CLK", NULL, "DMIC ASRC"},
1801 
1802 	{"Stereo1 ADC L Mux", "ADC1 L", "ADC1 L"},
1803 	{"Stereo1 ADC L Mux", "ADC1 R", "ADC1 R"},
1804 	{"Stereo1 ADC R Mux", "ADC1 L", "ADC1 L"},
1805 	{"Stereo1 ADC R Mux", "ADC1 R", "ADC1 R"},
1806 
1807 	{"Stereo1 ADC L1 Mux", "ADC", "Stereo1 ADC L Mux"},
1808 	{"Stereo1 ADC L1 Mux", "DAC MIX", "Stereo1 DAC MIXL"},
1809 	{"Stereo1 ADC L2 Mux", "DMIC", "DMIC L1"},
1810 	{"Stereo1 ADC L2 Mux", "DAC MIX", "Stereo1 DAC MIXL"},
1811 
1812 	{"Stereo1 ADC R1 Mux", "ADC", "Stereo1 ADC R Mux"},
1813 	{"Stereo1 ADC R1 Mux", "DAC MIX", "Stereo1 DAC MIXR"},
1814 	{"Stereo1 ADC R2 Mux", "DMIC", "DMIC R1"},
1815 	{"Stereo1 ADC R2 Mux", "DAC MIX", "Stereo1 DAC MIXR"},
1816 
1817 	{"Stereo1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC L1 Mux"},
1818 	{"Stereo1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC L2 Mux"},
1819 	{"Stereo1 ADC MIXL", NULL, "ADC Stereo1 Filter"},
1820 
1821 	{"Stereo1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC R1 Mux"},
1822 	{"Stereo1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC R2 Mux"},
1823 	{"Stereo1 ADC MIXR", NULL, "ADC Stereo1 Filter"},
1824 
1825 	{"ADC Stereo1 Filter", NULL, "BTN Detection Mode"},
1826 
1827 	{"Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXL"},
1828 	{"Stereo1 ADC MIX", NULL, "Stereo1 ADC MIXR"},
1829 
1830 	{"IF1 01 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1831 	{"IF1 01 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1832 	{"IF1 01 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1833 	{"IF1 01 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1834 	{"IF1 23 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1835 	{"IF1 23 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1836 	{"IF1 23 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1837 	{"IF1 23 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1838 	{"IF1 45 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1839 	{"IF1 45 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1840 	{"IF1 45 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1841 	{"IF1 45 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1842 	{"IF1 67 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1843 	{"IF1 67 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1844 	{"IF1 67 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1845 	{"IF1 67 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1846 
1847 	{"IF1_ADC Mux", "Slot 0", "IF1 01 ADC Swap Mux"},
1848 	{"IF1_ADC Mux", "Slot 2", "IF1 23 ADC Swap Mux"},
1849 	{"IF1_ADC Mux", "Slot 4", "IF1 45 ADC Swap Mux"},
1850 	{"IF1_ADC Mux", "Slot 6", "IF1 67 ADC Swap Mux"},
1851 	{"IF1_ADC Mux", NULL, "I2S1"},
1852 	{"ADCDAT Mux", "ADCDAT1", "IF1_ADC Mux"},
1853 	{"AIF1TX", NULL, "ADCDAT Mux"},
1854 	{"IF2 ADC Swap Mux", "L/R", "Stereo1 ADC MIX"},
1855 	{"IF2 ADC Swap Mux", "R/L", "Stereo1 ADC MIX"},
1856 	{"IF2 ADC Swap Mux", "L/L", "Stereo1 ADC MIX"},
1857 	{"IF2 ADC Swap Mux", "R/R", "Stereo1 ADC MIX"},
1858 	{"ADCDAT Mux", "ADCDAT2", "IF2 ADC Swap Mux"},
1859 	{"AIF2TX", NULL, "ADCDAT Mux"},
1860 
1861 	{"IF1 DAC1 L", NULL, "AIF1RX"},
1862 	{"IF1 DAC1 L", NULL, "I2S1"},
1863 	{"IF1 DAC1 L", NULL, "DAC Stereo1 Filter"},
1864 	{"IF1 DAC1 R", NULL, "AIF1RX"},
1865 	{"IF1 DAC1 R", NULL, "I2S1"},
1866 	{"IF1 DAC1 R", NULL, "DAC Stereo1 Filter"},
1867 
1868 	{"DAC1 MIXL", "Stereo ADC Switch", "Stereo1 ADC MIXL"},
1869 	{"DAC1 MIXL", "DAC1 Switch", "IF1 DAC1 L"},
1870 	{"DAC1 MIXR", "Stereo ADC Switch", "Stereo1 ADC MIXR"},
1871 	{"DAC1 MIXR", "DAC1 Switch", "IF1 DAC1 R"},
1872 
1873 	{"Stereo1 DAC MIXL", "DAC L1 Switch", "DAC1 MIXL"},
1874 	{"Stereo1 DAC MIXL", "DAC R1 Switch", "DAC1 MIXR"},
1875 
1876 	{"Stereo1 DAC MIXR", "DAC R1 Switch", "DAC1 MIXR"},
1877 	{"Stereo1 DAC MIXR", "DAC L1 Switch", "DAC1 MIXL"},
1878 
1879 	{"DAC L1 Source", "DAC1", "DAC1 MIXL"},
1880 	{"DAC L1 Source", "Stereo1 DAC Mixer", "Stereo1 DAC MIXL"},
1881 	{"DAC R1 Source", "DAC1", "DAC1 MIXR"},
1882 	{"DAC R1 Source", "Stereo1 DAC Mixer", "Stereo1 DAC MIXR"},
1883 
1884 	{"DAC L1", NULL, "DAC L1 Source"},
1885 	{"DAC R1", NULL, "DAC R1 Source"},
1886 
1887 	{"DAC L1", NULL, "DAC 1 Clock"},
1888 	{"DAC R1", NULL, "DAC 1 Clock"},
1889 
1890 	{"HP Amp", NULL, "DAC L1"},
1891 	{"HP Amp", NULL, "DAC R1"},
1892 	{"HP Amp", NULL, "HP Amp L"},
1893 	{"HP Amp", NULL, "HP Amp R"},
1894 	{"HP Amp", NULL, "Capless"},
1895 	{"HP Amp", NULL, "Charge Pump"},
1896 	{"HP Amp", NULL, "CLKDET SYS"},
1897 	{"HP Amp", NULL, "CBJ Power"},
1898 	{"HP Amp", NULL, "Vref2"},
1899 	{"HPOL Playback", "Switch", "HP Amp"},
1900 	{"HPOR Playback", "Switch", "HP Amp"},
1901 	{"HPOL", NULL, "HPOL Playback"},
1902 	{"HPOR", NULL, "HPOR Playback"},
1903 };
1904 
rt5682_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)1905 static int rt5682_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
1906 			unsigned int rx_mask, int slots, int slot_width)
1907 {
1908 	struct snd_soc_component *component = dai->component;
1909 	unsigned int cl, val = 0;
1910 
1911 	if (tx_mask || rx_mask)
1912 		snd_soc_component_update_bits(component, RT5682_TDM_ADDA_CTRL_2,
1913 			RT5682_TDM_EN, RT5682_TDM_EN);
1914 	else
1915 		snd_soc_component_update_bits(component, RT5682_TDM_ADDA_CTRL_2,
1916 			RT5682_TDM_EN, 0);
1917 
1918 	switch (slots) {
1919 	case 4:
1920 		val |= RT5682_TDM_TX_CH_4;
1921 		val |= RT5682_TDM_RX_CH_4;
1922 		break;
1923 	case 6:
1924 		val |= RT5682_TDM_TX_CH_6;
1925 		val |= RT5682_TDM_RX_CH_6;
1926 		break;
1927 	case 8:
1928 		val |= RT5682_TDM_TX_CH_8;
1929 		val |= RT5682_TDM_RX_CH_8;
1930 		break;
1931 	case 2:
1932 		break;
1933 	default:
1934 		return -EINVAL;
1935 	}
1936 
1937 	snd_soc_component_update_bits(component, RT5682_TDM_CTRL,
1938 		RT5682_TDM_TX_CH_MASK | RT5682_TDM_RX_CH_MASK, val);
1939 
1940 	switch (slot_width) {
1941 	case 8:
1942 		if (tx_mask || rx_mask)
1943 			return -EINVAL;
1944 		cl = RT5682_I2S1_TX_CHL_8 | RT5682_I2S1_RX_CHL_8;
1945 		break;
1946 	case 16:
1947 		val = RT5682_TDM_CL_16;
1948 		cl = RT5682_I2S1_TX_CHL_16 | RT5682_I2S1_RX_CHL_16;
1949 		break;
1950 	case 20:
1951 		val = RT5682_TDM_CL_20;
1952 		cl = RT5682_I2S1_TX_CHL_20 | RT5682_I2S1_RX_CHL_20;
1953 		break;
1954 	case 24:
1955 		val = RT5682_TDM_CL_24;
1956 		cl = RT5682_I2S1_TX_CHL_24 | RT5682_I2S1_RX_CHL_24;
1957 		break;
1958 	case 32:
1959 		val = RT5682_TDM_CL_32;
1960 		cl = RT5682_I2S1_TX_CHL_32 | RT5682_I2S1_RX_CHL_32;
1961 		break;
1962 	default:
1963 		return -EINVAL;
1964 	}
1965 
1966 	snd_soc_component_update_bits(component, RT5682_TDM_TCON_CTRL,
1967 		RT5682_TDM_CL_MASK, val);
1968 	snd_soc_component_update_bits(component, RT5682_I2S1_SDP,
1969 		RT5682_I2S1_TX_CHL_MASK | RT5682_I2S1_RX_CHL_MASK, cl);
1970 
1971 	return 0;
1972 }
1973 
1974 
rt5682_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1975 static int rt5682_hw_params(struct snd_pcm_substream *substream,
1976 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
1977 {
1978 	struct snd_soc_component *component = dai->component;
1979 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
1980 	unsigned int len_1 = 0, len_2 = 0;
1981 	int pre_div, frame_size;
1982 
1983 	rt5682->lrck[dai->id] = params_rate(params);
1984 	pre_div = rl6231_get_clk_info(rt5682->sysclk, rt5682->lrck[dai->id]);
1985 
1986 	frame_size = snd_soc_params_to_frame_size(params);
1987 	if (frame_size < 0) {
1988 		dev_err(component->dev, "Unsupported frame size: %d\n",
1989 			frame_size);
1990 		return -EINVAL;
1991 	}
1992 
1993 	dev_dbg(dai->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
1994 				rt5682->lrck[dai->id], pre_div, dai->id);
1995 
1996 	switch (params_width(params)) {
1997 	case 16:
1998 		break;
1999 	case 20:
2000 		len_1 |= RT5682_I2S1_DL_20;
2001 		len_2 |= RT5682_I2S2_DL_20;
2002 		break;
2003 	case 24:
2004 		len_1 |= RT5682_I2S1_DL_24;
2005 		len_2 |= RT5682_I2S2_DL_24;
2006 		break;
2007 	case 32:
2008 		len_1 |= RT5682_I2S1_DL_32;
2009 		len_2 |= RT5682_I2S2_DL_24;
2010 		break;
2011 	case 8:
2012 		len_1 |= RT5682_I2S2_DL_8;
2013 		len_2 |= RT5682_I2S2_DL_8;
2014 		break;
2015 	default:
2016 		return -EINVAL;
2017 	}
2018 
2019 	switch (dai->id) {
2020 	case RT5682_AIF1:
2021 		snd_soc_component_update_bits(component, RT5682_I2S1_SDP,
2022 			RT5682_I2S1_DL_MASK, len_1);
2023 		if (rt5682->master[RT5682_AIF1]) {
2024 			snd_soc_component_update_bits(component,
2025 				RT5682_ADDA_CLK_1, RT5682_I2S_M_DIV_MASK,
2026 				pre_div << RT5682_I2S_M_DIV_SFT);
2027 		}
2028 		if (params_channels(params) == 1) /* mono mode */
2029 			snd_soc_component_update_bits(component,
2030 				RT5682_I2S1_SDP, RT5682_I2S1_MONO_MASK,
2031 				RT5682_I2S1_MONO_EN);
2032 		else
2033 			snd_soc_component_update_bits(component,
2034 				RT5682_I2S1_SDP, RT5682_I2S1_MONO_MASK,
2035 				RT5682_I2S1_MONO_DIS);
2036 		break;
2037 	case RT5682_AIF2:
2038 		snd_soc_component_update_bits(component, RT5682_I2S2_SDP,
2039 			RT5682_I2S2_DL_MASK, len_2);
2040 		if (rt5682->master[RT5682_AIF2]) {
2041 			snd_soc_component_update_bits(component,
2042 				RT5682_I2S_M_CLK_CTRL_1, RT5682_I2S2_M_PD_MASK,
2043 				pre_div << RT5682_I2S2_M_PD_SFT);
2044 		}
2045 		if (params_channels(params) == 1) /* mono mode */
2046 			snd_soc_component_update_bits(component,
2047 				RT5682_I2S2_SDP, RT5682_I2S2_MONO_MASK,
2048 				RT5682_I2S2_MONO_EN);
2049 		else
2050 			snd_soc_component_update_bits(component,
2051 				RT5682_I2S2_SDP, RT5682_I2S2_MONO_MASK,
2052 				RT5682_I2S2_MONO_DIS);
2053 		break;
2054 	default:
2055 		dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
2056 		return -EINVAL;
2057 	}
2058 
2059 	return 0;
2060 }
2061 
rt5682_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)2062 static int rt5682_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2063 {
2064 	struct snd_soc_component *component = dai->component;
2065 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2066 	unsigned int reg_val = 0, tdm_ctrl = 0;
2067 
2068 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2069 	case SND_SOC_DAIFMT_CBM_CFM:
2070 		rt5682->master[dai->id] = 1;
2071 		break;
2072 	case SND_SOC_DAIFMT_CBS_CFS:
2073 		rt5682->master[dai->id] = 0;
2074 		break;
2075 	default:
2076 		return -EINVAL;
2077 	}
2078 
2079 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2080 	case SND_SOC_DAIFMT_NB_NF:
2081 		break;
2082 	case SND_SOC_DAIFMT_IB_NF:
2083 		reg_val |= RT5682_I2S_BP_INV;
2084 		tdm_ctrl |= RT5682_TDM_S_BP_INV;
2085 		break;
2086 	case SND_SOC_DAIFMT_NB_IF:
2087 		if (dai->id == RT5682_AIF1)
2088 			tdm_ctrl |= RT5682_TDM_S_LP_INV | RT5682_TDM_M_BP_INV;
2089 		else
2090 			return -EINVAL;
2091 		break;
2092 	case SND_SOC_DAIFMT_IB_IF:
2093 		if (dai->id == RT5682_AIF1)
2094 			tdm_ctrl |= RT5682_TDM_S_BP_INV | RT5682_TDM_S_LP_INV |
2095 				    RT5682_TDM_M_BP_INV | RT5682_TDM_M_LP_INV;
2096 		else
2097 			return -EINVAL;
2098 		break;
2099 	default:
2100 		return -EINVAL;
2101 	}
2102 
2103 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2104 	case SND_SOC_DAIFMT_I2S:
2105 		break;
2106 	case SND_SOC_DAIFMT_LEFT_J:
2107 		reg_val |= RT5682_I2S_DF_LEFT;
2108 		tdm_ctrl |= RT5682_TDM_DF_LEFT;
2109 		break;
2110 	case SND_SOC_DAIFMT_DSP_A:
2111 		reg_val |= RT5682_I2S_DF_PCM_A;
2112 		tdm_ctrl |= RT5682_TDM_DF_PCM_A;
2113 		break;
2114 	case SND_SOC_DAIFMT_DSP_B:
2115 		reg_val |= RT5682_I2S_DF_PCM_B;
2116 		tdm_ctrl |= RT5682_TDM_DF_PCM_B;
2117 		break;
2118 	default:
2119 		return -EINVAL;
2120 	}
2121 
2122 	switch (dai->id) {
2123 	case RT5682_AIF1:
2124 		snd_soc_component_update_bits(component, RT5682_I2S1_SDP,
2125 			RT5682_I2S_DF_MASK, reg_val);
2126 		snd_soc_component_update_bits(component, RT5682_TDM_TCON_CTRL,
2127 			RT5682_TDM_MS_MASK | RT5682_TDM_S_BP_MASK |
2128 			RT5682_TDM_DF_MASK | RT5682_TDM_M_BP_MASK |
2129 			RT5682_TDM_M_LP_MASK | RT5682_TDM_S_LP_MASK,
2130 			tdm_ctrl | rt5682->master[dai->id]);
2131 		break;
2132 	case RT5682_AIF2:
2133 		if (rt5682->master[dai->id] == 0)
2134 			reg_val |= RT5682_I2S2_MS_S;
2135 		snd_soc_component_update_bits(component, RT5682_I2S2_SDP,
2136 			RT5682_I2S2_MS_MASK | RT5682_I2S_BP_MASK |
2137 			RT5682_I2S_DF_MASK, reg_val);
2138 		break;
2139 	default:
2140 		dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
2141 		return -EINVAL;
2142 	}
2143 	return 0;
2144 }
2145 
rt5682_set_component_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)2146 static int rt5682_set_component_sysclk(struct snd_soc_component *component,
2147 		int clk_id, int source, unsigned int freq, int dir)
2148 {
2149 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2150 	unsigned int reg_val = 0, src = 0;
2151 
2152 	if (freq == rt5682->sysclk && clk_id == rt5682->sysclk_src)
2153 		return 0;
2154 
2155 	switch (clk_id) {
2156 	case RT5682_SCLK_S_MCLK:
2157 		reg_val |= RT5682_SCLK_SRC_MCLK;
2158 		src = RT5682_CLK_SRC_MCLK;
2159 		break;
2160 	case RT5682_SCLK_S_PLL1:
2161 		reg_val |= RT5682_SCLK_SRC_PLL1;
2162 		src = RT5682_CLK_SRC_PLL1;
2163 		break;
2164 	case RT5682_SCLK_S_PLL2:
2165 		reg_val |= RT5682_SCLK_SRC_PLL2;
2166 		src = RT5682_CLK_SRC_PLL2;
2167 		break;
2168 	case RT5682_SCLK_S_RCCLK:
2169 		reg_val |= RT5682_SCLK_SRC_RCCLK;
2170 		src = RT5682_CLK_SRC_RCCLK;
2171 		break;
2172 	default:
2173 		dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
2174 		return -EINVAL;
2175 	}
2176 	snd_soc_component_update_bits(component, RT5682_GLB_CLK,
2177 		RT5682_SCLK_SRC_MASK, reg_val);
2178 
2179 	if (rt5682->master[RT5682_AIF2]) {
2180 		snd_soc_component_update_bits(component,
2181 			RT5682_I2S_M_CLK_CTRL_1, RT5682_I2S2_SRC_MASK,
2182 			src << RT5682_I2S2_SRC_SFT);
2183 	}
2184 
2185 	rt5682->sysclk = freq;
2186 	rt5682->sysclk_src = clk_id;
2187 
2188 	dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
2189 		freq, clk_id);
2190 
2191 	return 0;
2192 }
2193 
rt5682_set_component_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)2194 static int rt5682_set_component_pll(struct snd_soc_component *component,
2195 		int pll_id, int source, unsigned int freq_in,
2196 		unsigned int freq_out)
2197 {
2198 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2199 	struct rl6231_pll_code pll_code;
2200 	int ret;
2201 
2202 	if (source == rt5682->pll_src && freq_in == rt5682->pll_in &&
2203 	    freq_out == rt5682->pll_out)
2204 		return 0;
2205 
2206 	if (!freq_in || !freq_out) {
2207 		dev_dbg(component->dev, "PLL disabled\n");
2208 
2209 		rt5682->pll_in = 0;
2210 		rt5682->pll_out = 0;
2211 		snd_soc_component_update_bits(component, RT5682_GLB_CLK,
2212 			RT5682_SCLK_SRC_MASK, RT5682_SCLK_SRC_MCLK);
2213 		return 0;
2214 	}
2215 
2216 	switch (source) {
2217 	case RT5682_PLL1_S_MCLK:
2218 		snd_soc_component_update_bits(component, RT5682_GLB_CLK,
2219 			RT5682_PLL1_SRC_MASK, RT5682_PLL1_SRC_MCLK);
2220 		break;
2221 	case RT5682_PLL1_S_BCLK1:
2222 		snd_soc_component_update_bits(component, RT5682_GLB_CLK,
2223 				RT5682_PLL1_SRC_MASK, RT5682_PLL1_SRC_BCLK1);
2224 		break;
2225 	default:
2226 		dev_err(component->dev, "Unknown PLL Source %d\n", source);
2227 		return -EINVAL;
2228 	}
2229 
2230 	ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
2231 	if (ret < 0) {
2232 		dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
2233 		return ret;
2234 	}
2235 
2236 	dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
2237 		pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
2238 		pll_code.n_code, pll_code.k_code);
2239 
2240 	snd_soc_component_write(component, RT5682_PLL_CTRL_1,
2241 		pll_code.n_code << RT5682_PLL_N_SFT | pll_code.k_code);
2242 	snd_soc_component_write(component, RT5682_PLL_CTRL_2,
2243 		(pll_code.m_bp ? 0 : pll_code.m_code) << RT5682_PLL_M_SFT |
2244 		pll_code.m_bp << RT5682_PLL_M_BP_SFT | RT5682_PLL_RST);
2245 
2246 	rt5682->pll_in = freq_in;
2247 	rt5682->pll_out = freq_out;
2248 	rt5682->pll_src = source;
2249 
2250 	return 0;
2251 }
2252 
rt5682_set_bclk_ratio(struct snd_soc_dai * dai,unsigned int ratio)2253 static int rt5682_set_bclk_ratio(struct snd_soc_dai *dai, unsigned int ratio)
2254 {
2255 	struct snd_soc_component *component = dai->component;
2256 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2257 
2258 	rt5682->bclk[dai->id] = ratio;
2259 
2260 	switch (ratio) {
2261 	case 64:
2262 		snd_soc_component_update_bits(component, RT5682_ADDA_CLK_2,
2263 			RT5682_I2S2_BCLK_MS2_MASK,
2264 			RT5682_I2S2_BCLK_MS2_64);
2265 		break;
2266 	case 32:
2267 		snd_soc_component_update_bits(component, RT5682_ADDA_CLK_2,
2268 			RT5682_I2S2_BCLK_MS2_MASK,
2269 			RT5682_I2S2_BCLK_MS2_32);
2270 		break;
2271 	default:
2272 		dev_err(dai->dev, "Invalid bclk ratio %d\n", ratio);
2273 		return -EINVAL;
2274 	}
2275 
2276 	return 0;
2277 }
2278 
rt5682_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)2279 static int rt5682_set_bias_level(struct snd_soc_component *component,
2280 			enum snd_soc_bias_level level)
2281 {
2282 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2283 
2284 	switch (level) {
2285 	case SND_SOC_BIAS_PREPARE:
2286 		regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_1,
2287 			RT5682_PWR_MB | RT5682_PWR_BG,
2288 			RT5682_PWR_MB | RT5682_PWR_BG);
2289 		regmap_update_bits(rt5682->regmap, RT5682_PWR_DIG_1,
2290 			RT5682_DIG_GATE_CTRL | RT5682_PWR_LDO,
2291 			RT5682_DIG_GATE_CTRL | RT5682_PWR_LDO);
2292 		break;
2293 
2294 	case SND_SOC_BIAS_STANDBY:
2295 		regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_1,
2296 			RT5682_PWR_MB, RT5682_PWR_MB);
2297 		regmap_update_bits(rt5682->regmap, RT5682_PWR_DIG_1,
2298 			RT5682_DIG_GATE_CTRL, RT5682_DIG_GATE_CTRL);
2299 		break;
2300 	case SND_SOC_BIAS_OFF:
2301 		regmap_update_bits(rt5682->regmap, RT5682_PWR_DIG_1,
2302 			RT5682_DIG_GATE_CTRL | RT5682_PWR_LDO, 0);
2303 		regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_1,
2304 			RT5682_PWR_MB | RT5682_PWR_BG, 0);
2305 		break;
2306 
2307 	default:
2308 		break;
2309 	}
2310 
2311 	return 0;
2312 }
2313 
rt5682_probe(struct snd_soc_component * component)2314 static int rt5682_probe(struct snd_soc_component *component)
2315 {
2316 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2317 
2318 	rt5682->component = component;
2319 
2320 	return 0;
2321 }
2322 
rt5682_remove(struct snd_soc_component * component)2323 static void rt5682_remove(struct snd_soc_component *component)
2324 {
2325 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2326 
2327 	rt5682_reset(rt5682->regmap);
2328 }
2329 
2330 #ifdef CONFIG_PM
rt5682_suspend(struct snd_soc_component * component)2331 static int rt5682_suspend(struct snd_soc_component *component)
2332 {
2333 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2334 
2335 	regcache_cache_only(rt5682->regmap, true);
2336 	regcache_mark_dirty(rt5682->regmap);
2337 	return 0;
2338 }
2339 
rt5682_resume(struct snd_soc_component * component)2340 static int rt5682_resume(struct snd_soc_component *component)
2341 {
2342 	struct rt5682_priv *rt5682 = snd_soc_component_get_drvdata(component);
2343 
2344 	regcache_cache_only(rt5682->regmap, false);
2345 	regcache_sync(rt5682->regmap);
2346 
2347 	return 0;
2348 }
2349 #else
2350 #define rt5682_suspend NULL
2351 #define rt5682_resume NULL
2352 #endif
2353 
2354 #define RT5682_STEREO_RATES SNDRV_PCM_RATE_8000_192000
2355 #define RT5682_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
2356 		SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
2357 
2358 static const struct snd_soc_dai_ops rt5682_aif1_dai_ops = {
2359 	.hw_params = rt5682_hw_params,
2360 	.set_fmt = rt5682_set_dai_fmt,
2361 	.set_tdm_slot = rt5682_set_tdm_slot,
2362 };
2363 
2364 static const struct snd_soc_dai_ops rt5682_aif2_dai_ops = {
2365 	.hw_params = rt5682_hw_params,
2366 	.set_fmt = rt5682_set_dai_fmt,
2367 	.set_bclk_ratio = rt5682_set_bclk_ratio,
2368 };
2369 
2370 static struct snd_soc_dai_driver rt5682_dai[] = {
2371 	{
2372 		.name = "rt5682-aif1",
2373 		.id = RT5682_AIF1,
2374 		.playback = {
2375 			.stream_name = "AIF1 Playback",
2376 			.channels_min = 1,
2377 			.channels_max = 2,
2378 			.rates = RT5682_STEREO_RATES,
2379 			.formats = RT5682_FORMATS,
2380 		},
2381 		.capture = {
2382 			.stream_name = "AIF1 Capture",
2383 			.channels_min = 1,
2384 			.channels_max = 2,
2385 			.rates = RT5682_STEREO_RATES,
2386 			.formats = RT5682_FORMATS,
2387 		},
2388 		.ops = &rt5682_aif1_dai_ops,
2389 	},
2390 	{
2391 		.name = "rt5682-aif2",
2392 		.id = RT5682_AIF2,
2393 		.capture = {
2394 			.stream_name = "AIF2 Capture",
2395 			.channels_min = 1,
2396 			.channels_max = 2,
2397 			.rates = RT5682_STEREO_RATES,
2398 			.formats = RT5682_FORMATS,
2399 		},
2400 		.ops = &rt5682_aif2_dai_ops,
2401 	},
2402 };
2403 
2404 static const struct snd_soc_component_driver soc_component_dev_rt5682 = {
2405 	.probe = rt5682_probe,
2406 	.remove = rt5682_remove,
2407 	.suspend = rt5682_suspend,
2408 	.resume = rt5682_resume,
2409 	.set_bias_level = rt5682_set_bias_level,
2410 	.controls = rt5682_snd_controls,
2411 	.num_controls = ARRAY_SIZE(rt5682_snd_controls),
2412 	.dapm_widgets = rt5682_dapm_widgets,
2413 	.num_dapm_widgets = ARRAY_SIZE(rt5682_dapm_widgets),
2414 	.dapm_routes = rt5682_dapm_routes,
2415 	.num_dapm_routes = ARRAY_SIZE(rt5682_dapm_routes),
2416 	.set_sysclk = rt5682_set_component_sysclk,
2417 	.set_pll = rt5682_set_component_pll,
2418 	.set_jack = rt5682_set_jack_detect,
2419 	.use_pmdown_time	= 1,
2420 	.endianness		= 1,
2421 	.non_legacy_dai_naming	= 1,
2422 };
2423 
2424 static const struct regmap_config rt5682_regmap = {
2425 	.reg_bits = 16,
2426 	.val_bits = 16,
2427 	.max_register = RT5682_I2C_MODE,
2428 	.volatile_reg = rt5682_volatile_register,
2429 	.readable_reg = rt5682_readable_register,
2430 	.cache_type = REGCACHE_RBTREE,
2431 	.reg_defaults = rt5682_reg,
2432 	.num_reg_defaults = ARRAY_SIZE(rt5682_reg),
2433 	.use_single_rw = true,
2434 };
2435 
2436 static const struct i2c_device_id rt5682_i2c_id[] = {
2437 	{"rt5682", 0},
2438 	{}
2439 };
2440 MODULE_DEVICE_TABLE(i2c, rt5682_i2c_id);
2441 
rt5682_parse_dt(struct rt5682_priv * rt5682,struct device * dev)2442 static int rt5682_parse_dt(struct rt5682_priv *rt5682, struct device *dev)
2443 {
2444 
2445 	device_property_read_u32(dev, "realtek,dmic1-data-pin",
2446 		&rt5682->pdata.dmic1_data_pin);
2447 	device_property_read_u32(dev, "realtek,dmic1-clk-pin",
2448 		&rt5682->pdata.dmic1_clk_pin);
2449 	device_property_read_u32(dev, "realtek,jd-src",
2450 		&rt5682->pdata.jd_src);
2451 
2452 	rt5682->pdata.ldo1_en = of_get_named_gpio(dev->of_node,
2453 		"realtek,ldo1-en-gpios", 0);
2454 
2455 	return 0;
2456 }
2457 
rt5682_calibrate(struct rt5682_priv * rt5682)2458 static void rt5682_calibrate(struct rt5682_priv *rt5682)
2459 {
2460 	int value, count;
2461 
2462 	mutex_lock(&rt5682->calibrate_mutex);
2463 
2464 	rt5682_reset(rt5682->regmap);
2465 	regmap_write(rt5682->regmap, RT5682_PWR_ANLG_1, 0xa2bf);
2466 	usleep_range(15000, 20000);
2467 	regmap_write(rt5682->regmap, RT5682_PWR_ANLG_1, 0xf2bf);
2468 	regmap_write(rt5682->regmap, RT5682_MICBIAS_2, 0x0380);
2469 	regmap_write(rt5682->regmap, RT5682_PWR_DIG_1, 0x8001);
2470 	regmap_write(rt5682->regmap, RT5682_TEST_MODE_CTRL_1, 0x0000);
2471 	regmap_write(rt5682->regmap, RT5682_STO1_DAC_MIXER, 0x2080);
2472 	regmap_write(rt5682->regmap, RT5682_STO1_ADC_MIXER, 0x4040);
2473 	regmap_write(rt5682->regmap, RT5682_DEPOP_1, 0x0069);
2474 	regmap_write(rt5682->regmap, RT5682_CHOP_DAC, 0x3000);
2475 	regmap_write(rt5682->regmap, RT5682_HP_CTRL_2, 0x6000);
2476 	regmap_write(rt5682->regmap, RT5682_HP_CHARGE_PUMP_1, 0x0f26);
2477 	regmap_write(rt5682->regmap, RT5682_CALIB_ADC_CTRL, 0x7f05);
2478 	regmap_write(rt5682->regmap, RT5682_STO1_ADC_MIXER, 0x686c);
2479 	regmap_write(rt5682->regmap, RT5682_CAL_REC, 0x0d0d);
2480 	regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_9, 0x000f);
2481 	regmap_write(rt5682->regmap, RT5682_PWR_DIG_1, 0x8d01);
2482 	regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_2, 0x0321);
2483 	regmap_write(rt5682->regmap, RT5682_HP_LOGIC_CTRL_2, 0x0004);
2484 	regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_1, 0x7c00);
2485 	regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_3, 0x06a1);
2486 	regmap_write(rt5682->regmap, RT5682_A_DAC1_MUX, 0x0311);
2487 	regmap_write(rt5682->regmap, RT5682_RESET_HPF_CTRL, 0x0000);
2488 	regmap_write(rt5682->regmap, RT5682_ADC_STO1_HP_CTRL_1, 0x3320);
2489 
2490 	regmap_write(rt5682->regmap, RT5682_HP_CALIB_CTRL_1, 0xfc00);
2491 
2492 	for (count = 0; count < 60; count++) {
2493 		regmap_read(rt5682->regmap, RT5682_HP_CALIB_STA_1, &value);
2494 		if (!(value & 0x8000))
2495 			break;
2496 
2497 		usleep_range(10000, 10005);
2498 	}
2499 
2500 	if (count >= 60)
2501 		pr_err("HP Calibration Failure\n");
2502 
2503 	/* restore settings */
2504 	regmap_write(rt5682->regmap, RT5682_STO1_ADC_MIXER, 0xc0c4);
2505 	regmap_write(rt5682->regmap, RT5682_PWR_DIG_1, 0x0000);
2506 
2507 	mutex_unlock(&rt5682->calibrate_mutex);
2508 
2509 }
2510 
rt5682_i2c_probe(struct i2c_client * i2c,const struct i2c_device_id * id)2511 static int rt5682_i2c_probe(struct i2c_client *i2c,
2512 		    const struct i2c_device_id *id)
2513 {
2514 	struct rt5682_platform_data *pdata = dev_get_platdata(&i2c->dev);
2515 	struct rt5682_priv *rt5682;
2516 	int i, ret;
2517 	unsigned int val;
2518 
2519 	rt5682 = devm_kzalloc(&i2c->dev, sizeof(struct rt5682_priv),
2520 		GFP_KERNEL);
2521 
2522 	if (rt5682 == NULL)
2523 		return -ENOMEM;
2524 
2525 	i2c_set_clientdata(i2c, rt5682);
2526 
2527 	if (pdata)
2528 		rt5682->pdata = *pdata;
2529 	else
2530 		rt5682_parse_dt(rt5682, &i2c->dev);
2531 
2532 	rt5682->regmap = devm_regmap_init_i2c(i2c, &rt5682_regmap);
2533 	if (IS_ERR(rt5682->regmap)) {
2534 		ret = PTR_ERR(rt5682->regmap);
2535 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2536 			ret);
2537 		return ret;
2538 	}
2539 
2540 	for (i = 0; i < ARRAY_SIZE(rt5682->supplies); i++)
2541 		rt5682->supplies[i].supply = rt5682_supply_names[i];
2542 
2543 	ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(rt5682->supplies),
2544 				      rt5682->supplies);
2545 	if (ret != 0) {
2546 		dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
2547 		return ret;
2548 	}
2549 
2550 	ret = regulator_bulk_enable(ARRAY_SIZE(rt5682->supplies),
2551 				    rt5682->supplies);
2552 	if (ret != 0) {
2553 		dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
2554 		return ret;
2555 	}
2556 
2557 	if (gpio_is_valid(rt5682->pdata.ldo1_en)) {
2558 		if (devm_gpio_request_one(&i2c->dev, rt5682->pdata.ldo1_en,
2559 					  GPIOF_OUT_INIT_HIGH, "rt5682"))
2560 			dev_err(&i2c->dev, "Fail gpio_request gpio_ldo\n");
2561 	}
2562 
2563 	/* Sleep for 300 ms miniumum */
2564 	usleep_range(300000, 350000);
2565 
2566 	regmap_write(rt5682->regmap, RT5682_I2C_MODE, 0x1);
2567 	usleep_range(10000, 15000);
2568 
2569 	regmap_read(rt5682->regmap, RT5682_DEVICE_ID, &val);
2570 	if (val != DEVICE_ID) {
2571 		pr_err("Device with ID register %x is not rt5682\n", val);
2572 		return -ENODEV;
2573 	}
2574 
2575 	rt5682_reset(rt5682->regmap);
2576 
2577 	rt5682_calibrate(rt5682);
2578 
2579 	ret = regmap_register_patch(rt5682->regmap, patch_list,
2580 				    ARRAY_SIZE(patch_list));
2581 	if (ret != 0)
2582 		dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
2583 
2584 	regmap_write(rt5682->regmap, RT5682_DEPOP_1, 0x0000);
2585 
2586 	/* DMIC pin*/
2587 	if (rt5682->pdata.dmic1_data_pin != RT5682_DMIC1_NULL) {
2588 		switch (rt5682->pdata.dmic1_data_pin) {
2589 		case RT5682_DMIC1_DATA_GPIO2: /* share with LRCK2 */
2590 			regmap_update_bits(rt5682->regmap, RT5682_DMIC_CTRL_1,
2591 				RT5682_DMIC_1_DP_MASK, RT5682_DMIC_1_DP_GPIO2);
2592 			regmap_update_bits(rt5682->regmap, RT5682_GPIO_CTRL_1,
2593 				RT5682_GP2_PIN_MASK, RT5682_GP2_PIN_DMIC_SDA);
2594 			break;
2595 
2596 		case RT5682_DMIC1_DATA_GPIO5: /* share with DACDAT1 */
2597 			regmap_update_bits(rt5682->regmap, RT5682_DMIC_CTRL_1,
2598 				RT5682_DMIC_1_DP_MASK, RT5682_DMIC_1_DP_GPIO5);
2599 			regmap_update_bits(rt5682->regmap, RT5682_GPIO_CTRL_1,
2600 				RT5682_GP5_PIN_MASK, RT5682_GP5_PIN_DMIC_SDA);
2601 			break;
2602 
2603 		default:
2604 			dev_warn(&i2c->dev, "invalid DMIC_DAT pin\n");
2605 			break;
2606 		}
2607 
2608 		switch (rt5682->pdata.dmic1_clk_pin) {
2609 		case RT5682_DMIC1_CLK_GPIO1: /* share with IRQ */
2610 			regmap_update_bits(rt5682->regmap, RT5682_GPIO_CTRL_1,
2611 				RT5682_GP1_PIN_MASK, RT5682_GP1_PIN_DMIC_CLK);
2612 			break;
2613 
2614 		case RT5682_DMIC1_CLK_GPIO3: /* share with BCLK2 */
2615 			regmap_update_bits(rt5682->regmap, RT5682_GPIO_CTRL_1,
2616 				RT5682_GP3_PIN_MASK, RT5682_GP3_PIN_DMIC_CLK);
2617 			break;
2618 
2619 		default:
2620 			dev_warn(&i2c->dev, "invalid DMIC_CLK pin\n");
2621 			break;
2622 		}
2623 	}
2624 
2625 	regmap_update_bits(rt5682->regmap, RT5682_PWR_ANLG_1,
2626 			RT5682_LDO1_DVO_MASK | RT5682_HP_DRIVER_MASK,
2627 			RT5682_LDO1_DVO_12 | RT5682_HP_DRIVER_5X);
2628 	regmap_write(rt5682->regmap, RT5682_MICBIAS_2, 0x0380);
2629 	regmap_update_bits(rt5682->regmap, RT5682_GPIO_CTRL_1,
2630 			RT5682_GP4_PIN_MASK | RT5682_GP5_PIN_MASK,
2631 			RT5682_GP4_PIN_ADCDAT1 | RT5682_GP5_PIN_DACDAT1);
2632 	regmap_write(rt5682->regmap, RT5682_TEST_MODE_CTRL_1, 0x0000);
2633 
2634 	INIT_DELAYED_WORK(&rt5682->jack_detect_work,
2635 				rt5682_jack_detect_handler);
2636 	INIT_DELAYED_WORK(&rt5682->jd_check_work,
2637 				rt5682_jd_check_handler);
2638 
2639 	mutex_init(&rt5682->calibrate_mutex);
2640 
2641 	if (i2c->irq) {
2642 		ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL,
2643 			rt5682_irq, IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING
2644 			| IRQF_ONESHOT, "rt5682", rt5682);
2645 		if (ret)
2646 			dev_err(&i2c->dev, "Failed to reguest IRQ: %d\n", ret);
2647 
2648 	}
2649 
2650 	return devm_snd_soc_register_component(&i2c->dev,
2651 			&soc_component_dev_rt5682,
2652 			rt5682_dai, ARRAY_SIZE(rt5682_dai));
2653 }
2654 
rt5682_i2c_shutdown(struct i2c_client * client)2655 static void rt5682_i2c_shutdown(struct i2c_client *client)
2656 {
2657 	struct rt5682_priv *rt5682 = i2c_get_clientdata(client);
2658 
2659 	rt5682_reset(rt5682->regmap);
2660 }
2661 
2662 #ifdef CONFIG_OF
2663 static const struct of_device_id rt5682_of_match[] = {
2664 	{.compatible = "realtek,rt5682i"},
2665 	{},
2666 };
2667 MODULE_DEVICE_TABLE(of, rt5682_of_match);
2668 #endif
2669 
2670 #ifdef CONFIG_ACPI
2671 static const struct acpi_device_id rt5682_acpi_match[] = {
2672 	{"10EC5682", 0,},
2673 	{},
2674 };
2675 MODULE_DEVICE_TABLE(acpi, rt5682_acpi_match);
2676 #endif
2677 
2678 static struct i2c_driver rt5682_i2c_driver = {
2679 	.driver = {
2680 		.name = "rt5682",
2681 		.of_match_table = of_match_ptr(rt5682_of_match),
2682 		.acpi_match_table = ACPI_PTR(rt5682_acpi_match),
2683 	},
2684 	.probe = rt5682_i2c_probe,
2685 	.shutdown = rt5682_i2c_shutdown,
2686 	.id_table = rt5682_i2c_id,
2687 };
2688 module_i2c_driver(rt5682_i2c_driver);
2689 
2690 MODULE_DESCRIPTION("ASoC RT5682 driver");
2691 MODULE_AUTHOR("Bard Liao <bardliao@realtek.com>");
2692 MODULE_LICENSE("GPL v2");
2693