1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3 * Copyright (C) 2005-2006 Atmel Corporation
4 */
5 #include <common.h>
6 #include <clk.h>
7 #include <cpu_func.h>
8 #include <dm.h>
9
10 /*
11 * The u-boot networking stack is a little weird. It seems like the
12 * networking core allocates receive buffers up front without any
13 * regard to the hardware that's supposed to actually receive those
14 * packets.
15 *
16 * The MACB receives packets into 128-byte receive buffers, so the
17 * buffers allocated by the core isn't very practical to use. We'll
18 * allocate our own, but we need one such buffer in case a packet
19 * wraps around the DMA ring so that we have to copy it.
20 *
21 * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific
22 * configuration header. This way, the core allocates one RX buffer
23 * and one TX buffer, each of which can hold a ethernet packet of
24 * maximum size.
25 *
26 * For some reason, the networking core unconditionally specifies a
27 * 32-byte packet "alignment" (which really should be called
28 * "padding"). MACB shouldn't need that, but we'll refrain from any
29 * core modifications here...
30 */
31
32 #include <net.h>
33 #ifndef CONFIG_DM_ETH
34 #include <netdev.h>
35 #endif
36 #include <malloc.h>
37 #include <miiphy.h>
38
39 #include <linux/mii.h>
40 #include <asm/io.h>
41 #include <asm/dma-mapping.h>
42 #include <asm/arch/clk.h>
43 #include <linux/errno.h>
44
45 #include "macb.h"
46
47 DECLARE_GLOBAL_DATA_PTR;
48
49 /*
50 * These buffer sizes must be power of 2 and divisible
51 * by RX_BUFFER_MULTIPLE
52 */
53 #define MACB_RX_BUFFER_SIZE 128
54 #define GEM_RX_BUFFER_SIZE 2048
55 #define RX_BUFFER_MULTIPLE 64
56
57 #define MACB_RX_RING_SIZE 32
58 #define MACB_TX_RING_SIZE 16
59
60 #define MACB_TX_TIMEOUT 1000
61 #define MACB_AUTONEG_TIMEOUT 5000000
62
63 #ifdef CONFIG_MACB_ZYNQ
64 /* INCR4 AHB bursts */
65 #define MACB_ZYNQ_GEM_DMACR_BLENGTH 0x00000004
66 /* Use full configured addressable space (8 Kb) */
67 #define MACB_ZYNQ_GEM_DMACR_RXSIZE 0x00000300
68 /* Use full configured addressable space (4 Kb) */
69 #define MACB_ZYNQ_GEM_DMACR_TXSIZE 0x00000400
70 /* Set RXBUF with use of 128 byte */
71 #define MACB_ZYNQ_GEM_DMACR_RXBUF 0x00020000
72 #define MACB_ZYNQ_GEM_DMACR_INIT \
73 (MACB_ZYNQ_GEM_DMACR_BLENGTH | \
74 MACB_ZYNQ_GEM_DMACR_RXSIZE | \
75 MACB_ZYNQ_GEM_DMACR_TXSIZE | \
76 MACB_ZYNQ_GEM_DMACR_RXBUF)
77 #endif
78
79 struct macb_dma_desc {
80 u32 addr;
81 u32 ctrl;
82 };
83
84 #define DMA_DESC_BYTES(n) (n * sizeof(struct macb_dma_desc))
85 #define MACB_TX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_TX_RING_SIZE))
86 #define MACB_RX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_RX_RING_SIZE))
87 #define MACB_TX_DUMMY_DMA_DESC_SIZE (DMA_DESC_BYTES(1))
88
89 #define RXBUF_FRMLEN_MASK 0x00000fff
90 #define TXBUF_FRMLEN_MASK 0x000007ff
91
92 struct macb_device {
93 void *regs;
94
95 bool is_big_endian;
96
97 const struct macb_config *config;
98
99 unsigned int rx_tail;
100 unsigned int tx_head;
101 unsigned int tx_tail;
102 unsigned int next_rx_tail;
103 bool wrapped;
104
105 void *rx_buffer;
106 void *tx_buffer;
107 struct macb_dma_desc *rx_ring;
108 struct macb_dma_desc *tx_ring;
109 size_t rx_buffer_size;
110
111 unsigned long rx_buffer_dma;
112 unsigned long rx_ring_dma;
113 unsigned long tx_ring_dma;
114
115 struct macb_dma_desc *dummy_desc;
116 unsigned long dummy_desc_dma;
117
118 const struct device *dev;
119 #ifndef CONFIG_DM_ETH
120 struct eth_device netdev;
121 #endif
122 unsigned short phy_addr;
123 struct mii_dev *bus;
124 #ifdef CONFIG_PHYLIB
125 struct phy_device *phydev;
126 #endif
127
128 #ifdef CONFIG_DM_ETH
129 #ifdef CONFIG_CLK
130 unsigned long pclk_rate;
131 #endif
132 phy_interface_t phy_interface;
133 #endif
134 };
135
136 struct macb_config {
137 unsigned int dma_burst_length;
138
139 int (*clk_init)(struct udevice *dev, ulong rate);
140 };
141
142 #ifndef CONFIG_DM_ETH
143 #define to_macb(_nd) container_of(_nd, struct macb_device, netdev)
144 #endif
145
macb_is_gem(struct macb_device * macb)146 static int macb_is_gem(struct macb_device *macb)
147 {
148 return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) >= 0x2;
149 }
150
151 #ifndef cpu_is_sama5d2
152 #define cpu_is_sama5d2() 0
153 #endif
154
155 #ifndef cpu_is_sama5d4
156 #define cpu_is_sama5d4() 0
157 #endif
158
gem_is_gigabit_capable(struct macb_device * macb)159 static int gem_is_gigabit_capable(struct macb_device *macb)
160 {
161 /*
162 * The GEM controllers embedded in SAMA5D2 and SAMA5D4 are
163 * configured to support only 10/100.
164 */
165 return macb_is_gem(macb) && !cpu_is_sama5d2() && !cpu_is_sama5d4();
166 }
167
macb_mdio_write(struct macb_device * macb,u8 phy_adr,u8 reg,u16 value)168 static void macb_mdio_write(struct macb_device *macb, u8 phy_adr, u8 reg,
169 u16 value)
170 {
171 unsigned long netctl;
172 unsigned long netstat;
173 unsigned long frame;
174
175 netctl = macb_readl(macb, NCR);
176 netctl |= MACB_BIT(MPE);
177 macb_writel(macb, NCR, netctl);
178
179 frame = (MACB_BF(SOF, 1)
180 | MACB_BF(RW, 1)
181 | MACB_BF(PHYA, phy_adr)
182 | MACB_BF(REGA, reg)
183 | MACB_BF(CODE, 2)
184 | MACB_BF(DATA, value));
185 macb_writel(macb, MAN, frame);
186
187 do {
188 netstat = macb_readl(macb, NSR);
189 } while (!(netstat & MACB_BIT(IDLE)));
190
191 netctl = macb_readl(macb, NCR);
192 netctl &= ~MACB_BIT(MPE);
193 macb_writel(macb, NCR, netctl);
194 }
195
macb_mdio_read(struct macb_device * macb,u8 phy_adr,u8 reg)196 static u16 macb_mdio_read(struct macb_device *macb, u8 phy_adr, u8 reg)
197 {
198 unsigned long netctl;
199 unsigned long netstat;
200 unsigned long frame;
201
202 netctl = macb_readl(macb, NCR);
203 netctl |= MACB_BIT(MPE);
204 macb_writel(macb, NCR, netctl);
205
206 frame = (MACB_BF(SOF, 1)
207 | MACB_BF(RW, 2)
208 | MACB_BF(PHYA, phy_adr)
209 | MACB_BF(REGA, reg)
210 | MACB_BF(CODE, 2));
211 macb_writel(macb, MAN, frame);
212
213 do {
214 netstat = macb_readl(macb, NSR);
215 } while (!(netstat & MACB_BIT(IDLE)));
216
217 frame = macb_readl(macb, MAN);
218
219 netctl = macb_readl(macb, NCR);
220 netctl &= ~MACB_BIT(MPE);
221 macb_writel(macb, NCR, netctl);
222
223 return MACB_BFEXT(DATA, frame);
224 }
225
arch_get_mdio_control(const char * name)226 void __weak arch_get_mdio_control(const char *name)
227 {
228 return;
229 }
230
231 #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
232
macb_miiphy_read(struct mii_dev * bus,int phy_adr,int devad,int reg)233 int macb_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg)
234 {
235 u16 value = 0;
236 #ifdef CONFIG_DM_ETH
237 struct udevice *dev = eth_get_dev_by_name(bus->name);
238 struct macb_device *macb = dev_get_priv(dev);
239 #else
240 struct eth_device *dev = eth_get_dev_by_name(bus->name);
241 struct macb_device *macb = to_macb(dev);
242 #endif
243
244 arch_get_mdio_control(bus->name);
245 value = macb_mdio_read(macb, phy_adr, reg);
246
247 return value;
248 }
249
macb_miiphy_write(struct mii_dev * bus,int phy_adr,int devad,int reg,u16 value)250 int macb_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg,
251 u16 value)
252 {
253 #ifdef CONFIG_DM_ETH
254 struct udevice *dev = eth_get_dev_by_name(bus->name);
255 struct macb_device *macb = dev_get_priv(dev);
256 #else
257 struct eth_device *dev = eth_get_dev_by_name(bus->name);
258 struct macb_device *macb = to_macb(dev);
259 #endif
260
261 arch_get_mdio_control(bus->name);
262 macb_mdio_write(macb, phy_adr, reg, value);
263
264 return 0;
265 }
266 #endif
267
268 #define RX 1
269 #define TX 0
macb_invalidate_ring_desc(struct macb_device * macb,bool rx)270 static inline void macb_invalidate_ring_desc(struct macb_device *macb, bool rx)
271 {
272 if (rx)
273 invalidate_dcache_range(macb->rx_ring_dma,
274 ALIGN(macb->rx_ring_dma + MACB_RX_DMA_DESC_SIZE,
275 PKTALIGN));
276 else
277 invalidate_dcache_range(macb->tx_ring_dma,
278 ALIGN(macb->tx_ring_dma + MACB_TX_DMA_DESC_SIZE,
279 PKTALIGN));
280 }
281
macb_flush_ring_desc(struct macb_device * macb,bool rx)282 static inline void macb_flush_ring_desc(struct macb_device *macb, bool rx)
283 {
284 if (rx)
285 flush_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma +
286 ALIGN(MACB_RX_DMA_DESC_SIZE, PKTALIGN));
287 else
288 flush_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma +
289 ALIGN(MACB_TX_DMA_DESC_SIZE, PKTALIGN));
290 }
291
macb_flush_rx_buffer(struct macb_device * macb)292 static inline void macb_flush_rx_buffer(struct macb_device *macb)
293 {
294 flush_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
295 ALIGN(macb->rx_buffer_size * MACB_RX_RING_SIZE,
296 PKTALIGN));
297 }
298
macb_invalidate_rx_buffer(struct macb_device * macb)299 static inline void macb_invalidate_rx_buffer(struct macb_device *macb)
300 {
301 invalidate_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma +
302 ALIGN(macb->rx_buffer_size * MACB_RX_RING_SIZE,
303 PKTALIGN));
304 }
305
306 #if defined(CONFIG_CMD_NET)
307
_macb_send(struct macb_device * macb,const char * name,void * packet,int length)308 static int _macb_send(struct macb_device *macb, const char *name, void *packet,
309 int length)
310 {
311 unsigned long paddr, ctrl;
312 unsigned int tx_head = macb->tx_head;
313 int i;
314
315 paddr = dma_map_single(packet, length, DMA_TO_DEVICE);
316
317 ctrl = length & TXBUF_FRMLEN_MASK;
318 ctrl |= MACB_BIT(TX_LAST);
319 if (tx_head == (MACB_TX_RING_SIZE - 1)) {
320 ctrl |= MACB_BIT(TX_WRAP);
321 macb->tx_head = 0;
322 } else {
323 macb->tx_head++;
324 }
325
326 macb->tx_ring[tx_head].ctrl = ctrl;
327 macb->tx_ring[tx_head].addr = paddr;
328 barrier();
329 macb_flush_ring_desc(macb, TX);
330 /* Do we need check paddr and length is dcache line aligned? */
331 flush_dcache_range(paddr, paddr + ALIGN(length, ARCH_DMA_MINALIGN));
332 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART));
333
334 /*
335 * I guess this is necessary because the networking core may
336 * re-use the transmit buffer as soon as we return...
337 */
338 for (i = 0; i <= MACB_TX_TIMEOUT; i++) {
339 barrier();
340 macb_invalidate_ring_desc(macb, TX);
341 ctrl = macb->tx_ring[tx_head].ctrl;
342 if (ctrl & MACB_BIT(TX_USED))
343 break;
344 udelay(1);
345 }
346
347 dma_unmap_single(packet, length, paddr);
348
349 if (i <= MACB_TX_TIMEOUT) {
350 if (ctrl & MACB_BIT(TX_UNDERRUN))
351 printf("%s: TX underrun\n", name);
352 if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
353 printf("%s: TX buffers exhausted in mid frame\n", name);
354 } else {
355 printf("%s: TX timeout\n", name);
356 }
357
358 /* No one cares anyway */
359 return 0;
360 }
361
reclaim_rx_buffers(struct macb_device * macb,unsigned int new_tail)362 static void reclaim_rx_buffers(struct macb_device *macb,
363 unsigned int new_tail)
364 {
365 unsigned int i;
366
367 i = macb->rx_tail;
368
369 macb_invalidate_ring_desc(macb, RX);
370 while (i > new_tail) {
371 macb->rx_ring[i].addr &= ~MACB_BIT(RX_USED);
372 i++;
373 if (i > MACB_RX_RING_SIZE)
374 i = 0;
375 }
376
377 while (i < new_tail) {
378 macb->rx_ring[i].addr &= ~MACB_BIT(RX_USED);
379 i++;
380 }
381
382 barrier();
383 macb_flush_ring_desc(macb, RX);
384 macb->rx_tail = new_tail;
385 }
386
_macb_recv(struct macb_device * macb,uchar ** packetp)387 static int _macb_recv(struct macb_device *macb, uchar **packetp)
388 {
389 unsigned int next_rx_tail = macb->next_rx_tail;
390 void *buffer;
391 int length;
392 u32 status;
393
394 macb->wrapped = false;
395 for (;;) {
396 macb_invalidate_ring_desc(macb, RX);
397
398 if (!(macb->rx_ring[next_rx_tail].addr & MACB_BIT(RX_USED)))
399 return -EAGAIN;
400
401 status = macb->rx_ring[next_rx_tail].ctrl;
402 if (status & MACB_BIT(RX_SOF)) {
403 if (next_rx_tail != macb->rx_tail)
404 reclaim_rx_buffers(macb, next_rx_tail);
405 macb->wrapped = false;
406 }
407
408 if (status & MACB_BIT(RX_EOF)) {
409 buffer = macb->rx_buffer +
410 macb->rx_buffer_size * macb->rx_tail;
411 length = status & RXBUF_FRMLEN_MASK;
412
413 macb_invalidate_rx_buffer(macb);
414 if (macb->wrapped) {
415 unsigned int headlen, taillen;
416
417 headlen = macb->rx_buffer_size *
418 (MACB_RX_RING_SIZE - macb->rx_tail);
419 taillen = length - headlen;
420 memcpy((void *)net_rx_packets[0],
421 buffer, headlen);
422 memcpy((void *)net_rx_packets[0] + headlen,
423 macb->rx_buffer, taillen);
424 *packetp = (void *)net_rx_packets[0];
425 } else {
426 *packetp = buffer;
427 }
428
429 if (++next_rx_tail >= MACB_RX_RING_SIZE)
430 next_rx_tail = 0;
431 macb->next_rx_tail = next_rx_tail;
432 return length;
433 } else {
434 if (++next_rx_tail >= MACB_RX_RING_SIZE) {
435 macb->wrapped = true;
436 next_rx_tail = 0;
437 }
438 }
439 barrier();
440 }
441 }
442
macb_phy_reset(struct macb_device * macb,const char * name)443 static void macb_phy_reset(struct macb_device *macb, const char *name)
444 {
445 int i;
446 u16 status, adv;
447
448 adv = ADVERTISE_CSMA | ADVERTISE_ALL;
449 macb_mdio_write(macb, macb->phy_addr, MII_ADVERTISE, adv);
450 printf("%s: Starting autonegotiation...\n", name);
451 macb_mdio_write(macb, macb->phy_addr, MII_BMCR, (BMCR_ANENABLE
452 | BMCR_ANRESTART));
453
454 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
455 status = macb_mdio_read(macb, macb->phy_addr, MII_BMSR);
456 if (status & BMSR_ANEGCOMPLETE)
457 break;
458 udelay(100);
459 }
460
461 if (status & BMSR_ANEGCOMPLETE)
462 printf("%s: Autonegotiation complete\n", name);
463 else
464 printf("%s: Autonegotiation timed out (status=0x%04x)\n",
465 name, status);
466 }
467
macb_phy_find(struct macb_device * macb,const char * name)468 static int macb_phy_find(struct macb_device *macb, const char *name)
469 {
470 int i;
471 u16 phy_id;
472
473 /* Search for PHY... */
474 for (i = 0; i < 32; i++) {
475 macb->phy_addr = i;
476 phy_id = macb_mdio_read(macb, macb->phy_addr, MII_PHYSID1);
477 if (phy_id != 0xffff) {
478 printf("%s: PHY present at %d\n", name, i);
479 return 0;
480 }
481 }
482
483 /* PHY isn't up to snuff */
484 printf("%s: PHY not found\n", name);
485
486 return -ENODEV;
487 }
488
489 /**
490 * macb_linkspd_cb - Linkspeed change callback function
491 * @dev/@regs: MACB udevice (DM version) or
492 * Base Register of MACB devices (non-DM version)
493 * @speed: Linkspeed
494 * Returns 0 when operation success and negative errno number
495 * when operation failed.
496 */
497 #ifdef CONFIG_DM_ETH
macb_sifive_clk_init(struct udevice * dev,ulong rate)498 static int macb_sifive_clk_init(struct udevice *dev, ulong rate)
499 {
500 fdt_addr_t addr;
501 void *gemgxl_regs;
502
503 addr = dev_read_addr_index(dev, 1);
504 if (addr == FDT_ADDR_T_NONE)
505 return -ENODEV;
506
507 gemgxl_regs = (void __iomem *)addr;
508 if (!gemgxl_regs)
509 return -ENODEV;
510
511 /*
512 * SiFive GEMGXL TX clock operation mode:
513 *
514 * 0 = GMII mode. Use 125 MHz gemgxlclk from PRCI in TX logic
515 * and output clock on GMII output signal GTX_CLK
516 * 1 = MII mode. Use MII input signal TX_CLK in TX logic
517 */
518 writel(rate != 125000000, gemgxl_regs);
519 return 0;
520 }
521
macb_linkspd_cb(struct udevice * dev,unsigned int speed)522 int __weak macb_linkspd_cb(struct udevice *dev, unsigned int speed)
523 {
524 #ifdef CONFIG_CLK
525 struct macb_device *macb = dev_get_priv(dev);
526 struct clk tx_clk;
527 ulong rate;
528 int ret;
529
530 switch (speed) {
531 case _10BASET:
532 rate = 2500000; /* 2.5 MHz */
533 break;
534 case _100BASET:
535 rate = 25000000; /* 25 MHz */
536 break;
537 case _1000BASET:
538 rate = 125000000; /* 125 MHz */
539 break;
540 default:
541 /* does not change anything */
542 return 0;
543 }
544
545 if (macb->config->clk_init)
546 return macb->config->clk_init(dev, rate);
547
548 /*
549 * "tx_clk" is an optional clock source for MACB.
550 * Ignore if it does not exist in DT.
551 */
552 ret = clk_get_by_name(dev, "tx_clk", &tx_clk);
553 if (ret)
554 return 0;
555
556 if (tx_clk.dev) {
557 ret = clk_set_rate(&tx_clk, rate);
558 if (ret)
559 return ret;
560 }
561 #endif
562
563 return 0;
564 }
565 #else
macb_linkspd_cb(void * regs,unsigned int speed)566 int __weak macb_linkspd_cb(void *regs, unsigned int speed)
567 {
568 return 0;
569 }
570 #endif
571
572 #ifdef CONFIG_DM_ETH
macb_phy_init(struct udevice * dev,const char * name)573 static int macb_phy_init(struct udevice *dev, const char *name)
574 #else
575 static int macb_phy_init(struct macb_device *macb, const char *name)
576 #endif
577 {
578 #ifdef CONFIG_DM_ETH
579 struct macb_device *macb = dev_get_priv(dev);
580 #endif
581 u32 ncfgr;
582 u16 phy_id, status, adv, lpa;
583 int media, speed, duplex;
584 int ret;
585 int i;
586
587 arch_get_mdio_control(name);
588 /* Auto-detect phy_addr */
589 ret = macb_phy_find(macb, name);
590 if (ret)
591 return ret;
592
593 /* Check if the PHY is up to snuff... */
594 phy_id = macb_mdio_read(macb, macb->phy_addr, MII_PHYSID1);
595 if (phy_id == 0xffff) {
596 printf("%s: No PHY present\n", name);
597 return -ENODEV;
598 }
599
600 #ifdef CONFIG_PHYLIB
601 #ifdef CONFIG_DM_ETH
602 macb->phydev = phy_connect(macb->bus, macb->phy_addr, dev,
603 macb->phy_interface);
604 #else
605 /* need to consider other phy interface mode */
606 macb->phydev = phy_connect(macb->bus, macb->phy_addr, &macb->netdev,
607 PHY_INTERFACE_MODE_RGMII);
608 #endif
609 if (!macb->phydev) {
610 printf("phy_connect failed\n");
611 return -ENODEV;
612 }
613
614 phy_config(macb->phydev);
615 #endif
616
617 status = macb_mdio_read(macb, macb->phy_addr, MII_BMSR);
618 if (!(status & BMSR_LSTATUS)) {
619 /* Try to re-negotiate if we don't have link already. */
620 macb_phy_reset(macb, name);
621
622 for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
623 status = macb_mdio_read(macb, macb->phy_addr, MII_BMSR);
624 if (status & BMSR_LSTATUS) {
625 /*
626 * Delay a bit after the link is established,
627 * so that the next xfer does not fail
628 */
629 mdelay(10);
630 break;
631 }
632 udelay(100);
633 }
634 }
635
636 if (!(status & BMSR_LSTATUS)) {
637 printf("%s: link down (status: 0x%04x)\n",
638 name, status);
639 return -ENETDOWN;
640 }
641
642 /* First check for GMAC and that it is GiB capable */
643 if (gem_is_gigabit_capable(macb)) {
644 lpa = macb_mdio_read(macb, macb->phy_addr, MII_STAT1000);
645
646 if (lpa & (LPA_1000FULL | LPA_1000HALF | LPA_1000XFULL |
647 LPA_1000XHALF)) {
648 duplex = ((lpa & (LPA_1000FULL | LPA_1000XFULL)) ?
649 1 : 0);
650
651 printf("%s: link up, 1000Mbps %s-duplex (lpa: 0x%04x)\n",
652 name,
653 duplex ? "full" : "half",
654 lpa);
655
656 ncfgr = macb_readl(macb, NCFGR);
657 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
658 ncfgr |= GEM_BIT(GBE);
659
660 if (duplex)
661 ncfgr |= MACB_BIT(FD);
662
663 macb_writel(macb, NCFGR, ncfgr);
664
665 #ifdef CONFIG_DM_ETH
666 ret = macb_linkspd_cb(dev, _1000BASET);
667 #else
668 ret = macb_linkspd_cb(macb->regs, _1000BASET);
669 #endif
670 if (ret)
671 return ret;
672
673 return 0;
674 }
675 }
676
677 /* fall back for EMAC checking */
678 adv = macb_mdio_read(macb, macb->phy_addr, MII_ADVERTISE);
679 lpa = macb_mdio_read(macb, macb->phy_addr, MII_LPA);
680 media = mii_nway_result(lpa & adv);
681 speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
682 ? 1 : 0);
683 duplex = (media & ADVERTISE_FULL) ? 1 : 0;
684 printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
685 name,
686 speed ? "100" : "10",
687 duplex ? "full" : "half",
688 lpa);
689
690 ncfgr = macb_readl(macb, NCFGR);
691 ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD) | GEM_BIT(GBE));
692 if (speed) {
693 ncfgr |= MACB_BIT(SPD);
694 #ifdef CONFIG_DM_ETH
695 ret = macb_linkspd_cb(dev, _100BASET);
696 #else
697 ret = macb_linkspd_cb(macb->regs, _100BASET);
698 #endif
699 } else {
700 #ifdef CONFIG_DM_ETH
701 ret = macb_linkspd_cb(dev, _10BASET);
702 #else
703 ret = macb_linkspd_cb(macb->regs, _10BASET);
704 #endif
705 }
706
707 if (ret)
708 return ret;
709
710 if (duplex)
711 ncfgr |= MACB_BIT(FD);
712 macb_writel(macb, NCFGR, ncfgr);
713
714 return 0;
715 }
716
gmac_init_multi_queues(struct macb_device * macb)717 static int gmac_init_multi_queues(struct macb_device *macb)
718 {
719 int i, num_queues = 1;
720 u32 queue_mask;
721
722 /* bit 0 is never set but queue 0 always exists */
723 queue_mask = gem_readl(macb, DCFG6) & 0xff;
724 queue_mask |= 0x1;
725
726 for (i = 1; i < MACB_MAX_QUEUES; i++)
727 if (queue_mask & (1 << i))
728 num_queues++;
729
730 macb->dummy_desc->ctrl = MACB_BIT(TX_USED);
731 macb->dummy_desc->addr = 0;
732 flush_dcache_range(macb->dummy_desc_dma, macb->dummy_desc_dma +
733 ALIGN(MACB_TX_DUMMY_DMA_DESC_SIZE, PKTALIGN));
734
735 for (i = 1; i < num_queues; i++)
736 gem_writel_queue_TBQP(macb, macb->dummy_desc_dma, i - 1);
737
738 return 0;
739 }
740
gmac_configure_dma(struct macb_device * macb)741 static void gmac_configure_dma(struct macb_device *macb)
742 {
743 u32 buffer_size;
744 u32 dmacfg;
745
746 buffer_size = macb->rx_buffer_size / RX_BUFFER_MULTIPLE;
747 dmacfg = gem_readl(macb, DMACFG) & ~GEM_BF(RXBS, -1L);
748 dmacfg |= GEM_BF(RXBS, buffer_size);
749
750 if (macb->config->dma_burst_length)
751 dmacfg = GEM_BFINS(FBLDO,
752 macb->config->dma_burst_length, dmacfg);
753
754 dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
755 dmacfg &= ~GEM_BIT(ENDIA_PKT);
756
757 if (macb->is_big_endian)
758 dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */
759 else
760 dmacfg &= ~GEM_BIT(ENDIA_DESC);
761
762 dmacfg &= ~GEM_BIT(ADDR64);
763 gem_writel(macb, DMACFG, dmacfg);
764 }
765
766 #ifdef CONFIG_DM_ETH
_macb_init(struct udevice * dev,const char * name)767 static int _macb_init(struct udevice *dev, const char *name)
768 #else
769 static int _macb_init(struct macb_device *macb, const char *name)
770 #endif
771 {
772 #ifdef CONFIG_DM_ETH
773 struct macb_device *macb = dev_get_priv(dev);
774 #endif
775 unsigned long paddr;
776 int ret;
777 int i;
778
779 /*
780 * macb_halt should have been called at some point before now,
781 * so we'll assume the controller is idle.
782 */
783
784 /* initialize DMA descriptors */
785 paddr = macb->rx_buffer_dma;
786 for (i = 0; i < MACB_RX_RING_SIZE; i++) {
787 if (i == (MACB_RX_RING_SIZE - 1))
788 paddr |= MACB_BIT(RX_WRAP);
789 macb->rx_ring[i].addr = paddr;
790 macb->rx_ring[i].ctrl = 0;
791 paddr += macb->rx_buffer_size;
792 }
793 macb_flush_ring_desc(macb, RX);
794 macb_flush_rx_buffer(macb);
795
796 for (i = 0; i < MACB_TX_RING_SIZE; i++) {
797 macb->tx_ring[i].addr = 0;
798 if (i == (MACB_TX_RING_SIZE - 1))
799 macb->tx_ring[i].ctrl = MACB_BIT(TX_USED) |
800 MACB_BIT(TX_WRAP);
801 else
802 macb->tx_ring[i].ctrl = MACB_BIT(TX_USED);
803 }
804 macb_flush_ring_desc(macb, TX);
805
806 macb->rx_tail = 0;
807 macb->tx_head = 0;
808 macb->tx_tail = 0;
809 macb->next_rx_tail = 0;
810
811 #ifdef CONFIG_MACB_ZYNQ
812 macb_writel(macb, DMACFG, MACB_ZYNQ_GEM_DMACR_INIT);
813 #endif
814
815 macb_writel(macb, RBQP, macb->rx_ring_dma);
816 macb_writel(macb, TBQP, macb->tx_ring_dma);
817
818 if (macb_is_gem(macb)) {
819 /* Initialize DMA properties */
820 gmac_configure_dma(macb);
821 /* Check the multi queue and initialize the queue for tx */
822 gmac_init_multi_queues(macb);
823
824 /*
825 * When the GMAC IP with GE feature, this bit is used to
826 * select interface between RGMII and GMII.
827 * When the GMAC IP without GE feature, this bit is used
828 * to select interface between RMII and MII.
829 */
830 #ifdef CONFIG_DM_ETH
831 if ((macb->phy_interface == PHY_INTERFACE_MODE_RMII) ||
832 (macb->phy_interface == PHY_INTERFACE_MODE_RGMII))
833 gem_writel(macb, USRIO, GEM_BIT(RGMII));
834 else
835 gem_writel(macb, USRIO, 0);
836
837 if (macb->phy_interface == PHY_INTERFACE_MODE_SGMII) {
838 unsigned int ncfgr = macb_readl(macb, NCFGR);
839
840 ncfgr |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
841 macb_writel(macb, NCFGR, ncfgr);
842 }
843 #else
844 #if defined(CONFIG_RGMII) || defined(CONFIG_RMII)
845 gem_writel(macb, USRIO, GEM_BIT(RGMII));
846 #else
847 gem_writel(macb, USRIO, 0);
848 #endif
849 #endif
850 } else {
851 /* choose RMII or MII mode. This depends on the board */
852 #ifdef CONFIG_DM_ETH
853 #ifdef CONFIG_AT91FAMILY
854 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) {
855 macb_writel(macb, USRIO,
856 MACB_BIT(RMII) | MACB_BIT(CLKEN));
857 } else {
858 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
859 }
860 #else
861 if (macb->phy_interface == PHY_INTERFACE_MODE_RMII)
862 macb_writel(macb, USRIO, 0);
863 else
864 macb_writel(macb, USRIO, MACB_BIT(MII));
865 #endif
866 #else
867 #ifdef CONFIG_RMII
868 #ifdef CONFIG_AT91FAMILY
869 macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
870 #else
871 macb_writel(macb, USRIO, 0);
872 #endif
873 #else
874 #ifdef CONFIG_AT91FAMILY
875 macb_writel(macb, USRIO, MACB_BIT(CLKEN));
876 #else
877 macb_writel(macb, USRIO, MACB_BIT(MII));
878 #endif
879 #endif /* CONFIG_RMII */
880 #endif
881 }
882
883 #ifdef CONFIG_DM_ETH
884 ret = macb_phy_init(dev, name);
885 #else
886 ret = macb_phy_init(macb, name);
887 #endif
888 if (ret)
889 return ret;
890
891 /* Enable TX and RX */
892 macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE));
893
894 return 0;
895 }
896
_macb_halt(struct macb_device * macb)897 static void _macb_halt(struct macb_device *macb)
898 {
899 u32 ncr, tsr;
900
901 /* Halt the controller and wait for any ongoing transmission to end. */
902 ncr = macb_readl(macb, NCR);
903 ncr |= MACB_BIT(THALT);
904 macb_writel(macb, NCR, ncr);
905
906 do {
907 tsr = macb_readl(macb, TSR);
908 } while (tsr & MACB_BIT(TGO));
909
910 /* Disable TX and RX, and clear statistics */
911 macb_writel(macb, NCR, MACB_BIT(CLRSTAT));
912 }
913
_macb_write_hwaddr(struct macb_device * macb,unsigned char * enetaddr)914 static int _macb_write_hwaddr(struct macb_device *macb, unsigned char *enetaddr)
915 {
916 u32 hwaddr_bottom;
917 u16 hwaddr_top;
918
919 /* set hardware address */
920 hwaddr_bottom = enetaddr[0] | enetaddr[1] << 8 |
921 enetaddr[2] << 16 | enetaddr[3] << 24;
922 macb_writel(macb, SA1B, hwaddr_bottom);
923 hwaddr_top = enetaddr[4] | enetaddr[5] << 8;
924 macb_writel(macb, SA1T, hwaddr_top);
925 return 0;
926 }
927
macb_mdc_clk_div(int id,struct macb_device * macb)928 static u32 macb_mdc_clk_div(int id, struct macb_device *macb)
929 {
930 u32 config;
931 #if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
932 unsigned long macb_hz = macb->pclk_rate;
933 #else
934 unsigned long macb_hz = get_macb_pclk_rate(id);
935 #endif
936
937 if (macb_hz < 20000000)
938 config = MACB_BF(CLK, MACB_CLK_DIV8);
939 else if (macb_hz < 40000000)
940 config = MACB_BF(CLK, MACB_CLK_DIV16);
941 else if (macb_hz < 80000000)
942 config = MACB_BF(CLK, MACB_CLK_DIV32);
943 else
944 config = MACB_BF(CLK, MACB_CLK_DIV64);
945
946 return config;
947 }
948
gem_mdc_clk_div(int id,struct macb_device * macb)949 static u32 gem_mdc_clk_div(int id, struct macb_device *macb)
950 {
951 u32 config;
952
953 #if defined(CONFIG_DM_ETH) && defined(CONFIG_CLK)
954 unsigned long macb_hz = macb->pclk_rate;
955 #else
956 unsigned long macb_hz = get_macb_pclk_rate(id);
957 #endif
958
959 if (macb_hz < 20000000)
960 config = GEM_BF(CLK, GEM_CLK_DIV8);
961 else if (macb_hz < 40000000)
962 config = GEM_BF(CLK, GEM_CLK_DIV16);
963 else if (macb_hz < 80000000)
964 config = GEM_BF(CLK, GEM_CLK_DIV32);
965 else if (macb_hz < 120000000)
966 config = GEM_BF(CLK, GEM_CLK_DIV48);
967 else if (macb_hz < 160000000)
968 config = GEM_BF(CLK, GEM_CLK_DIV64);
969 else if (macb_hz < 240000000)
970 config = GEM_BF(CLK, GEM_CLK_DIV96);
971 else if (macb_hz < 320000000)
972 config = GEM_BF(CLK, GEM_CLK_DIV128);
973 else
974 config = GEM_BF(CLK, GEM_CLK_DIV224);
975
976 return config;
977 }
978
979 /*
980 * Get the DMA bus width field of the network configuration register that we
981 * should program. We find the width from decoding the design configuration
982 * register to find the maximum supported data bus width.
983 */
macb_dbw(struct macb_device * macb)984 static u32 macb_dbw(struct macb_device *macb)
985 {
986 switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) {
987 case 4:
988 return GEM_BF(DBW, GEM_DBW128);
989 case 2:
990 return GEM_BF(DBW, GEM_DBW64);
991 case 1:
992 default:
993 return GEM_BF(DBW, GEM_DBW32);
994 }
995 }
996
_macb_eth_initialize(struct macb_device * macb)997 static void _macb_eth_initialize(struct macb_device *macb)
998 {
999 int id = 0; /* This is not used by functions we call */
1000 u32 ncfgr;
1001
1002 if (macb_is_gem(macb))
1003 macb->rx_buffer_size = GEM_RX_BUFFER_SIZE;
1004 else
1005 macb->rx_buffer_size = MACB_RX_BUFFER_SIZE;
1006
1007 /* TODO: we need check the rx/tx_ring_dma is dcache line aligned */
1008 macb->rx_buffer = dma_alloc_coherent(macb->rx_buffer_size *
1009 MACB_RX_RING_SIZE,
1010 &macb->rx_buffer_dma);
1011 macb->rx_ring = dma_alloc_coherent(MACB_RX_DMA_DESC_SIZE,
1012 &macb->rx_ring_dma);
1013 macb->tx_ring = dma_alloc_coherent(MACB_TX_DMA_DESC_SIZE,
1014 &macb->tx_ring_dma);
1015 macb->dummy_desc = dma_alloc_coherent(MACB_TX_DUMMY_DMA_DESC_SIZE,
1016 &macb->dummy_desc_dma);
1017
1018 /*
1019 * Do some basic initialization so that we at least can talk
1020 * to the PHY
1021 */
1022 if (macb_is_gem(macb)) {
1023 ncfgr = gem_mdc_clk_div(id, macb);
1024 ncfgr |= macb_dbw(macb);
1025 } else {
1026 ncfgr = macb_mdc_clk_div(id, macb);
1027 }
1028
1029 macb_writel(macb, NCFGR, ncfgr);
1030 }
1031
1032 #ifndef CONFIG_DM_ETH
macb_send(struct eth_device * netdev,void * packet,int length)1033 static int macb_send(struct eth_device *netdev, void *packet, int length)
1034 {
1035 struct macb_device *macb = to_macb(netdev);
1036
1037 return _macb_send(macb, netdev->name, packet, length);
1038 }
1039
macb_recv(struct eth_device * netdev)1040 static int macb_recv(struct eth_device *netdev)
1041 {
1042 struct macb_device *macb = to_macb(netdev);
1043 uchar *packet;
1044 int length;
1045
1046 macb->wrapped = false;
1047 for (;;) {
1048 macb->next_rx_tail = macb->rx_tail;
1049 length = _macb_recv(macb, &packet);
1050 if (length >= 0) {
1051 net_process_received_packet(packet, length);
1052 reclaim_rx_buffers(macb, macb->next_rx_tail);
1053 } else {
1054 return length;
1055 }
1056 }
1057 }
1058
macb_init(struct eth_device * netdev,bd_t * bd)1059 static int macb_init(struct eth_device *netdev, bd_t *bd)
1060 {
1061 struct macb_device *macb = to_macb(netdev);
1062
1063 return _macb_init(macb, netdev->name);
1064 }
1065
macb_halt(struct eth_device * netdev)1066 static void macb_halt(struct eth_device *netdev)
1067 {
1068 struct macb_device *macb = to_macb(netdev);
1069
1070 return _macb_halt(macb);
1071 }
1072
macb_write_hwaddr(struct eth_device * netdev)1073 static int macb_write_hwaddr(struct eth_device *netdev)
1074 {
1075 struct macb_device *macb = to_macb(netdev);
1076
1077 return _macb_write_hwaddr(macb, netdev->enetaddr);
1078 }
1079
macb_eth_initialize(int id,void * regs,unsigned int phy_addr)1080 int macb_eth_initialize(int id, void *regs, unsigned int phy_addr)
1081 {
1082 struct macb_device *macb;
1083 struct eth_device *netdev;
1084
1085 macb = malloc(sizeof(struct macb_device));
1086 if (!macb) {
1087 printf("Error: Failed to allocate memory for MACB%d\n", id);
1088 return -1;
1089 }
1090 memset(macb, 0, sizeof(struct macb_device));
1091
1092 netdev = &macb->netdev;
1093
1094 macb->regs = regs;
1095 macb->phy_addr = phy_addr;
1096
1097 if (macb_is_gem(macb))
1098 sprintf(netdev->name, "gmac%d", id);
1099 else
1100 sprintf(netdev->name, "macb%d", id);
1101
1102 netdev->init = macb_init;
1103 netdev->halt = macb_halt;
1104 netdev->send = macb_send;
1105 netdev->recv = macb_recv;
1106 netdev->write_hwaddr = macb_write_hwaddr;
1107
1108 _macb_eth_initialize(macb);
1109
1110 eth_register(netdev);
1111
1112 #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
1113 int retval;
1114 struct mii_dev *mdiodev = mdio_alloc();
1115 if (!mdiodev)
1116 return -ENOMEM;
1117 strncpy(mdiodev->name, netdev->name, MDIO_NAME_LEN);
1118 mdiodev->read = macb_miiphy_read;
1119 mdiodev->write = macb_miiphy_write;
1120
1121 retval = mdio_register(mdiodev);
1122 if (retval < 0)
1123 return retval;
1124 macb->bus = miiphy_get_dev_by_name(netdev->name);
1125 #endif
1126 return 0;
1127 }
1128 #endif /* !CONFIG_DM_ETH */
1129
1130 #ifdef CONFIG_DM_ETH
1131
macb_start(struct udevice * dev)1132 static int macb_start(struct udevice *dev)
1133 {
1134 return _macb_init(dev, dev->name);
1135 }
1136
macb_send(struct udevice * dev,void * packet,int length)1137 static int macb_send(struct udevice *dev, void *packet, int length)
1138 {
1139 struct macb_device *macb = dev_get_priv(dev);
1140
1141 return _macb_send(macb, dev->name, packet, length);
1142 }
1143
macb_recv(struct udevice * dev,int flags,uchar ** packetp)1144 static int macb_recv(struct udevice *dev, int flags, uchar **packetp)
1145 {
1146 struct macb_device *macb = dev_get_priv(dev);
1147
1148 macb->next_rx_tail = macb->rx_tail;
1149 macb->wrapped = false;
1150
1151 return _macb_recv(macb, packetp);
1152 }
1153
macb_free_pkt(struct udevice * dev,uchar * packet,int length)1154 static int macb_free_pkt(struct udevice *dev, uchar *packet, int length)
1155 {
1156 struct macb_device *macb = dev_get_priv(dev);
1157
1158 reclaim_rx_buffers(macb, macb->next_rx_tail);
1159
1160 return 0;
1161 }
1162
macb_stop(struct udevice * dev)1163 static void macb_stop(struct udevice *dev)
1164 {
1165 struct macb_device *macb = dev_get_priv(dev);
1166
1167 _macb_halt(macb);
1168 }
1169
macb_write_hwaddr(struct udevice * dev)1170 static int macb_write_hwaddr(struct udevice *dev)
1171 {
1172 struct eth_pdata *plat = dev_get_platdata(dev);
1173 struct macb_device *macb = dev_get_priv(dev);
1174
1175 return _macb_write_hwaddr(macb, plat->enetaddr);
1176 }
1177
1178 static const struct eth_ops macb_eth_ops = {
1179 .start = macb_start,
1180 .send = macb_send,
1181 .recv = macb_recv,
1182 .stop = macb_stop,
1183 .free_pkt = macb_free_pkt,
1184 .write_hwaddr = macb_write_hwaddr,
1185 };
1186
1187 #ifdef CONFIG_CLK
macb_enable_clk(struct udevice * dev)1188 static int macb_enable_clk(struct udevice *dev)
1189 {
1190 struct macb_device *macb = dev_get_priv(dev);
1191 struct clk clk;
1192 ulong clk_rate;
1193 int ret;
1194
1195 ret = clk_get_by_index(dev, 0, &clk);
1196 if (ret)
1197 return -EINVAL;
1198
1199 /*
1200 * If clock driver didn't support enable or disable then
1201 * we get -ENOSYS from clk_enable(). To handle this, we
1202 * don't fail for ret == -ENOSYS.
1203 */
1204 ret = clk_enable(&clk);
1205 if (ret && ret != -ENOSYS)
1206 return ret;
1207
1208 clk_rate = clk_get_rate(&clk);
1209 if (!clk_rate)
1210 return -EINVAL;
1211
1212 macb->pclk_rate = clk_rate;
1213
1214 return 0;
1215 }
1216 #endif
1217
1218 static const struct macb_config default_gem_config = {
1219 .dma_burst_length = 16,
1220 .clk_init = NULL,
1221 };
1222
macb_eth_probe(struct udevice * dev)1223 static int macb_eth_probe(struct udevice *dev)
1224 {
1225 struct eth_pdata *pdata = dev_get_platdata(dev);
1226 struct macb_device *macb = dev_get_priv(dev);
1227 const char *phy_mode;
1228 int ret;
1229
1230 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1231 NULL);
1232 if (phy_mode)
1233 macb->phy_interface = phy_get_interface_by_name(phy_mode);
1234 if (macb->phy_interface == -1) {
1235 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1236 return -EINVAL;
1237 }
1238
1239 macb->regs = (void *)pdata->iobase;
1240
1241 macb->is_big_endian = (cpu_to_be32(0x12345678) == 0x12345678);
1242
1243 macb->config = (struct macb_config *)dev_get_driver_data(dev);
1244 if (!macb->config)
1245 macb->config = &default_gem_config;
1246
1247 #ifdef CONFIG_CLK
1248 ret = macb_enable_clk(dev);
1249 if (ret)
1250 return ret;
1251 #endif
1252
1253 _macb_eth_initialize(macb);
1254
1255 #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
1256 macb->bus = mdio_alloc();
1257 if (!macb->bus)
1258 return -ENOMEM;
1259 strncpy(macb->bus->name, dev->name, MDIO_NAME_LEN);
1260 macb->bus->read = macb_miiphy_read;
1261 macb->bus->write = macb_miiphy_write;
1262
1263 ret = mdio_register(macb->bus);
1264 if (ret < 0)
1265 return ret;
1266 macb->bus = miiphy_get_dev_by_name(dev->name);
1267 #endif
1268
1269 return 0;
1270 }
1271
macb_eth_remove(struct udevice * dev)1272 static int macb_eth_remove(struct udevice *dev)
1273 {
1274 struct macb_device *macb = dev_get_priv(dev);
1275
1276 #ifdef CONFIG_PHYLIB
1277 free(macb->phydev);
1278 #endif
1279 mdio_unregister(macb->bus);
1280 mdio_free(macb->bus);
1281
1282 return 0;
1283 }
1284
1285 /**
1286 * macb_late_eth_ofdata_to_platdata
1287 * @dev: udevice struct
1288 * Returns 0 when operation success and negative errno number
1289 * when operation failed.
1290 */
macb_late_eth_ofdata_to_platdata(struct udevice * dev)1291 int __weak macb_late_eth_ofdata_to_platdata(struct udevice *dev)
1292 {
1293 return 0;
1294 }
1295
macb_eth_ofdata_to_platdata(struct udevice * dev)1296 static int macb_eth_ofdata_to_platdata(struct udevice *dev)
1297 {
1298 struct eth_pdata *pdata = dev_get_platdata(dev);
1299
1300 pdata->iobase = (phys_addr_t)dev_remap_addr(dev);
1301 if (!pdata->iobase)
1302 return -EINVAL;
1303
1304 return macb_late_eth_ofdata_to_platdata(dev);
1305 }
1306
1307 static const struct macb_config sama5d4_config = {
1308 .dma_burst_length = 4,
1309 .clk_init = NULL,
1310 };
1311
1312 static const struct macb_config sifive_config = {
1313 .dma_burst_length = 16,
1314 .clk_init = macb_sifive_clk_init,
1315 };
1316
1317 static const struct udevice_id macb_eth_ids[] = {
1318 { .compatible = "cdns,macb" },
1319 { .compatible = "cdns,at91sam9260-macb" },
1320 { .compatible = "cdns,sam9x60-macb" },
1321 { .compatible = "atmel,sama5d2-gem" },
1322 { .compatible = "atmel,sama5d3-gem" },
1323 { .compatible = "atmel,sama5d4-gem", .data = (ulong)&sama5d4_config },
1324 { .compatible = "cdns,zynq-gem" },
1325 { .compatible = "sifive,fu540-c000-gem",
1326 .data = (ulong)&sifive_config },
1327 { }
1328 };
1329
1330 U_BOOT_DRIVER(eth_macb) = {
1331 .name = "eth_macb",
1332 .id = UCLASS_ETH,
1333 .of_match = macb_eth_ids,
1334 .ofdata_to_platdata = macb_eth_ofdata_to_platdata,
1335 .probe = macb_eth_probe,
1336 .remove = macb_eth_remove,
1337 .ops = &macb_eth_ops,
1338 .priv_auto_alloc_size = sizeof(struct macb_device),
1339 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1340 };
1341 #endif
1342
1343 #endif
1344