1 // SPDX-License-Identifier: GPL-2.0
2 //
3 // Ingenic JZ47xx KMS driver
4 //
5 // Copyright (C) 2019, Paul Cercueil <paul@crapouillou.net>
6
7 #include "ingenic-drm.h"
8
9 #include <linux/component.h>
10 #include <linux/clk.h>
11 #include <linux/dma-mapping.h>
12 #include <linux/module.h>
13 #include <linux/of_device.h>
14 #include <linux/platform_device.h>
15 #include <linux/regmap.h>
16
17 #include <drm/drm_atomic.h>
18 #include <drm/drm_atomic_helper.h>
19 #include <drm/drm_bridge.h>
20 #include <drm/drm_crtc.h>
21 #include <drm/drm_crtc_helper.h>
22 #include <drm/drm_drv.h>
23 #include <drm/drm_gem_cma_helper.h>
24 #include <drm/drm_fb_cma_helper.h>
25 #include <drm/drm_fb_helper.h>
26 #include <drm/drm_fourcc.h>
27 #include <drm/drm_gem_framebuffer_helper.h>
28 #include <drm/drm_irq.h>
29 #include <drm/drm_managed.h>
30 #include <drm/drm_of.h>
31 #include <drm/drm_panel.h>
32 #include <drm/drm_plane.h>
33 #include <drm/drm_plane_helper.h>
34 #include <drm/drm_probe_helper.h>
35 #include <drm/drm_simple_kms_helper.h>
36 #include <drm/drm_vblank.h>
37
38 struct ingenic_dma_hwdesc {
39 u32 next;
40 u32 addr;
41 u32 id;
42 u32 cmd;
43 } __packed;
44
45 struct jz_soc_info {
46 bool needs_dev_clk;
47 bool has_osd;
48 unsigned int max_width, max_height;
49 };
50
51 struct ingenic_drm {
52 struct drm_device drm;
53 /*
54 * f1 (aka. foreground1) is our primary plane, on top of which
55 * f0 (aka. foreground0) can be overlayed. Z-order is fixed in
56 * hardware and cannot be changed.
57 */
58 struct drm_plane f0, f1, *ipu_plane;
59 struct drm_crtc crtc;
60
61 struct device *dev;
62 struct regmap *map;
63 struct clk *lcd_clk, *pix_clk;
64 const struct jz_soc_info *soc_info;
65
66 struct ingenic_dma_hwdesc *dma_hwdesc_f0, *dma_hwdesc_f1;
67 dma_addr_t dma_hwdesc_phys_f0, dma_hwdesc_phys_f1;
68
69 bool panel_is_sharp;
70 bool no_vblank;
71 };
72
73 static const u32 ingenic_drm_primary_formats[] = {
74 DRM_FORMAT_XRGB1555,
75 DRM_FORMAT_RGB565,
76 DRM_FORMAT_XRGB8888,
77 };
78
ingenic_drm_writeable_reg(struct device * dev,unsigned int reg)79 static bool ingenic_drm_writeable_reg(struct device *dev, unsigned int reg)
80 {
81 switch (reg) {
82 case JZ_REG_LCD_IID:
83 case JZ_REG_LCD_SA0:
84 case JZ_REG_LCD_FID0:
85 case JZ_REG_LCD_CMD0:
86 case JZ_REG_LCD_SA1:
87 case JZ_REG_LCD_FID1:
88 case JZ_REG_LCD_CMD1:
89 return false;
90 default:
91 return true;
92 }
93 }
94
95 static const struct regmap_config ingenic_drm_regmap_config = {
96 .reg_bits = 32,
97 .val_bits = 32,
98 .reg_stride = 4,
99
100 .max_register = JZ_REG_LCD_SIZE1,
101 .writeable_reg = ingenic_drm_writeable_reg,
102 };
103
drm_device_get_priv(struct drm_device * drm)104 static inline struct ingenic_drm *drm_device_get_priv(struct drm_device *drm)
105 {
106 return container_of(drm, struct ingenic_drm, drm);
107 }
108
drm_crtc_get_priv(struct drm_crtc * crtc)109 static inline struct ingenic_drm *drm_crtc_get_priv(struct drm_crtc *crtc)
110 {
111 return container_of(crtc, struct ingenic_drm, crtc);
112 }
113
ingenic_drm_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * state)114 static void ingenic_drm_crtc_atomic_enable(struct drm_crtc *crtc,
115 struct drm_crtc_state *state)
116 {
117 struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
118
119 regmap_write(priv->map, JZ_REG_LCD_STATE, 0);
120
121 regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
122 JZ_LCD_CTRL_ENABLE | JZ_LCD_CTRL_DISABLE,
123 JZ_LCD_CTRL_ENABLE);
124
125 drm_crtc_vblank_on(crtc);
126 }
127
ingenic_drm_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * state)128 static void ingenic_drm_crtc_atomic_disable(struct drm_crtc *crtc,
129 struct drm_crtc_state *state)
130 {
131 struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
132 unsigned int var;
133
134 drm_crtc_vblank_off(crtc);
135
136 regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
137 JZ_LCD_CTRL_DISABLE, JZ_LCD_CTRL_DISABLE);
138
139 regmap_read_poll_timeout(priv->map, JZ_REG_LCD_STATE, var,
140 var & JZ_LCD_STATE_DISABLED,
141 1000, 0);
142 }
143
ingenic_drm_crtc_update_timings(struct ingenic_drm * priv,struct drm_display_mode * mode)144 static void ingenic_drm_crtc_update_timings(struct ingenic_drm *priv,
145 struct drm_display_mode *mode)
146 {
147 unsigned int vpe, vds, vde, vt, hpe, hds, hde, ht;
148
149 vpe = mode->vsync_end - mode->vsync_start;
150 vds = mode->vtotal - mode->vsync_start;
151 vde = vds + mode->vdisplay;
152 vt = vde + mode->vsync_start - mode->vdisplay;
153
154 hpe = mode->hsync_end - mode->hsync_start;
155 hds = mode->htotal - mode->hsync_start;
156 hde = hds + mode->hdisplay;
157 ht = hde + mode->hsync_start - mode->hdisplay;
158
159 regmap_write(priv->map, JZ_REG_LCD_VSYNC,
160 0 << JZ_LCD_VSYNC_VPS_OFFSET |
161 vpe << JZ_LCD_VSYNC_VPE_OFFSET);
162
163 regmap_write(priv->map, JZ_REG_LCD_HSYNC,
164 0 << JZ_LCD_HSYNC_HPS_OFFSET |
165 hpe << JZ_LCD_HSYNC_HPE_OFFSET);
166
167 regmap_write(priv->map, JZ_REG_LCD_VAT,
168 ht << JZ_LCD_VAT_HT_OFFSET |
169 vt << JZ_LCD_VAT_VT_OFFSET);
170
171 regmap_write(priv->map, JZ_REG_LCD_DAH,
172 hds << JZ_LCD_DAH_HDS_OFFSET |
173 hde << JZ_LCD_DAH_HDE_OFFSET);
174 regmap_write(priv->map, JZ_REG_LCD_DAV,
175 vds << JZ_LCD_DAV_VDS_OFFSET |
176 vde << JZ_LCD_DAV_VDE_OFFSET);
177
178 if (priv->panel_is_sharp) {
179 regmap_write(priv->map, JZ_REG_LCD_PS, hde << 16 | (hde + 1));
180 regmap_write(priv->map, JZ_REG_LCD_CLS, hde << 16 | (hde + 1));
181 regmap_write(priv->map, JZ_REG_LCD_SPL, hpe << 16 | (hpe + 1));
182 regmap_write(priv->map, JZ_REG_LCD_REV, mode->htotal << 16);
183 }
184
185 regmap_set_bits(priv->map, JZ_REG_LCD_CTRL,
186 JZ_LCD_CTRL_OFUP | JZ_LCD_CTRL_BURST_16);
187
188 /*
189 * IPU restart - specify how much time the LCDC will wait before
190 * transferring a new frame from the IPU. The value is the one
191 * suggested in the programming manual.
192 */
193 regmap_write(priv->map, JZ_REG_LCD_IPUR, JZ_LCD_IPUR_IPUREN |
194 (ht * vpe / 3) << JZ_LCD_IPUR_IPUR_LSB);
195 }
196
ingenic_drm_crtc_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * state)197 static int ingenic_drm_crtc_atomic_check(struct drm_crtc *crtc,
198 struct drm_crtc_state *state)
199 {
200 struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
201 struct drm_plane_state *f1_state, *f0_state, *ipu_state = NULL;
202
203 if (drm_atomic_crtc_needs_modeset(state) && priv->soc_info->has_osd) {
204 f1_state = drm_atomic_get_plane_state(state->state, &priv->f1);
205 if (IS_ERR(f1_state))
206 return PTR_ERR(f1_state);
207
208 f0_state = drm_atomic_get_plane_state(state->state, &priv->f0);
209 if (IS_ERR(f0_state))
210 return PTR_ERR(f0_state);
211
212 if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU) && priv->ipu_plane) {
213 ipu_state = drm_atomic_get_plane_state(state->state, priv->ipu_plane);
214 if (IS_ERR(ipu_state))
215 return PTR_ERR(ipu_state);
216
217 /* IPU and F1 planes cannot be enabled at the same time. */
218 if (f1_state->fb && ipu_state->fb) {
219 dev_dbg(priv->dev, "Cannot enable both F1 and IPU\n");
220 return -EINVAL;
221 }
222 }
223
224 /* If all the planes are disabled, we won't get a VBLANK IRQ */
225 priv->no_vblank = !f1_state->fb && !f0_state->fb &&
226 !(ipu_state && ipu_state->fb);
227 }
228
229 return 0;
230 }
231
232 static enum drm_mode_status
ingenic_drm_crtc_mode_valid(struct drm_crtc * crtc,const struct drm_display_mode * mode)233 ingenic_drm_crtc_mode_valid(struct drm_crtc *crtc, const struct drm_display_mode *mode)
234 {
235 struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
236 long rate;
237
238 if (mode->hdisplay > priv->soc_info->max_width)
239 return MODE_BAD_HVALUE;
240 if (mode->vdisplay > priv->soc_info->max_height)
241 return MODE_BAD_VVALUE;
242
243 rate = clk_round_rate(priv->pix_clk, mode->clock * 1000);
244 if (rate < 0)
245 return MODE_CLOCK_RANGE;
246
247 return MODE_OK;
248 }
249
ingenic_drm_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_crtc_state * oldstate)250 static void ingenic_drm_crtc_atomic_begin(struct drm_crtc *crtc,
251 struct drm_crtc_state *oldstate)
252 {
253 struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
254 u32 ctrl = 0;
255
256 if (priv->soc_info->has_osd &&
257 drm_atomic_crtc_needs_modeset(crtc->state)) {
258 /*
259 * If IPU plane is enabled, enable IPU as source for the F1
260 * plane; otherwise use regular DMA.
261 */
262 if (priv->ipu_plane && priv->ipu_plane->state->fb)
263 ctrl |= JZ_LCD_OSDCTRL_IPU;
264
265 regmap_update_bits(priv->map, JZ_REG_LCD_OSDCTRL,
266 JZ_LCD_OSDCTRL_IPU, ctrl);
267 }
268 }
269
ingenic_drm_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_crtc_state * oldstate)270 static void ingenic_drm_crtc_atomic_flush(struct drm_crtc *crtc,
271 struct drm_crtc_state *oldstate)
272 {
273 struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
274 struct drm_crtc_state *state = crtc->state;
275 struct drm_pending_vblank_event *event = state->event;
276
277 if (drm_atomic_crtc_needs_modeset(state)) {
278 ingenic_drm_crtc_update_timings(priv, &state->mode);
279
280 clk_set_rate(priv->pix_clk, state->adjusted_mode.clock * 1000);
281 }
282
283 if (event) {
284 state->event = NULL;
285
286 spin_lock_irq(&crtc->dev->event_lock);
287 if (drm_crtc_vblank_get(crtc) == 0)
288 drm_crtc_arm_vblank_event(crtc, event);
289 else
290 drm_crtc_send_vblank_event(crtc, event);
291 spin_unlock_irq(&crtc->dev->event_lock);
292 }
293 }
294
ingenic_drm_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)295 static int ingenic_drm_plane_atomic_check(struct drm_plane *plane,
296 struct drm_plane_state *state)
297 {
298 struct ingenic_drm *priv = drm_device_get_priv(plane->dev);
299 struct drm_crtc_state *crtc_state;
300 struct drm_crtc *crtc = state->crtc ?: plane->state->crtc;
301 int ret;
302
303 if (!crtc)
304 return 0;
305
306 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
307 if (WARN_ON(!crtc_state))
308 return -EINVAL;
309
310 ret = drm_atomic_helper_check_plane_state(state, crtc_state,
311 DRM_PLANE_HELPER_NO_SCALING,
312 DRM_PLANE_HELPER_NO_SCALING,
313 priv->soc_info->has_osd,
314 true);
315 if (ret)
316 return ret;
317
318 /*
319 * If OSD is not available, check that the width/height match.
320 * Note that state->src_* are in 16.16 fixed-point format.
321 */
322 if (!priv->soc_info->has_osd &&
323 (state->src_x != 0 ||
324 (state->src_w >> 16) != state->crtc_w ||
325 (state->src_h >> 16) != state->crtc_h))
326 return -EINVAL;
327
328 /*
329 * Require full modeset if enabling or disabling a plane, or changing
330 * its position, size or depth.
331 */
332 if (priv->soc_info->has_osd &&
333 (!plane->state->fb || !state->fb ||
334 plane->state->crtc_x != state->crtc_x ||
335 plane->state->crtc_y != state->crtc_y ||
336 plane->state->crtc_w != state->crtc_w ||
337 plane->state->crtc_h != state->crtc_h ||
338 plane->state->fb->format->format != state->fb->format->format))
339 crtc_state->mode_changed = true;
340
341 return 0;
342 }
343
ingenic_drm_plane_enable(struct ingenic_drm * priv,struct drm_plane * plane)344 static void ingenic_drm_plane_enable(struct ingenic_drm *priv,
345 struct drm_plane *plane)
346 {
347 unsigned int en_bit;
348
349 if (priv->soc_info->has_osd) {
350 if (plane != &priv->f0)
351 en_bit = JZ_LCD_OSDC_F1EN;
352 else
353 en_bit = JZ_LCD_OSDC_F0EN;
354
355 regmap_set_bits(priv->map, JZ_REG_LCD_OSDC, en_bit);
356 }
357 }
358
ingenic_drm_plane_disable(struct device * dev,struct drm_plane * plane)359 void ingenic_drm_plane_disable(struct device *dev, struct drm_plane *plane)
360 {
361 struct ingenic_drm *priv = dev_get_drvdata(dev);
362 unsigned int en_bit;
363
364 if (priv->soc_info->has_osd) {
365 if (plane != &priv->f0)
366 en_bit = JZ_LCD_OSDC_F1EN;
367 else
368 en_bit = JZ_LCD_OSDC_F0EN;
369
370 regmap_clear_bits(priv->map, JZ_REG_LCD_OSDC, en_bit);
371 }
372 }
373
ingenic_drm_plane_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)374 static void ingenic_drm_plane_atomic_disable(struct drm_plane *plane,
375 struct drm_plane_state *old_state)
376 {
377 struct ingenic_drm *priv = drm_device_get_priv(plane->dev);
378
379 ingenic_drm_plane_disable(priv->dev, plane);
380 }
381
ingenic_drm_plane_config(struct device * dev,struct drm_plane * plane,u32 fourcc)382 void ingenic_drm_plane_config(struct device *dev,
383 struct drm_plane *plane, u32 fourcc)
384 {
385 struct ingenic_drm *priv = dev_get_drvdata(dev);
386 struct drm_plane_state *state = plane->state;
387 unsigned int xy_reg, size_reg;
388 unsigned int ctrl = 0;
389
390 ingenic_drm_plane_enable(priv, plane);
391
392 if (priv->soc_info->has_osd && plane != &priv->f0) {
393 switch (fourcc) {
394 case DRM_FORMAT_XRGB1555:
395 ctrl |= JZ_LCD_OSDCTRL_RGB555;
396 fallthrough;
397 case DRM_FORMAT_RGB565:
398 ctrl |= JZ_LCD_OSDCTRL_BPP_15_16;
399 break;
400 case DRM_FORMAT_XRGB8888:
401 ctrl |= JZ_LCD_OSDCTRL_BPP_18_24;
402 break;
403 }
404
405 regmap_update_bits(priv->map, JZ_REG_LCD_OSDCTRL,
406 JZ_LCD_OSDCTRL_BPP_MASK, ctrl);
407 } else {
408 switch (fourcc) {
409 case DRM_FORMAT_XRGB1555:
410 ctrl |= JZ_LCD_CTRL_RGB555;
411 fallthrough;
412 case DRM_FORMAT_RGB565:
413 ctrl |= JZ_LCD_CTRL_BPP_15_16;
414 break;
415 case DRM_FORMAT_XRGB8888:
416 ctrl |= JZ_LCD_CTRL_BPP_18_24;
417 break;
418 }
419
420 regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
421 JZ_LCD_CTRL_BPP_MASK, ctrl);
422 }
423
424 if (priv->soc_info->has_osd) {
425 if (plane != &priv->f0) {
426 xy_reg = JZ_REG_LCD_XYP1;
427 size_reg = JZ_REG_LCD_SIZE1;
428 } else {
429 xy_reg = JZ_REG_LCD_XYP0;
430 size_reg = JZ_REG_LCD_SIZE0;
431 }
432
433 regmap_write(priv->map, xy_reg,
434 state->crtc_x << JZ_LCD_XYP01_XPOS_LSB |
435 state->crtc_y << JZ_LCD_XYP01_YPOS_LSB);
436 regmap_write(priv->map, size_reg,
437 state->crtc_w << JZ_LCD_SIZE01_WIDTH_LSB |
438 state->crtc_h << JZ_LCD_SIZE01_HEIGHT_LSB);
439 }
440 }
441
ingenic_drm_plane_atomic_update(struct drm_plane * plane,struct drm_plane_state * oldstate)442 static void ingenic_drm_plane_atomic_update(struct drm_plane *plane,
443 struct drm_plane_state *oldstate)
444 {
445 struct ingenic_drm *priv = drm_device_get_priv(plane->dev);
446 struct drm_plane_state *state = plane->state;
447 struct ingenic_dma_hwdesc *hwdesc;
448 unsigned int width, height, cpp;
449 dma_addr_t addr;
450
451 if (state && state->fb) {
452 addr = drm_fb_cma_get_gem_addr(state->fb, state, 0);
453 width = state->src_w >> 16;
454 height = state->src_h >> 16;
455 cpp = state->fb->format->cpp[0];
456
457 if (!priv->soc_info->has_osd || plane == &priv->f0)
458 hwdesc = priv->dma_hwdesc_f0;
459 else
460 hwdesc = priv->dma_hwdesc_f1;
461
462 hwdesc->addr = addr;
463 hwdesc->cmd = JZ_LCD_CMD_EOF_IRQ | (width * height * cpp / 4);
464
465 if (drm_atomic_crtc_needs_modeset(state->crtc->state))
466 ingenic_drm_plane_config(priv->dev, plane,
467 state->fb->format->format);
468 }
469 }
470
ingenic_drm_encoder_atomic_mode_set(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)471 static void ingenic_drm_encoder_atomic_mode_set(struct drm_encoder *encoder,
472 struct drm_crtc_state *crtc_state,
473 struct drm_connector_state *conn_state)
474 {
475 struct ingenic_drm *priv = drm_device_get_priv(encoder->dev);
476 struct drm_display_mode *mode = &crtc_state->adjusted_mode;
477 struct drm_connector *conn = conn_state->connector;
478 struct drm_display_info *info = &conn->display_info;
479 unsigned int cfg;
480
481 priv->panel_is_sharp = info->bus_flags & DRM_BUS_FLAG_SHARP_SIGNALS;
482
483 if (priv->panel_is_sharp) {
484 cfg = JZ_LCD_CFG_MODE_SPECIAL_TFT_1 | JZ_LCD_CFG_REV_POLARITY;
485 } else {
486 cfg = JZ_LCD_CFG_PS_DISABLE | JZ_LCD_CFG_CLS_DISABLE
487 | JZ_LCD_CFG_SPL_DISABLE | JZ_LCD_CFG_REV_DISABLE;
488 }
489
490 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
491 cfg |= JZ_LCD_CFG_HSYNC_ACTIVE_LOW;
492 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
493 cfg |= JZ_LCD_CFG_VSYNC_ACTIVE_LOW;
494 if (info->bus_flags & DRM_BUS_FLAG_DE_LOW)
495 cfg |= JZ_LCD_CFG_DE_ACTIVE_LOW;
496 if (info->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
497 cfg |= JZ_LCD_CFG_PCLK_FALLING_EDGE;
498
499 if (!priv->panel_is_sharp) {
500 if (conn->connector_type == DRM_MODE_CONNECTOR_TV) {
501 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
502 cfg |= JZ_LCD_CFG_MODE_TV_OUT_I;
503 else
504 cfg |= JZ_LCD_CFG_MODE_TV_OUT_P;
505 } else {
506 switch (*info->bus_formats) {
507 case MEDIA_BUS_FMT_RGB565_1X16:
508 cfg |= JZ_LCD_CFG_MODE_GENERIC_16BIT;
509 break;
510 case MEDIA_BUS_FMT_RGB666_1X18:
511 cfg |= JZ_LCD_CFG_MODE_GENERIC_18BIT;
512 break;
513 case MEDIA_BUS_FMT_RGB888_1X24:
514 cfg |= JZ_LCD_CFG_MODE_GENERIC_24BIT;
515 break;
516 case MEDIA_BUS_FMT_RGB888_3X8:
517 cfg |= JZ_LCD_CFG_MODE_8BIT_SERIAL;
518 break;
519 default:
520 break;
521 }
522 }
523 }
524
525 regmap_write(priv->map, JZ_REG_LCD_CFG, cfg);
526 }
527
ingenic_drm_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)528 static int ingenic_drm_encoder_atomic_check(struct drm_encoder *encoder,
529 struct drm_crtc_state *crtc_state,
530 struct drm_connector_state *conn_state)
531 {
532 struct drm_display_info *info = &conn_state->connector->display_info;
533
534 if (info->num_bus_formats != 1)
535 return -EINVAL;
536
537 if (conn_state->connector->connector_type == DRM_MODE_CONNECTOR_TV)
538 return 0;
539
540 switch (*info->bus_formats) {
541 case MEDIA_BUS_FMT_RGB565_1X16:
542 case MEDIA_BUS_FMT_RGB666_1X18:
543 case MEDIA_BUS_FMT_RGB888_1X24:
544 case MEDIA_BUS_FMT_RGB888_3X8:
545 return 0;
546 default:
547 return -EINVAL;
548 }
549 }
550
ingenic_drm_atomic_helper_commit_tail(struct drm_atomic_state * old_state)551 static void ingenic_drm_atomic_helper_commit_tail(struct drm_atomic_state *old_state)
552 {
553 /*
554 * Just your regular drm_atomic_helper_commit_tail(), but only calls
555 * drm_atomic_helper_wait_for_vblanks() if priv->no_vblank.
556 */
557 struct drm_device *dev = old_state->dev;
558 struct ingenic_drm *priv = drm_device_get_priv(dev);
559
560 drm_atomic_helper_commit_modeset_disables(dev, old_state);
561
562 drm_atomic_helper_commit_planes(dev, old_state, 0);
563
564 drm_atomic_helper_commit_modeset_enables(dev, old_state);
565
566 drm_atomic_helper_commit_hw_done(old_state);
567
568 if (!priv->no_vblank)
569 drm_atomic_helper_wait_for_vblanks(dev, old_state);
570
571 drm_atomic_helper_cleanup_planes(dev, old_state);
572 }
573
ingenic_drm_irq_handler(int irq,void * arg)574 static irqreturn_t ingenic_drm_irq_handler(int irq, void *arg)
575 {
576 struct ingenic_drm *priv = drm_device_get_priv(arg);
577 unsigned int state;
578
579 regmap_read(priv->map, JZ_REG_LCD_STATE, &state);
580
581 regmap_update_bits(priv->map, JZ_REG_LCD_STATE,
582 JZ_LCD_STATE_EOF_IRQ, 0);
583
584 if (state & JZ_LCD_STATE_EOF_IRQ)
585 drm_crtc_handle_vblank(&priv->crtc);
586
587 return IRQ_HANDLED;
588 }
589
ingenic_drm_enable_vblank(struct drm_crtc * crtc)590 static int ingenic_drm_enable_vblank(struct drm_crtc *crtc)
591 {
592 struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
593
594 regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
595 JZ_LCD_CTRL_EOF_IRQ, JZ_LCD_CTRL_EOF_IRQ);
596
597 return 0;
598 }
599
ingenic_drm_disable_vblank(struct drm_crtc * crtc)600 static void ingenic_drm_disable_vblank(struct drm_crtc *crtc)
601 {
602 struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
603
604 regmap_update_bits(priv->map, JZ_REG_LCD_CTRL, JZ_LCD_CTRL_EOF_IRQ, 0);
605 }
606
607 DEFINE_DRM_GEM_CMA_FOPS(ingenic_drm_fops);
608
609 static struct drm_driver ingenic_drm_driver_data = {
610 .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_ATOMIC,
611 .name = "ingenic-drm",
612 .desc = "DRM module for Ingenic SoCs",
613 .date = "20200716",
614 .major = 1,
615 .minor = 1,
616 .patchlevel = 0,
617
618 .fops = &ingenic_drm_fops,
619 DRM_GEM_CMA_DRIVER_OPS,
620
621 .irq_handler = ingenic_drm_irq_handler,
622 };
623
624 static const struct drm_plane_funcs ingenic_drm_primary_plane_funcs = {
625 .update_plane = drm_atomic_helper_update_plane,
626 .disable_plane = drm_atomic_helper_disable_plane,
627 .reset = drm_atomic_helper_plane_reset,
628 .destroy = drm_plane_cleanup,
629
630 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
631 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
632 };
633
634 static const struct drm_crtc_funcs ingenic_drm_crtc_funcs = {
635 .set_config = drm_atomic_helper_set_config,
636 .page_flip = drm_atomic_helper_page_flip,
637 .reset = drm_atomic_helper_crtc_reset,
638 .destroy = drm_crtc_cleanup,
639
640 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
641 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
642
643 .enable_vblank = ingenic_drm_enable_vblank,
644 .disable_vblank = ingenic_drm_disable_vblank,
645
646 .gamma_set = drm_atomic_helper_legacy_gamma_set,
647 };
648
649 static const struct drm_plane_helper_funcs ingenic_drm_plane_helper_funcs = {
650 .atomic_update = ingenic_drm_plane_atomic_update,
651 .atomic_check = ingenic_drm_plane_atomic_check,
652 .atomic_disable = ingenic_drm_plane_atomic_disable,
653 .prepare_fb = drm_gem_fb_prepare_fb,
654 };
655
656 static const struct drm_crtc_helper_funcs ingenic_drm_crtc_helper_funcs = {
657 .atomic_enable = ingenic_drm_crtc_atomic_enable,
658 .atomic_disable = ingenic_drm_crtc_atomic_disable,
659 .atomic_begin = ingenic_drm_crtc_atomic_begin,
660 .atomic_flush = ingenic_drm_crtc_atomic_flush,
661 .atomic_check = ingenic_drm_crtc_atomic_check,
662 .mode_valid = ingenic_drm_crtc_mode_valid,
663 };
664
665 static const struct drm_encoder_helper_funcs ingenic_drm_encoder_helper_funcs = {
666 .atomic_mode_set = ingenic_drm_encoder_atomic_mode_set,
667 .atomic_check = ingenic_drm_encoder_atomic_check,
668 };
669
670 static const struct drm_mode_config_funcs ingenic_drm_mode_config_funcs = {
671 .fb_create = drm_gem_fb_create,
672 .output_poll_changed = drm_fb_helper_output_poll_changed,
673 .atomic_check = drm_atomic_helper_check,
674 .atomic_commit = drm_atomic_helper_commit,
675 };
676
677 static struct drm_mode_config_helper_funcs ingenic_drm_mode_config_helpers = {
678 .atomic_commit_tail = ingenic_drm_atomic_helper_commit_tail,
679 };
680
ingenic_drm_unbind_all(void * d)681 static void ingenic_drm_unbind_all(void *d)
682 {
683 struct ingenic_drm *priv = d;
684
685 component_unbind_all(priv->dev, &priv->drm);
686 }
687
ingenic_drm_bind(struct device * dev,bool has_components)688 static int ingenic_drm_bind(struct device *dev, bool has_components)
689 {
690 struct platform_device *pdev = to_platform_device(dev);
691 const struct jz_soc_info *soc_info;
692 struct ingenic_drm *priv;
693 struct clk *parent_clk;
694 struct drm_plane *primary;
695 struct drm_bridge *bridge;
696 struct drm_panel *panel;
697 struct drm_encoder *encoder;
698 struct drm_device *drm;
699 void __iomem *base;
700 long parent_rate;
701 unsigned int i, clone_mask = 0;
702 int ret, irq;
703
704 soc_info = of_device_get_match_data(dev);
705 if (!soc_info) {
706 dev_err(dev, "Missing platform data\n");
707 return -EINVAL;
708 }
709
710 priv = devm_drm_dev_alloc(dev, &ingenic_drm_driver_data,
711 struct ingenic_drm, drm);
712 if (IS_ERR(priv))
713 return PTR_ERR(priv);
714
715 priv->soc_info = soc_info;
716 priv->dev = dev;
717 drm = &priv->drm;
718
719 platform_set_drvdata(pdev, priv);
720
721 ret = drmm_mode_config_init(drm);
722 if (ret)
723 return ret;
724
725 drm->mode_config.min_width = 0;
726 drm->mode_config.min_height = 0;
727 drm->mode_config.max_width = soc_info->max_width;
728 drm->mode_config.max_height = 4095;
729 drm->mode_config.funcs = &ingenic_drm_mode_config_funcs;
730 drm->mode_config.helper_private = &ingenic_drm_mode_config_helpers;
731
732 base = devm_platform_ioremap_resource(pdev, 0);
733 if (IS_ERR(base)) {
734 dev_err(dev, "Failed to get memory resource\n");
735 return PTR_ERR(base);
736 }
737
738 priv->map = devm_regmap_init_mmio(dev, base,
739 &ingenic_drm_regmap_config);
740 if (IS_ERR(priv->map)) {
741 dev_err(dev, "Failed to create regmap\n");
742 return PTR_ERR(priv->map);
743 }
744
745 irq = platform_get_irq(pdev, 0);
746 if (irq < 0)
747 return irq;
748
749 if (soc_info->needs_dev_clk) {
750 priv->lcd_clk = devm_clk_get(dev, "lcd");
751 if (IS_ERR(priv->lcd_clk)) {
752 dev_err(dev, "Failed to get lcd clock\n");
753 return PTR_ERR(priv->lcd_clk);
754 }
755 }
756
757 priv->pix_clk = devm_clk_get(dev, "lcd_pclk");
758 if (IS_ERR(priv->pix_clk)) {
759 dev_err(dev, "Failed to get pixel clock\n");
760 return PTR_ERR(priv->pix_clk);
761 }
762
763 priv->dma_hwdesc_f1 = dmam_alloc_coherent(dev, sizeof(*priv->dma_hwdesc_f1),
764 &priv->dma_hwdesc_phys_f1,
765 GFP_KERNEL);
766 if (!priv->dma_hwdesc_f1)
767 return -ENOMEM;
768
769 priv->dma_hwdesc_f1->next = priv->dma_hwdesc_phys_f1;
770 priv->dma_hwdesc_f1->id = 0xf1;
771
772 if (priv->soc_info->has_osd) {
773 priv->dma_hwdesc_f0 = dmam_alloc_coherent(dev,
774 sizeof(*priv->dma_hwdesc_f0),
775 &priv->dma_hwdesc_phys_f0,
776 GFP_KERNEL);
777 if (!priv->dma_hwdesc_f0)
778 return -ENOMEM;
779
780 priv->dma_hwdesc_f0->next = priv->dma_hwdesc_phys_f0;
781 priv->dma_hwdesc_f0->id = 0xf0;
782 }
783
784 if (soc_info->has_osd)
785 priv->ipu_plane = drm_plane_from_index(drm, 0);
786
787 primary = priv->soc_info->has_osd ? &priv->f1 : &priv->f0;
788
789 drm_plane_helper_add(primary, &ingenic_drm_plane_helper_funcs);
790
791 ret = drm_universal_plane_init(drm, primary, 1,
792 &ingenic_drm_primary_plane_funcs,
793 ingenic_drm_primary_formats,
794 ARRAY_SIZE(ingenic_drm_primary_formats),
795 NULL, DRM_PLANE_TYPE_PRIMARY, NULL);
796 if (ret) {
797 dev_err(dev, "Failed to register plane: %i\n", ret);
798 return ret;
799 }
800
801 drm_crtc_helper_add(&priv->crtc, &ingenic_drm_crtc_helper_funcs);
802
803 ret = drm_crtc_init_with_planes(drm, &priv->crtc, primary,
804 NULL, &ingenic_drm_crtc_funcs, NULL);
805 if (ret) {
806 dev_err(dev, "Failed to init CRTC: %i\n", ret);
807 return ret;
808 }
809
810 if (soc_info->has_osd) {
811 drm_plane_helper_add(&priv->f0,
812 &ingenic_drm_plane_helper_funcs);
813
814 ret = drm_universal_plane_init(drm, &priv->f0, 1,
815 &ingenic_drm_primary_plane_funcs,
816 ingenic_drm_primary_formats,
817 ARRAY_SIZE(ingenic_drm_primary_formats),
818 NULL, DRM_PLANE_TYPE_OVERLAY,
819 NULL);
820 if (ret) {
821 dev_err(dev, "Failed to register overlay plane: %i\n",
822 ret);
823 return ret;
824 }
825
826 if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU) && has_components) {
827 ret = component_bind_all(dev, drm);
828 if (ret) {
829 if (ret != -EPROBE_DEFER)
830 dev_err(dev, "Failed to bind components: %i\n", ret);
831 return ret;
832 }
833
834 ret = devm_add_action_or_reset(dev, ingenic_drm_unbind_all, priv);
835 if (ret)
836 return ret;
837
838 priv->ipu_plane = drm_plane_from_index(drm, 2);
839 if (!priv->ipu_plane) {
840 dev_err(dev, "Failed to retrieve IPU plane\n");
841 return -EINVAL;
842 }
843 }
844 }
845
846 for (i = 0; ; i++) {
847 ret = drm_of_find_panel_or_bridge(dev->of_node, 0, i, &panel, &bridge);
848 if (ret) {
849 if (ret == -ENODEV)
850 break; /* we're done */
851 if (ret != -EPROBE_DEFER)
852 dev_err(dev, "Failed to get bridge handle\n");
853 return ret;
854 }
855
856 if (panel)
857 bridge = devm_drm_panel_bridge_add_typed(dev, panel,
858 DRM_MODE_CONNECTOR_DPI);
859
860 encoder = devm_kzalloc(dev, sizeof(*encoder), GFP_KERNEL);
861 if (!encoder)
862 return -ENOMEM;
863
864 encoder->possible_crtcs = 1;
865
866 drm_encoder_helper_add(encoder, &ingenic_drm_encoder_helper_funcs);
867
868 ret = drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_DPI);
869 if (ret) {
870 dev_err(dev, "Failed to init encoder: %d\n", ret);
871 return ret;
872 }
873
874 ret = drm_bridge_attach(encoder, bridge, NULL, 0);
875 if (ret) {
876 dev_err(dev, "Unable to attach bridge\n");
877 return ret;
878 }
879 }
880
881 drm_for_each_encoder(encoder, drm) {
882 clone_mask |= BIT(drm_encoder_index(encoder));
883 }
884
885 drm_for_each_encoder(encoder, drm) {
886 encoder->possible_clones = clone_mask;
887 }
888
889 ret = drm_irq_install(drm, irq);
890 if (ret) {
891 dev_err(dev, "Unable to install IRQ handler\n");
892 return ret;
893 }
894
895 ret = drm_vblank_init(drm, 1);
896 if (ret) {
897 dev_err(dev, "Failed calling drm_vblank_init()\n");
898 return ret;
899 }
900
901 drm_mode_config_reset(drm);
902
903 ret = clk_prepare_enable(priv->pix_clk);
904 if (ret) {
905 dev_err(dev, "Unable to start pixel clock\n");
906 return ret;
907 }
908
909 if (priv->lcd_clk) {
910 parent_clk = clk_get_parent(priv->lcd_clk);
911 parent_rate = clk_get_rate(parent_clk);
912
913 /* LCD Device clock must be 3x the pixel clock for STN panels,
914 * or 1.5x the pixel clock for TFT panels. To avoid having to
915 * check for the LCD device clock everytime we do a mode change,
916 * we set the LCD device clock to the highest rate possible.
917 */
918 ret = clk_set_rate(priv->lcd_clk, parent_rate);
919 if (ret) {
920 dev_err(dev, "Unable to set LCD clock rate\n");
921 goto err_pixclk_disable;
922 }
923
924 ret = clk_prepare_enable(priv->lcd_clk);
925 if (ret) {
926 dev_err(dev, "Unable to start lcd clock\n");
927 goto err_pixclk_disable;
928 }
929 }
930
931 /* Set address of our DMA descriptor chain */
932 regmap_write(priv->map, JZ_REG_LCD_DA0, priv->dma_hwdesc_phys_f0);
933 regmap_write(priv->map, JZ_REG_LCD_DA1, priv->dma_hwdesc_phys_f1);
934
935 /* Enable OSD if available */
936 if (soc_info->has_osd)
937 regmap_write(priv->map, JZ_REG_LCD_OSDC, JZ_LCD_OSDC_OSDEN);
938
939 ret = drm_dev_register(drm, 0);
940 if (ret) {
941 dev_err(dev, "Failed to register DRM driver\n");
942 goto err_devclk_disable;
943 }
944
945 drm_fbdev_generic_setup(drm, 32);
946
947 return 0;
948
949 err_devclk_disable:
950 if (priv->lcd_clk)
951 clk_disable_unprepare(priv->lcd_clk);
952 err_pixclk_disable:
953 clk_disable_unprepare(priv->pix_clk);
954 return ret;
955 }
956
ingenic_drm_bind_with_components(struct device * dev)957 static int ingenic_drm_bind_with_components(struct device *dev)
958 {
959 return ingenic_drm_bind(dev, true);
960 }
961
compare_of(struct device * dev,void * data)962 static int compare_of(struct device *dev, void *data)
963 {
964 return dev->of_node == data;
965 }
966
ingenic_drm_unbind(struct device * dev)967 static void ingenic_drm_unbind(struct device *dev)
968 {
969 struct ingenic_drm *priv = dev_get_drvdata(dev);
970
971 if (priv->lcd_clk)
972 clk_disable_unprepare(priv->lcd_clk);
973 clk_disable_unprepare(priv->pix_clk);
974
975 drm_dev_unregister(&priv->drm);
976 drm_atomic_helper_shutdown(&priv->drm);
977 }
978
979 static const struct component_master_ops ingenic_master_ops = {
980 .bind = ingenic_drm_bind_with_components,
981 .unbind = ingenic_drm_unbind,
982 };
983
ingenic_drm_probe(struct platform_device * pdev)984 static int ingenic_drm_probe(struct platform_device *pdev)
985 {
986 struct device *dev = &pdev->dev;
987 struct component_match *match = NULL;
988 struct device_node *np;
989
990 if (!IS_ENABLED(CONFIG_DRM_INGENIC_IPU))
991 return ingenic_drm_bind(dev, false);
992
993 /* IPU is at port address 8 */
994 np = of_graph_get_remote_node(dev->of_node, 8, 0);
995 if (!np)
996 return ingenic_drm_bind(dev, false);
997
998 drm_of_component_match_add(dev, &match, compare_of, np);
999 of_node_put(np);
1000
1001 return component_master_add_with_match(dev, &ingenic_master_ops, match);
1002 }
1003
ingenic_drm_remove(struct platform_device * pdev)1004 static int ingenic_drm_remove(struct platform_device *pdev)
1005 {
1006 struct device *dev = &pdev->dev;
1007
1008 if (!IS_ENABLED(CONFIG_DRM_INGENIC_IPU))
1009 ingenic_drm_unbind(dev);
1010 else
1011 component_master_del(dev, &ingenic_master_ops);
1012
1013 return 0;
1014 }
1015
1016 static const struct jz_soc_info jz4740_soc_info = {
1017 .needs_dev_clk = true,
1018 .has_osd = false,
1019 .max_width = 800,
1020 .max_height = 600,
1021 };
1022
1023 static const struct jz_soc_info jz4725b_soc_info = {
1024 .needs_dev_clk = false,
1025 .has_osd = true,
1026 .max_width = 800,
1027 .max_height = 600,
1028 };
1029
1030 static const struct jz_soc_info jz4770_soc_info = {
1031 .needs_dev_clk = false,
1032 .has_osd = true,
1033 .max_width = 1280,
1034 .max_height = 720,
1035 };
1036
1037 static const struct of_device_id ingenic_drm_of_match[] = {
1038 { .compatible = "ingenic,jz4740-lcd", .data = &jz4740_soc_info },
1039 { .compatible = "ingenic,jz4725b-lcd", .data = &jz4725b_soc_info },
1040 { .compatible = "ingenic,jz4770-lcd", .data = &jz4770_soc_info },
1041 { /* sentinel */ },
1042 };
1043 MODULE_DEVICE_TABLE(of, ingenic_drm_of_match);
1044
1045 static struct platform_driver ingenic_drm_driver = {
1046 .driver = {
1047 .name = "ingenic-drm",
1048 .of_match_table = of_match_ptr(ingenic_drm_of_match),
1049 },
1050 .probe = ingenic_drm_probe,
1051 .remove = ingenic_drm_remove,
1052 };
1053
ingenic_drm_init(void)1054 static int ingenic_drm_init(void)
1055 {
1056 int err;
1057
1058 if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU)) {
1059 err = platform_driver_register(ingenic_ipu_driver_ptr);
1060 if (err)
1061 return err;
1062 }
1063
1064 return platform_driver_register(&ingenic_drm_driver);
1065 }
1066 module_init(ingenic_drm_init);
1067
ingenic_drm_exit(void)1068 static void ingenic_drm_exit(void)
1069 {
1070 platform_driver_unregister(&ingenic_drm_driver);
1071
1072 if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU))
1073 platform_driver_unregister(ingenic_ipu_driver_ptr);
1074 }
1075 module_exit(ingenic_drm_exit);
1076
1077 MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
1078 MODULE_DESCRIPTION("DRM driver for the Ingenic SoCs\n");
1079 MODULE_LICENSE("GPL v2");
1080