1 /**************************************************************************//**
2 * @file core_cm1.h
3 * @brief CMSIS Cortex-M1 Core Peripheral Access Layer Header File
4 * @version V1.0.1
5 * @date 12. November 2018
6 ******************************************************************************/
7 /*
8 * Copyright (c) 2009-2018 Arm Limited. All rights reserved.
9 *
10 * SPDX-License-Identifier: Apache-2.0
11 *
12 * Licensed under the Apache License, Version 2.0 (the License); you may
13 * not use this file except in compliance with the License.
14 * You may obtain a copy of the License at
15 *
16 * www.apache.org/licenses/LICENSE-2.0
17 *
18 * Unless required by applicable law or agreed to in writing, software
19 * distributed under the License is distributed on an AS IS BASIS, WITHOUT
20 * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
21 * See the License for the specific language governing permissions and
22 * limitations under the License.
23 */
24
25 #if defined ( __ICCARM__ )
26 #pragma system_include /* treat file as system include file for MISRA check */
27 #elif defined (__clang__)
28 #pragma clang system_header /* treat file as system include file */
29 #endif
30
31 #ifndef __CORE_CM1_H_GENERIC
32 #define __CORE_CM1_H_GENERIC
33
34 #include <stdint.h>
35
36 #ifdef __cplusplus
37 extern "C" {
38 #endif
39
40 /**
41 \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
42 CMSIS violates the following MISRA-C:2004 rules:
43
44 \li Required Rule 8.5, object/function definition in header file.<br>
45 Function definitions in header files are used to allow 'inlining'.
46
47 \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
48 Unions are used for effective representation of core registers.
49
50 \li Advisory Rule 19.7, Function-like macro defined.<br>
51 Function-like macros are used to allow more efficient code.
52 */
53
54
55 /*******************************************************************************
56 * CMSIS definitions
57 ******************************************************************************/
58 /**
59 \ingroup Cortex_M1
60 @{
61 */
62
63 #include "cmsis_version.h"
64
65 /* CMSIS CM1 definitions */
66 #define __CM1_CMSIS_VERSION_MAIN (__CM_CMSIS_VERSION_MAIN) /*!< \deprecated [31:16] CMSIS HAL main version */
67 #define __CM1_CMSIS_VERSION_SUB (__CM_CMSIS_VERSION_SUB) /*!< \deprecated [15:0] CMSIS HAL sub version */
68 #define __CM1_CMSIS_VERSION ((__CM1_CMSIS_VERSION_MAIN << 16U) | \
69 __CM1_CMSIS_VERSION_SUB ) /*!< \deprecated CMSIS HAL version number */
70
71 #define __CORTEX_M (1U) /*!< Cortex-M Core */
72
73 /** __FPU_USED indicates whether an FPU is used or not.
74 This core does not support an FPU at all
75 */
76 #define __FPU_USED 0U
77
78 #if defined ( __CC_ARM )
79 #if defined __TARGET_FPU_VFP
80 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
81 #endif
82
83 #elif defined (__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050)
84 #if defined __ARM_FP
85 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
86 #endif
87
88 #elif defined ( __GNUC__ )
89 #if defined (__VFP_FP__) && !defined(__SOFTFP__)
90 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
91 #endif
92
93 #elif defined ( __ICCARM__ )
94 #if defined __ARMVFP__
95 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
96 #endif
97
98 #elif defined ( __TI_ARM__ )
99 #if defined __TI_VFP_SUPPORT__
100 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
101 #endif
102
103 #elif defined ( __TASKING__ )
104 #if defined __FPU_VFP__
105 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
106 #endif
107
108 #elif defined ( __CSMC__ )
109 #if ( __CSMC__ & 0x400U)
110 #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
111 #endif
112
113 #endif
114
115 #include "cmsis_compiler.h" /* CMSIS compiler specific defines */
116
117
118 #ifdef __cplusplus
119 }
120 #endif
121
122 #endif /* __CORE_CM1_H_GENERIC */
123
124 #ifndef __CMSIS_GENERIC
125
126 #ifndef __CORE_CM1_H_DEPENDANT
127 #define __CORE_CM1_H_DEPENDANT
128
129 #ifdef __cplusplus
130 extern "C" {
131 #endif
132
133 /* check device defines and use defaults */
134 #if defined __CHECK_DEVICE_DEFINES
135 #ifndef __CM1_REV
136 #define __CM1_REV 0x0100U
137 #warning "__CM1_REV not defined in device header file; using default!"
138 #endif
139
140 #ifndef __NVIC_PRIO_BITS
141 #define __NVIC_PRIO_BITS 2U
142 #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
143 #endif
144
145 #ifndef __Vendor_SysTickConfig
146 #define __Vendor_SysTickConfig 0U
147 #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
148 #endif
149 #endif
150
151 /* IO definitions (access restrictions to peripheral registers) */
152 /**
153 \defgroup CMSIS_glob_defs CMSIS Global Defines
154
155 <strong>IO Type Qualifiers</strong> are used
156 \li to specify the access to peripheral variables.
157 \li for automatic generation of peripheral register debug information.
158 */
159 #ifdef __cplusplus
160 #define __I volatile /*!< Defines 'read only' permissions */
161 #else
162 #define __I volatile const /*!< Defines 'read only' permissions */
163 #endif
164 #define __O volatile /*!< Defines 'write only' permissions */
165 #define __IO volatile /*!< Defines 'read / write' permissions */
166
167 /* following defines should be used for structure members */
168 #define __IM volatile const /*! Defines 'read only' structure member permissions */
169 #define __OM volatile /*! Defines 'write only' structure member permissions */
170 #define __IOM volatile /*! Defines 'read / write' structure member permissions */
171
172 /*@} end of group Cortex_M1 */
173
174
175
176 /*******************************************************************************
177 * Register Abstraction
178 Core Register contain:
179 - Core Register
180 - Core NVIC Register
181 - Core SCB Register
182 - Core SysTick Register
183 ******************************************************************************/
184 /**
185 \defgroup CMSIS_core_register Defines and Type Definitions
186 \brief Type definitions and defines for Cortex-M processor based devices.
187 */
188
189 /**
190 \ingroup CMSIS_core_register
191 \defgroup CMSIS_CORE Status and Control Registers
192 \brief Core Register type definitions.
193 @{
194 */
195
196 /**
197 \brief Union type to access the Application Program Status Register (APSR).
198 */
199 typedef union
200 {
201 struct
202 {
203 uint32_t _reserved0:28; /*!< bit: 0..27 Reserved */
204 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
205 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
206 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
207 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
208 } b; /*!< Structure used for bit access */
209 uint32_t w; /*!< Type used for word access */
210 } APSR_Type;
211
212 /* APSR Register Definitions */
213 #define APSR_N_Pos 31U /*!< APSR: N Position */
214 #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */
215
216 #define APSR_Z_Pos 30U /*!< APSR: Z Position */
217 #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */
218
219 #define APSR_C_Pos 29U /*!< APSR: C Position */
220 #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */
221
222 #define APSR_V_Pos 28U /*!< APSR: V Position */
223 #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */
224
225
226 /**
227 \brief Union type to access the Interrupt Program Status Register (IPSR).
228 */
229 typedef union
230 {
231 struct
232 {
233 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
234 uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
235 } b; /*!< Structure used for bit access */
236 uint32_t w; /*!< Type used for word access */
237 } IPSR_Type;
238
239 /* IPSR Register Definitions */
240 #define IPSR_ISR_Pos 0U /*!< IPSR: ISR Position */
241 #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */
242
243
244 /**
245 \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
246 */
247 typedef union
248 {
249 struct
250 {
251 uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
252 uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */
253 uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
254 uint32_t _reserved1:3; /*!< bit: 25..27 Reserved */
255 uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
256 uint32_t C:1; /*!< bit: 29 Carry condition code flag */
257 uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
258 uint32_t N:1; /*!< bit: 31 Negative condition code flag */
259 } b; /*!< Structure used for bit access */
260 uint32_t w; /*!< Type used for word access */
261 } xPSR_Type;
262
263 /* xPSR Register Definitions */
264 #define xPSR_N_Pos 31U /*!< xPSR: N Position */
265 #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */
266
267 #define xPSR_Z_Pos 30U /*!< xPSR: Z Position */
268 #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */
269
270 #define xPSR_C_Pos 29U /*!< xPSR: C Position */
271 #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */
272
273 #define xPSR_V_Pos 28U /*!< xPSR: V Position */
274 #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */
275
276 #define xPSR_T_Pos 24U /*!< xPSR: T Position */
277 #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */
278
279 #define xPSR_ISR_Pos 0U /*!< xPSR: ISR Position */
280 #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */
281
282
283 /**
284 \brief Union type to access the Control Registers (CONTROL).
285 */
286 typedef union
287 {
288 struct
289 {
290 uint32_t _reserved0:1; /*!< bit: 0 Reserved */
291 uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
292 uint32_t _reserved1:30; /*!< bit: 2..31 Reserved */
293 } b; /*!< Structure used for bit access */
294 uint32_t w; /*!< Type used for word access */
295 } CONTROL_Type;
296
297 /* CONTROL Register Definitions */
298 #define CONTROL_SPSEL_Pos 1U /*!< CONTROL: SPSEL Position */
299 #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */
300
301 /*@} end of group CMSIS_CORE */
302
303
304 /**
305 \ingroup CMSIS_core_register
306 \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
307 \brief Type definitions for the NVIC Registers
308 @{
309 */
310
311 /**
312 \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
313 */
314 typedef struct
315 {
316 __IOM uint32_t ISER[1U]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
317 uint32_t RESERVED0[31U];
318 __IOM uint32_t ICER[1U]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
319 uint32_t RSERVED1[31U];
320 __IOM uint32_t ISPR[1U]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
321 uint32_t RESERVED2[31U];
322 __IOM uint32_t ICPR[1U]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
323 uint32_t RESERVED3[31U];
324 uint32_t RESERVED4[64U];
325 __IOM uint32_t IP[8U]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register */
326 } NVIC_Type;
327
328 /*@} end of group CMSIS_NVIC */
329
330
331 /**
332 \ingroup CMSIS_core_register
333 \defgroup CMSIS_SCB System Control Block (SCB)
334 \brief Type definitions for the System Control Block Registers
335 @{
336 */
337
338 /**
339 \brief Structure type to access the System Control Block (SCB).
340 */
341 typedef struct
342 {
343 __IM uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
344 __IOM uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
345 uint32_t RESERVED0;
346 __IOM uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
347 __IOM uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
348 __IOM uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
349 uint32_t RESERVED1;
350 __IOM uint32_t SHP[2U]; /*!< Offset: 0x01C (R/W) System Handlers Priority Registers. [0] is RESERVED */
351 __IOM uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
352 } SCB_Type;
353
354 /* SCB CPUID Register Definitions */
355 #define SCB_CPUID_IMPLEMENTER_Pos 24U /*!< SCB CPUID: IMPLEMENTER Position */
356 #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
357
358 #define SCB_CPUID_VARIANT_Pos 20U /*!< SCB CPUID: VARIANT Position */
359 #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
360
361 #define SCB_CPUID_ARCHITECTURE_Pos 16U /*!< SCB CPUID: ARCHITECTURE Position */
362 #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
363
364 #define SCB_CPUID_PARTNO_Pos 4U /*!< SCB CPUID: PARTNO Position */
365 #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
366
367 #define SCB_CPUID_REVISION_Pos 0U /*!< SCB CPUID: REVISION Position */
368 #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */
369
370 /* SCB Interrupt Control State Register Definitions */
371 #define SCB_ICSR_NMIPENDSET_Pos 31U /*!< SCB ICSR: NMIPENDSET Position */
372 #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
373
374 #define SCB_ICSR_PENDSVSET_Pos 28U /*!< SCB ICSR: PENDSVSET Position */
375 #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
376
377 #define SCB_ICSR_PENDSVCLR_Pos 27U /*!< SCB ICSR: PENDSVCLR Position */
378 #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
379
380 #define SCB_ICSR_PENDSTSET_Pos 26U /*!< SCB ICSR: PENDSTSET Position */
381 #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
382
383 #define SCB_ICSR_PENDSTCLR_Pos 25U /*!< SCB ICSR: PENDSTCLR Position */
384 #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
385
386 #define SCB_ICSR_ISRPREEMPT_Pos 23U /*!< SCB ICSR: ISRPREEMPT Position */
387 #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
388
389 #define SCB_ICSR_ISRPENDING_Pos 22U /*!< SCB ICSR: ISRPENDING Position */
390 #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
391
392 #define SCB_ICSR_VECTPENDING_Pos 12U /*!< SCB ICSR: VECTPENDING Position */
393 #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
394
395 #define SCB_ICSR_VECTACTIVE_Pos 0U /*!< SCB ICSR: VECTACTIVE Position */
396 #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */
397
398 /* SCB Application Interrupt and Reset Control Register Definitions */
399 #define SCB_AIRCR_VECTKEY_Pos 16U /*!< SCB AIRCR: VECTKEY Position */
400 #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
401
402 #define SCB_AIRCR_VECTKEYSTAT_Pos 16U /*!< SCB AIRCR: VECTKEYSTAT Position */
403 #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
404
405 #define SCB_AIRCR_ENDIANESS_Pos 15U /*!< SCB AIRCR: ENDIANESS Position */
406 #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
407
408 #define SCB_AIRCR_SYSRESETREQ_Pos 2U /*!< SCB AIRCR: SYSRESETREQ Position */
409 #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
410
411 #define SCB_AIRCR_VECTCLRACTIVE_Pos 1U /*!< SCB AIRCR: VECTCLRACTIVE Position */
412 #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
413
414 /* SCB System Control Register Definitions */
415 #define SCB_SCR_SEVONPEND_Pos 4U /*!< SCB SCR: SEVONPEND Position */
416 #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
417
418 #define SCB_SCR_SLEEPDEEP_Pos 2U /*!< SCB SCR: SLEEPDEEP Position */
419 #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
420
421 #define SCB_SCR_SLEEPONEXIT_Pos 1U /*!< SCB SCR: SLEEPONEXIT Position */
422 #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
423
424 /* SCB Configuration Control Register Definitions */
425 #define SCB_CCR_STKALIGN_Pos 9U /*!< SCB CCR: STKALIGN Position */
426 #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
427
428 #define SCB_CCR_UNALIGN_TRP_Pos 3U /*!< SCB CCR: UNALIGN_TRP Position */
429 #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
430
431 /* SCB System Handler Control and State Register Definitions */
432 #define SCB_SHCSR_SVCALLPENDED_Pos 15U /*!< SCB SHCSR: SVCALLPENDED Position */
433 #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
434
435 /*@} end of group CMSIS_SCB */
436
437
438 /**
439 \ingroup CMSIS_core_register
440 \defgroup CMSIS_SCnSCB System Controls not in SCB (SCnSCB)
441 \brief Type definitions for the System Control and ID Register not in the SCB
442 @{
443 */
444
445 /**
446 \brief Structure type to access the System Control and ID Register not in the SCB.
447 */
448 typedef struct
449 {
450 uint32_t RESERVED0[2U];
451 __IOM uint32_t ACTLR; /*!< Offset: 0x008 (R/W) Auxiliary Control Register */
452 } SCnSCB_Type;
453
454 /* Auxiliary Control Register Definitions */
455 #define SCnSCB_ACTLR_ITCMUAEN_Pos 4U /*!< ACTLR: Instruction TCM Upper Alias Enable Position */
456 #define SCnSCB_ACTLR_ITCMUAEN_Msk (1UL << SCnSCB_ACTLR_ITCMUAEN_Pos) /*!< ACTLR: Instruction TCM Upper Alias Enable Mask */
457
458 #define SCnSCB_ACTLR_ITCMLAEN_Pos 3U /*!< ACTLR: Instruction TCM Lower Alias Enable Position */
459 #define SCnSCB_ACTLR_ITCMLAEN_Msk (1UL << SCnSCB_ACTLR_ITCMLAEN_Pos) /*!< ACTLR: Instruction TCM Lower Alias Enable Mask */
460
461 /*@} end of group CMSIS_SCnotSCB */
462
463
464 /**
465 \ingroup CMSIS_core_register
466 \defgroup CMSIS_SysTick System Tick Timer (SysTick)
467 \brief Type definitions for the System Timer Registers.
468 @{
469 */
470
471 /**
472 \brief Structure type to access the System Timer (SysTick).
473 */
474 typedef struct
475 {
476 __IOM uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
477 __IOM uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
478 __IOM uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
479 __IM uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
480 } SysTick_Type;
481
482 /* SysTick Control / Status Register Definitions */
483 #define SysTick_CTRL_COUNTFLAG_Pos 16U /*!< SysTick CTRL: COUNTFLAG Position */
484 #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
485
486 #define SysTick_CTRL_CLKSOURCE_Pos 2U /*!< SysTick CTRL: CLKSOURCE Position */
487 #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
488
489 #define SysTick_CTRL_TICKINT_Pos 1U /*!< SysTick CTRL: TICKINT Position */
490 #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
491
492 #define SysTick_CTRL_ENABLE_Pos 0U /*!< SysTick CTRL: ENABLE Position */
493 #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */
494
495 /* SysTick Reload Register Definitions */
496 #define SysTick_LOAD_RELOAD_Pos 0U /*!< SysTick LOAD: RELOAD Position */
497 #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */
498
499 /* SysTick Current Register Definitions */
500 #define SysTick_VAL_CURRENT_Pos 0U /*!< SysTick VAL: CURRENT Position */
501 #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */
502
503 /* SysTick Calibration Register Definitions */
504 #define SysTick_CALIB_NOREF_Pos 31U /*!< SysTick CALIB: NOREF Position */
505 #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
506
507 #define SysTick_CALIB_SKEW_Pos 30U /*!< SysTick CALIB: SKEW Position */
508 #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
509
510 #define SysTick_CALIB_TENMS_Pos 0U /*!< SysTick CALIB: TENMS Position */
511 #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */
512
513 /*@} end of group CMSIS_SysTick */
514
515
516 /**
517 \ingroup CMSIS_core_register
518 \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
519 \brief Cortex-M1 Core Debug Registers (DCB registers, SHCSR, and DFSR) are only accessible over DAP and not via processor.
520 Therefore they are not covered by the Cortex-M1 header file.
521 @{
522 */
523 /*@} end of group CMSIS_CoreDebug */
524
525
526 /**
527 \ingroup CMSIS_core_register
528 \defgroup CMSIS_core_bitfield Core register bit field macros
529 \brief Macros for use with bit field definitions (xxx_Pos, xxx_Msk).
530 @{
531 */
532
533 /**
534 \brief Mask and shift a bit field value for use in a register bit range.
535 \param[in] field Name of the register bit field.
536 \param[in] value Value of the bit field. This parameter is interpreted as an uint32_t type.
537 \return Masked and shifted value.
538 */
539 #define _VAL2FLD(field, value) (((uint32_t)(value) << field ## _Pos) & field ## _Msk)
540
541 /**
542 \brief Mask and shift a register value to extract a bit filed value.
543 \param[in] field Name of the register bit field.
544 \param[in] value Value of register. This parameter is interpreted as an uint32_t type.
545 \return Masked and shifted bit field value.
546 */
547 #define _FLD2VAL(field, value) (((uint32_t)(value) & field ## _Msk) >> field ## _Pos)
548
549 /*@} end of group CMSIS_core_bitfield */
550
551
552 /**
553 \ingroup CMSIS_core_register
554 \defgroup CMSIS_core_base Core Definitions
555 \brief Definitions for base addresses, unions, and structures.
556 @{
557 */
558
559 /* Memory mapping of Core Hardware */
560 #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
561 #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
562 #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
563 #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
564
565 #define SCnSCB ((SCnSCB_Type *) SCS_BASE ) /*!< System control Register not in SCB */
566 #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
567 #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
568 #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
569
570
571 /*@} */
572
573
574
575 /*******************************************************************************
576 * Hardware Abstraction Layer
577 Core Function Interface contains:
578 - Core NVIC Functions
579 - Core SysTick Functions
580 - Core Register Access Functions
581 ******************************************************************************/
582 /**
583 \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
584 */
585
586
587
588 /* ########################## NVIC functions #################################### */
589 /**
590 \ingroup CMSIS_Core_FunctionInterface
591 \defgroup CMSIS_Core_NVICFunctions NVIC Functions
592 \brief Functions that manage interrupts and exceptions via the NVIC.
593 @{
594 */
595
596 #ifdef CMSIS_NVIC_VIRTUAL
597 #ifndef CMSIS_NVIC_VIRTUAL_HEADER_FILE
598 #define CMSIS_NVIC_VIRTUAL_HEADER_FILE "cmsis_nvic_virtual.h"
599 #endif
600 #include CMSIS_NVIC_VIRTUAL_HEADER_FILE
601 #else
602 #define NVIC_SetPriorityGrouping __NVIC_SetPriorityGrouping
603 #define NVIC_GetPriorityGrouping __NVIC_GetPriorityGrouping
604 #define NVIC_EnableIRQ __NVIC_EnableIRQ
605 #define NVIC_GetEnableIRQ __NVIC_GetEnableIRQ
606 #define NVIC_DisableIRQ __NVIC_DisableIRQ
607 #define NVIC_GetPendingIRQ __NVIC_GetPendingIRQ
608 #define NVIC_SetPendingIRQ __NVIC_SetPendingIRQ
609 #define NVIC_ClearPendingIRQ __NVIC_ClearPendingIRQ
610 /*#define NVIC_GetActive __NVIC_GetActive not available for Cortex-M1 */
611 #define NVIC_SetPriority __NVIC_SetPriority
612 #define NVIC_GetPriority __NVIC_GetPriority
613 #define NVIC_SystemReset __NVIC_SystemReset
614 #endif /* CMSIS_NVIC_VIRTUAL */
615
616 #ifdef CMSIS_VECTAB_VIRTUAL
617 #ifndef CMSIS_VECTAB_VIRTUAL_HEADER_FILE
618 #define CMSIS_VECTAB_VIRTUAL_HEADER_FILE "cmsis_vectab_virtual.h"
619 #endif
620 #include CMSIS_VECTAB_VIRTUAL_HEADER_FILE
621 #else
622 #define NVIC_SetVector __NVIC_SetVector
623 #define NVIC_GetVector __NVIC_GetVector
624 #endif /* (CMSIS_VECTAB_VIRTUAL) */
625
626 #define NVIC_USER_IRQ_OFFSET 16
627
628
629 /* The following EXC_RETURN values are saved the LR on exception entry */
630 #define EXC_RETURN_HANDLER (0xFFFFFFF1UL) /* return to Handler mode, uses MSP after return */
631 #define EXC_RETURN_THREAD_MSP (0xFFFFFFF9UL) /* return to Thread mode, uses MSP after return */
632 #define EXC_RETURN_THREAD_PSP (0xFFFFFFFDUL) /* return to Thread mode, uses PSP after return */
633
634
635 /* Interrupt Priorities are WORD accessible only under Armv6-M */
636 /* The following MACROS handle generation of the register offset and byte masks */
637 #define _BIT_SHIFT(IRQn) ( ((((uint32_t)(int32_t)(IRQn)) ) & 0x03UL) * 8UL)
638 #define _SHP_IDX(IRQn) ( (((((uint32_t)(int32_t)(IRQn)) & 0x0FUL)-8UL) >> 2UL) )
639 #define _IP_IDX(IRQn) ( (((uint32_t)(int32_t)(IRQn)) >> 2UL) )
640
641 #define __NVIC_SetPriorityGrouping(X) (void)(X)
642 #define __NVIC_GetPriorityGrouping() (0U)
643
644 /**
645 \brief Enable Interrupt
646 \details Enables a device specific interrupt in the NVIC interrupt controller.
647 \param [in] IRQn Device specific interrupt number.
648 \note IRQn must not be negative.
649 */
__NVIC_EnableIRQ(IRQn_Type IRQn)650 __STATIC_INLINE void __NVIC_EnableIRQ(IRQn_Type IRQn)
651 {
652 if ((int32_t)(IRQn) >= 0)
653 {
654 __COMPILER_BARRIER();
655 NVIC->ISER[0U] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
656 __COMPILER_BARRIER();
657 }
658 }
659
660
661 /**
662 \brief Get Interrupt Enable status
663 \details Returns a device specific interrupt enable status from the NVIC interrupt controller.
664 \param [in] IRQn Device specific interrupt number.
665 \return 0 Interrupt is not enabled.
666 \return 1 Interrupt is enabled.
667 \note IRQn must not be negative.
668 */
__NVIC_GetEnableIRQ(IRQn_Type IRQn)669 __STATIC_INLINE uint32_t __NVIC_GetEnableIRQ(IRQn_Type IRQn)
670 {
671 if ((int32_t)(IRQn) >= 0)
672 {
673 return((uint32_t)(((NVIC->ISER[0U] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
674 }
675 else
676 {
677 return(0U);
678 }
679 }
680
681
682 /**
683 \brief Disable Interrupt
684 \details Disables a device specific interrupt in the NVIC interrupt controller.
685 \param [in] IRQn Device specific interrupt number.
686 \note IRQn must not be negative.
687 */
__NVIC_DisableIRQ(IRQn_Type IRQn)688 __STATIC_INLINE void __NVIC_DisableIRQ(IRQn_Type IRQn)
689 {
690 if ((int32_t)(IRQn) >= 0)
691 {
692 NVIC->ICER[0U] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
693 __DSB();
694 __ISB();
695 }
696 }
697
698
699 /**
700 \brief Get Pending Interrupt
701 \details Reads the NVIC pending register and returns the pending bit for the specified device specific interrupt.
702 \param [in] IRQn Device specific interrupt number.
703 \return 0 Interrupt status is not pending.
704 \return 1 Interrupt status is pending.
705 \note IRQn must not be negative.
706 */
__NVIC_GetPendingIRQ(IRQn_Type IRQn)707 __STATIC_INLINE uint32_t __NVIC_GetPendingIRQ(IRQn_Type IRQn)
708 {
709 if ((int32_t)(IRQn) >= 0)
710 {
711 return((uint32_t)(((NVIC->ISPR[0U] & (1UL << (((uint32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
712 }
713 else
714 {
715 return(0U);
716 }
717 }
718
719
720 /**
721 \brief Set Pending Interrupt
722 \details Sets the pending bit of a device specific interrupt in the NVIC pending register.
723 \param [in] IRQn Device specific interrupt number.
724 \note IRQn must not be negative.
725 */
__NVIC_SetPendingIRQ(IRQn_Type IRQn)726 __STATIC_INLINE void __NVIC_SetPendingIRQ(IRQn_Type IRQn)
727 {
728 if ((int32_t)(IRQn) >= 0)
729 {
730 NVIC->ISPR[0U] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
731 }
732 }
733
734
735 /**
736 \brief Clear Pending Interrupt
737 \details Clears the pending bit of a device specific interrupt in the NVIC pending register.
738 \param [in] IRQn Device specific interrupt number.
739 \note IRQn must not be negative.
740 */
__NVIC_ClearPendingIRQ(IRQn_Type IRQn)741 __STATIC_INLINE void __NVIC_ClearPendingIRQ(IRQn_Type IRQn)
742 {
743 if ((int32_t)(IRQn) >= 0)
744 {
745 NVIC->ICPR[0U] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
746 }
747 }
748
749
750 /**
751 \brief Set Interrupt Priority
752 \details Sets the priority of a device specific interrupt or a processor exception.
753 The interrupt number can be positive to specify a device specific interrupt,
754 or negative to specify a processor exception.
755 \param [in] IRQn Interrupt number.
756 \param [in] priority Priority to set.
757 \note The priority cannot be set for every processor exception.
758 */
__NVIC_SetPriority(IRQn_Type IRQn,uint32_t priority)759 __STATIC_INLINE void __NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
760 {
761 if ((int32_t)(IRQn) >= 0)
762 {
763 NVIC->IP[_IP_IDX(IRQn)] = ((uint32_t)(NVIC->IP[_IP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
764 (((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
765 }
766 else
767 {
768 SCB->SHP[_SHP_IDX(IRQn)] = ((uint32_t)(SCB->SHP[_SHP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
769 (((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
770 }
771 }
772
773
774 /**
775 \brief Get Interrupt Priority
776 \details Reads the priority of a device specific interrupt or a processor exception.
777 The interrupt number can be positive to specify a device specific interrupt,
778 or negative to specify a processor exception.
779 \param [in] IRQn Interrupt number.
780 \return Interrupt Priority.
781 Value is aligned automatically to the implemented priority bits of the microcontroller.
782 */
__NVIC_GetPriority(IRQn_Type IRQn)783 __STATIC_INLINE uint32_t __NVIC_GetPriority(IRQn_Type IRQn)
784 {
785
786 if ((int32_t)(IRQn) >= 0)
787 {
788 return((uint32_t)(((NVIC->IP[ _IP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8U - __NVIC_PRIO_BITS)));
789 }
790 else
791 {
792 return((uint32_t)(((SCB->SHP[_SHP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8U - __NVIC_PRIO_BITS)));
793 }
794 }
795
796
797 /**
798 \brief Encode Priority
799 \details Encodes the priority for an interrupt with the given priority group,
800 preemptive priority value, and subpriority value.
801 In case of a conflict between priority grouping and available
802 priority bits (__NVIC_PRIO_BITS), the smallest possible priority group is set.
803 \param [in] PriorityGroup Used priority group.
804 \param [in] PreemptPriority Preemptive priority value (starting from 0).
805 \param [in] SubPriority Subpriority value (starting from 0).
806 \return Encoded priority. Value can be used in the function \ref NVIC_SetPriority().
807 */
NVIC_EncodePriority(uint32_t PriorityGroup,uint32_t PreemptPriority,uint32_t SubPriority)808 __STATIC_INLINE uint32_t NVIC_EncodePriority (uint32_t PriorityGroup, uint32_t PreemptPriority, uint32_t SubPriority)
809 {
810 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
811 uint32_t PreemptPriorityBits;
812 uint32_t SubPriorityBits;
813
814 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
815 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
816
817 return (
818 ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
819 ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
820 );
821 }
822
823
824 /**
825 \brief Decode Priority
826 \details Decodes an interrupt priority value with a given priority group to
827 preemptive priority value and subpriority value.
828 In case of a conflict between priority grouping and available
829 priority bits (__NVIC_PRIO_BITS) the smallest possible priority group is set.
830 \param [in] Priority Priority value, which can be retrieved with the function \ref NVIC_GetPriority().
831 \param [in] PriorityGroup Used priority group.
832 \param [out] pPreemptPriority Preemptive priority value (starting from 0).
833 \param [out] pSubPriority Subpriority value (starting from 0).
834 */
NVIC_DecodePriority(uint32_t Priority,uint32_t PriorityGroup,uint32_t * const pPreemptPriority,uint32_t * const pSubPriority)835 __STATIC_INLINE void NVIC_DecodePriority (uint32_t Priority, uint32_t PriorityGroup, uint32_t* const pPreemptPriority, uint32_t* const pSubPriority)
836 {
837 uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
838 uint32_t PreemptPriorityBits;
839 uint32_t SubPriorityBits;
840
841 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
842 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
843
844 *pPreemptPriority = (Priority >> SubPriorityBits) & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL);
845 *pSubPriority = (Priority ) & (uint32_t)((1UL << (SubPriorityBits )) - 1UL);
846 }
847
848
849
850 /**
851 \brief Set Interrupt Vector
852 \details Sets an interrupt vector in SRAM based interrupt vector table.
853 The interrupt number can be positive to specify a device specific interrupt,
854 or negative to specify a processor exception.
855 Address 0 must be mapped to SRAM.
856 \param [in] IRQn Interrupt number
857 \param [in] vector Address of interrupt handler function
858 */
__NVIC_SetVector(IRQn_Type IRQn,uint32_t vector)859 __STATIC_INLINE void __NVIC_SetVector(IRQn_Type IRQn, uint32_t vector)
860 {
861 uint32_t *vectors = (uint32_t *)0x0U;
862 vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET] = vector;
863 /* ARM Application Note 321 states that the M1 does not require the architectural barrier */
864 }
865
866
867 /**
868 \brief Get Interrupt Vector
869 \details Reads an interrupt vector from interrupt vector table.
870 The interrupt number can be positive to specify a device specific interrupt,
871 or negative to specify a processor exception.
872 \param [in] IRQn Interrupt number.
873 \return Address of interrupt handler function
874 */
__NVIC_GetVector(IRQn_Type IRQn)875 __STATIC_INLINE uint32_t __NVIC_GetVector(IRQn_Type IRQn)
876 {
877 uint32_t *vectors = (uint32_t *)0x0U;
878 return vectors[(int32_t)IRQn + NVIC_USER_IRQ_OFFSET];
879 }
880
881
882 /**
883 \brief System Reset
884 \details Initiates a system reset request to reset the MCU.
885 */
__NVIC_SystemReset(void)886 __NO_RETURN __STATIC_INLINE void __NVIC_SystemReset(void)
887 {
888 __DSB(); /* Ensure all outstanding memory accesses included
889 buffered write are completed before reset */
890 SCB->AIRCR = ((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
891 SCB_AIRCR_SYSRESETREQ_Msk);
892 __DSB(); /* Ensure completion of memory access */
893
894 for(;;) /* wait until reset */
895 {
896 __NOP();
897 }
898 }
899
900 /*@} end of CMSIS_Core_NVICFunctions */
901
902
903 /* ########################## FPU functions #################################### */
904 /**
905 \ingroup CMSIS_Core_FunctionInterface
906 \defgroup CMSIS_Core_FpuFunctions FPU Functions
907 \brief Function that provides FPU type.
908 @{
909 */
910
911 /**
912 \brief get FPU type
913 \details returns the FPU type
914 \returns
915 - \b 0: No FPU
916 - \b 1: Single precision FPU
917 - \b 2: Double + Single precision FPU
918 */
SCB_GetFPUType(void)919 __STATIC_INLINE uint32_t SCB_GetFPUType(void)
920 {
921 return 0U; /* No FPU */
922 }
923
924
925 /*@} end of CMSIS_Core_FpuFunctions */
926
927
928
929 /* ################################## SysTick function ############################################ */
930 /**
931 \ingroup CMSIS_Core_FunctionInterface
932 \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
933 \brief Functions that configure the System.
934 @{
935 */
936
937 #if defined (__Vendor_SysTickConfig) && (__Vendor_SysTickConfig == 0U)
938
939 /**
940 \brief System Tick Configuration
941 \details Initializes the System Timer and its interrupt, and starts the System Tick Timer.
942 Counter is in free running mode to generate periodic interrupts.
943 \param [in] ticks Number of ticks between two interrupts.
944 \return 0 Function succeeded.
945 \return 1 Function failed.
946 \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
947 function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
948 must contain a vendor-specific implementation of this function.
949 */
SysTick_Config(uint32_t ticks)950 __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
951 {
952 if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
953 {
954 return (1UL); /* Reload value impossible */
955 }
956
957 SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
958 NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
959 SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
960 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
961 SysTick_CTRL_TICKINT_Msk |
962 SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
963 return (0UL); /* Function successful */
964 }
965
966 #endif
967
968 /*@} end of CMSIS_Core_SysTickFunctions */
969
970
971
972
973 #ifdef __cplusplus
974 }
975 #endif
976
977 #endif /* __CORE_CM1_H_DEPENDANT */
978
979 #endif /* __CMSIS_GENERIC */
980